shpchp.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348
  1. /*
  2. * Standard Hot Plug Controller Driver
  3. *
  4. * Copyright (C) 1995,2001 Compaq Computer Corporation
  5. * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
  6. * Copyright (C) 2001 IBM
  7. * Copyright (C) 2003-2004 Intel Corporation
  8. *
  9. * All rights reserved.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or (at
  14. * your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful, but
  17. * WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  19. * NON INFRINGEMENT. See the GNU General Public License for more
  20. * details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
  27. *
  28. */
  29. #ifndef _SHPCHP_H
  30. #define _SHPCHP_H
  31. #include <linux/types.h>
  32. #include <linux/pci.h>
  33. #include <linux/pci_hotplug.h>
  34. #include <linux/delay.h>
  35. #include <linux/sched.h> /* signal_pending(), struct timer_list */
  36. #include <linux/mutex.h>
  37. #include <linux/workqueue.h>
  38. #if !defined(MODULE)
  39. #define MY_NAME "shpchp"
  40. #else
  41. #define MY_NAME THIS_MODULE->name
  42. #endif
  43. extern bool shpchp_poll_mode;
  44. extern int shpchp_poll_time;
  45. extern bool shpchp_debug;
  46. #define dbg(format, arg...) \
  47. do { \
  48. if (shpchp_debug) \
  49. printk(KERN_DEBUG "%s: " format, MY_NAME , ## arg); \
  50. } while (0)
  51. #define err(format, arg...) \
  52. printk(KERN_ERR "%s: " format, MY_NAME , ## arg)
  53. #define info(format, arg...) \
  54. printk(KERN_INFO "%s: " format, MY_NAME , ## arg)
  55. #define warn(format, arg...) \
  56. printk(KERN_WARNING "%s: " format, MY_NAME , ## arg)
  57. #define ctrl_dbg(ctrl, format, arg...) \
  58. do { \
  59. if (shpchp_debug) \
  60. dev_printk(KERN_DEBUG, &ctrl->pci_dev->dev, \
  61. format, ## arg); \
  62. } while (0)
  63. #define ctrl_err(ctrl, format, arg...) \
  64. dev_err(&ctrl->pci_dev->dev, format, ## arg)
  65. #define ctrl_info(ctrl, format, arg...) \
  66. dev_info(&ctrl->pci_dev->dev, format, ## arg)
  67. #define ctrl_warn(ctrl, format, arg...) \
  68. dev_warn(&ctrl->pci_dev->dev, format, ## arg)
  69. #define SLOT_NAME_SIZE 10
  70. struct slot {
  71. u8 bus;
  72. u8 device;
  73. u16 status;
  74. u32 number;
  75. u8 is_a_board;
  76. u8 state;
  77. u8 presence_save;
  78. u8 pwr_save;
  79. struct controller *ctrl;
  80. struct hpc_ops *hpc_ops;
  81. struct hotplug_slot *hotplug_slot;
  82. struct list_head slot_list;
  83. struct delayed_work work; /* work for button event */
  84. struct mutex lock;
  85. struct workqueue_struct *wq;
  86. u8 hp_slot;
  87. };
  88. struct event_info {
  89. u32 event_type;
  90. struct slot *p_slot;
  91. struct work_struct work;
  92. };
  93. struct controller {
  94. struct mutex crit_sect; /* critical section mutex */
  95. struct mutex cmd_lock; /* command lock */
  96. int num_slots; /* Number of slots on ctlr */
  97. int slot_num_inc; /* 1 or -1 */
  98. struct pci_dev *pci_dev;
  99. struct list_head slot_list;
  100. struct hpc_ops *hpc_ops;
  101. wait_queue_head_t queue; /* sleep & wake process */
  102. u8 slot_device_offset;
  103. u32 pcix_misc2_reg; /* for amd pogo errata */
  104. u32 first_slot; /* First physical slot number */
  105. u32 cap_offset;
  106. unsigned long mmio_base;
  107. unsigned long mmio_size;
  108. void __iomem *creg;
  109. struct timer_list poll_timer;
  110. };
  111. /* Define AMD SHPC ID */
  112. #define PCI_DEVICE_ID_AMD_GOLAM_7450 0x7450
  113. #define PCI_DEVICE_ID_AMD_POGO_7458 0x7458
  114. /* AMD PCI-X bridge registers */
  115. #define PCIX_MEM_BASE_LIMIT_OFFSET 0x1C
  116. #define PCIX_MISCII_OFFSET 0x48
  117. #define PCIX_MISC_BRIDGE_ERRORS_OFFSET 0x80
  118. /* AMD PCIX_MISCII masks and offsets */
  119. #define PERRNONFATALENABLE_MASK 0x00040000
  120. #define PERRFATALENABLE_MASK 0x00080000
  121. #define PERRFLOODENABLE_MASK 0x00100000
  122. #define SERRNONFATALENABLE_MASK 0x00200000
  123. #define SERRFATALENABLE_MASK 0x00400000
  124. /* AMD PCIX_MISC_BRIDGE_ERRORS masks and offsets */
  125. #define PERR_OBSERVED_MASK 0x00000001
  126. /* AMD PCIX_MEM_BASE_LIMIT masks */
  127. #define RSE_MASK 0x40000000
  128. #define INT_BUTTON_IGNORE 0
  129. #define INT_PRESENCE_ON 1
  130. #define INT_PRESENCE_OFF 2
  131. #define INT_SWITCH_CLOSE 3
  132. #define INT_SWITCH_OPEN 4
  133. #define INT_POWER_FAULT 5
  134. #define INT_POWER_FAULT_CLEAR 6
  135. #define INT_BUTTON_PRESS 7
  136. #define INT_BUTTON_RELEASE 8
  137. #define INT_BUTTON_CANCEL 9
  138. #define STATIC_STATE 0
  139. #define BLINKINGON_STATE 1
  140. #define BLINKINGOFF_STATE 2
  141. #define POWERON_STATE 3
  142. #define POWEROFF_STATE 4
  143. /* Error messages */
  144. #define INTERLOCK_OPEN 0x00000002
  145. #define ADD_NOT_SUPPORTED 0x00000003
  146. #define CARD_FUNCTIONING 0x00000005
  147. #define ADAPTER_NOT_SAME 0x00000006
  148. #define NO_ADAPTER_PRESENT 0x00000009
  149. #define NOT_ENOUGH_RESOURCES 0x0000000B
  150. #define DEVICE_TYPE_NOT_SUPPORTED 0x0000000C
  151. #define WRONG_BUS_FREQUENCY 0x0000000D
  152. #define POWER_FAILURE 0x0000000E
  153. int __must_check shpchp_create_ctrl_files(struct controller *ctrl);
  154. void shpchp_remove_ctrl_files(struct controller *ctrl);
  155. int shpchp_sysfs_enable_slot(struct slot *slot);
  156. int shpchp_sysfs_disable_slot(struct slot *slot);
  157. u8 shpchp_handle_attention_button(u8 hp_slot, struct controller *ctrl);
  158. u8 shpchp_handle_switch_change(u8 hp_slot, struct controller *ctrl);
  159. u8 shpchp_handle_presence_change(u8 hp_slot, struct controller *ctrl);
  160. u8 shpchp_handle_power_fault(u8 hp_slot, struct controller *ctrl);
  161. int shpchp_configure_device(struct slot *p_slot);
  162. int shpchp_unconfigure_device(struct slot *p_slot);
  163. void cleanup_slots(struct controller *ctrl);
  164. void shpchp_queue_pushbutton_work(struct work_struct *work);
  165. int shpc_init(struct controller *ctrl, struct pci_dev *pdev);
  166. static inline const char *slot_name(struct slot *slot)
  167. {
  168. return hotplug_slot_name(slot->hotplug_slot);
  169. }
  170. #ifdef CONFIG_ACPI
  171. #include <linux/pci-acpi.h>
  172. static inline int get_hp_hw_control_from_firmware(struct pci_dev *dev)
  173. {
  174. u32 flags = OSC_PCI_SHPC_NATIVE_HP_CONTROL;
  175. return acpi_get_hp_hw_control_from_firmware(dev, flags);
  176. }
  177. #else
  178. #define get_hp_hw_control_from_firmware(dev) (0)
  179. #endif
  180. struct ctrl_reg {
  181. volatile u32 base_offset;
  182. volatile u32 slot_avail1;
  183. volatile u32 slot_avail2;
  184. volatile u32 slot_config;
  185. volatile u16 sec_bus_config;
  186. volatile u8 msi_ctrl;
  187. volatile u8 prog_interface;
  188. volatile u16 cmd;
  189. volatile u16 cmd_status;
  190. volatile u32 intr_loc;
  191. volatile u32 serr_loc;
  192. volatile u32 serr_intr_enable;
  193. volatile u32 slot1;
  194. } __attribute__ ((packed));
  195. /* offsets to the controller registers based on the above structure layout */
  196. enum ctrl_offsets {
  197. BASE_OFFSET = offsetof(struct ctrl_reg, base_offset),
  198. SLOT_AVAIL1 = offsetof(struct ctrl_reg, slot_avail1),
  199. SLOT_AVAIL2 = offsetof(struct ctrl_reg, slot_avail2),
  200. SLOT_CONFIG = offsetof(struct ctrl_reg, slot_config),
  201. SEC_BUS_CONFIG = offsetof(struct ctrl_reg, sec_bus_config),
  202. MSI_CTRL = offsetof(struct ctrl_reg, msi_ctrl),
  203. PROG_INTERFACE = offsetof(struct ctrl_reg, prog_interface),
  204. CMD = offsetof(struct ctrl_reg, cmd),
  205. CMD_STATUS = offsetof(struct ctrl_reg, cmd_status),
  206. INTR_LOC = offsetof(struct ctrl_reg, intr_loc),
  207. SERR_LOC = offsetof(struct ctrl_reg, serr_loc),
  208. SERR_INTR_ENABLE = offsetof(struct ctrl_reg, serr_intr_enable),
  209. SLOT1 = offsetof(struct ctrl_reg, slot1),
  210. };
  211. static inline struct slot *get_slot(struct hotplug_slot *hotplug_slot)
  212. {
  213. return hotplug_slot->private;
  214. }
  215. static inline struct slot *shpchp_find_slot(struct controller *ctrl, u8 device)
  216. {
  217. struct slot *slot;
  218. list_for_each_entry(slot, &ctrl->slot_list, slot_list) {
  219. if (slot->device == device)
  220. return slot;
  221. }
  222. ctrl_err(ctrl, "Slot (device=0x%02x) not found\n", device);
  223. return NULL;
  224. }
  225. static inline void amd_pogo_errata_save_misc_reg(struct slot *p_slot)
  226. {
  227. u32 pcix_misc2_temp;
  228. /* save MiscII register */
  229. pci_read_config_dword(p_slot->ctrl->pci_dev, PCIX_MISCII_OFFSET, &pcix_misc2_temp);
  230. p_slot->ctrl->pcix_misc2_reg = pcix_misc2_temp;
  231. /* clear SERR/PERR enable bits */
  232. pcix_misc2_temp &= ~SERRFATALENABLE_MASK;
  233. pcix_misc2_temp &= ~SERRNONFATALENABLE_MASK;
  234. pcix_misc2_temp &= ~PERRFLOODENABLE_MASK;
  235. pcix_misc2_temp &= ~PERRFATALENABLE_MASK;
  236. pcix_misc2_temp &= ~PERRNONFATALENABLE_MASK;
  237. pci_write_config_dword(p_slot->ctrl->pci_dev, PCIX_MISCII_OFFSET, pcix_misc2_temp);
  238. }
  239. static inline void amd_pogo_errata_restore_misc_reg(struct slot *p_slot)
  240. {
  241. u32 pcix_misc2_temp;
  242. u32 pcix_bridge_errors_reg;
  243. u32 pcix_mem_base_reg;
  244. u8 perr_set;
  245. u8 rse_set;
  246. /* write-one-to-clear Bridge_Errors[ PERR_OBSERVED ] */
  247. pci_read_config_dword(p_slot->ctrl->pci_dev, PCIX_MISC_BRIDGE_ERRORS_OFFSET, &pcix_bridge_errors_reg);
  248. perr_set = pcix_bridge_errors_reg & PERR_OBSERVED_MASK;
  249. if (perr_set) {
  250. ctrl_dbg(p_slot->ctrl,
  251. "Bridge_Errors[ PERR_OBSERVED = %08X] (W1C)\n",
  252. perr_set);
  253. pci_write_config_dword(p_slot->ctrl->pci_dev, PCIX_MISC_BRIDGE_ERRORS_OFFSET, perr_set);
  254. }
  255. /* write-one-to-clear Memory_Base_Limit[ RSE ] */
  256. pci_read_config_dword(p_slot->ctrl->pci_dev, PCIX_MEM_BASE_LIMIT_OFFSET, &pcix_mem_base_reg);
  257. rse_set = pcix_mem_base_reg & RSE_MASK;
  258. if (rse_set) {
  259. ctrl_dbg(p_slot->ctrl, "Memory_Base_Limit[ RSE ] (W1C)\n");
  260. pci_write_config_dword(p_slot->ctrl->pci_dev, PCIX_MEM_BASE_LIMIT_OFFSET, rse_set);
  261. }
  262. /* restore MiscII register */
  263. pci_read_config_dword(p_slot->ctrl->pci_dev, PCIX_MISCII_OFFSET, &pcix_misc2_temp );
  264. if (p_slot->ctrl->pcix_misc2_reg & SERRFATALENABLE_MASK)
  265. pcix_misc2_temp |= SERRFATALENABLE_MASK;
  266. else
  267. pcix_misc2_temp &= ~SERRFATALENABLE_MASK;
  268. if (p_slot->ctrl->pcix_misc2_reg & SERRNONFATALENABLE_MASK)
  269. pcix_misc2_temp |= SERRNONFATALENABLE_MASK;
  270. else
  271. pcix_misc2_temp &= ~SERRNONFATALENABLE_MASK;
  272. if (p_slot->ctrl->pcix_misc2_reg & PERRFLOODENABLE_MASK)
  273. pcix_misc2_temp |= PERRFLOODENABLE_MASK;
  274. else
  275. pcix_misc2_temp &= ~PERRFLOODENABLE_MASK;
  276. if (p_slot->ctrl->pcix_misc2_reg & PERRFATALENABLE_MASK)
  277. pcix_misc2_temp |= PERRFATALENABLE_MASK;
  278. else
  279. pcix_misc2_temp &= ~PERRFATALENABLE_MASK;
  280. if (p_slot->ctrl->pcix_misc2_reg & PERRNONFATALENABLE_MASK)
  281. pcix_misc2_temp |= PERRNONFATALENABLE_MASK;
  282. else
  283. pcix_misc2_temp &= ~PERRNONFATALENABLE_MASK;
  284. pci_write_config_dword(p_slot->ctrl->pci_dev, PCIX_MISCII_OFFSET, pcix_misc2_temp);
  285. }
  286. struct hpc_ops {
  287. int (*power_on_slot)(struct slot *slot);
  288. int (*slot_enable)(struct slot *slot);
  289. int (*slot_disable)(struct slot *slot);
  290. int (*set_bus_speed_mode)(struct slot *slot, enum pci_bus_speed speed);
  291. int (*get_power_status)(struct slot *slot, u8 *status);
  292. int (*get_attention_status)(struct slot *slot, u8 *status);
  293. int (*set_attention_status)(struct slot *slot, u8 status);
  294. int (*get_latch_status)(struct slot *slot, u8 *status);
  295. int (*get_adapter_status)(struct slot *slot, u8 *status);
  296. int (*get_adapter_speed)(struct slot *slot, enum pci_bus_speed *speed);
  297. int (*get_mode1_ECC_cap)(struct slot *slot, u8 *mode);
  298. int (*get_prog_int)(struct slot *slot, u8 *prog_int);
  299. int (*query_power_fault)(struct slot *slot);
  300. void (*green_led_on)(struct slot *slot);
  301. void (*green_led_off)(struct slot *slot);
  302. void (*green_led_blink)(struct slot *slot);
  303. void (*release_ctlr)(struct controller *ctrl);
  304. int (*check_cmd_status)(struct controller *ctrl);
  305. };
  306. #endif /* _SHPCHP_H */