quirks.c 148 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * Init/reset quirks for USB host controllers should be in the
  11. * USB quirks file, where their drivers can access reuse it.
  12. */
  13. #include <linux/types.h>
  14. #include <linux/kernel.h>
  15. #include <linux/export.h>
  16. #include <linux/pci.h>
  17. #include <linux/init.h>
  18. #include <linux/delay.h>
  19. #include <linux/acpi.h>
  20. #include <linux/kallsyms.h>
  21. #include <linux/dmi.h>
  22. #include <linux/pci-aspm.h>
  23. #include <linux/ioport.h>
  24. #include <linux/sched.h>
  25. #include <linux/ktime.h>
  26. #include <linux/mm.h>
  27. #include <asm/dma.h> /* isa_dma_bridge_buggy */
  28. #include "pci.h"
  29. /*
  30. * Decoding should be disabled for a PCI device during BAR sizing to avoid
  31. * conflict. But doing so may cause problems on host bridge and perhaps other
  32. * key system devices. For devices that need to have mmio decoding always-on,
  33. * we need to set the dev->mmio_always_on bit.
  34. */
  35. static void quirk_mmio_always_on(struct pci_dev *dev)
  36. {
  37. dev->mmio_always_on = 1;
  38. }
  39. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
  40. PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
  41. /* The Mellanox Tavor device gives false positive parity errors
  42. * Mark this device with a broken_parity_status, to allow
  43. * PCI scanning code to "skip" this now blacklisted device.
  44. */
  45. static void quirk_mellanox_tavor(struct pci_dev *dev)
  46. {
  47. dev->broken_parity_status = 1; /* This device gives false positives */
  48. }
  49. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR, quirk_mellanox_tavor);
  50. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE, quirk_mellanox_tavor);
  51. /* Deal with broken BIOSes that neglect to enable passive release,
  52. which can cause problems in combination with the 82441FX/PPro MTRRs */
  53. static void quirk_passive_release(struct pci_dev *dev)
  54. {
  55. struct pci_dev *d = NULL;
  56. unsigned char dlc;
  57. /* We have to make sure a particular bit is set in the PIIX3
  58. ISA bridge, so we have to go out and find it. */
  59. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  60. pci_read_config_byte(d, 0x82, &dlc);
  61. if (!(dlc & 1<<1)) {
  62. dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
  63. dlc |= 1<<1;
  64. pci_write_config_byte(d, 0x82, dlc);
  65. }
  66. }
  67. }
  68. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  69. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  70. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  71. but VIA don't answer queries. If you happen to have good contacts at VIA
  72. ask them for me please -- Alan
  73. This appears to be BIOS not version dependent. So presumably there is a
  74. chipset level fix */
  75. static void quirk_isa_dma_hangs(struct pci_dev *dev)
  76. {
  77. if (!isa_dma_bridge_buggy) {
  78. isa_dma_bridge_buggy = 1;
  79. dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
  80. }
  81. }
  82. /*
  83. * Its not totally clear which chipsets are the problematic ones
  84. * We know 82C586 and 82C596 variants are affected.
  85. */
  86. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
  87. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
  88. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
  89. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
  90. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
  91. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
  92. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
  93. /*
  94. * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
  95. * for some HT machines to use C4 w/o hanging.
  96. */
  97. static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
  98. {
  99. u32 pmbase;
  100. u16 pm1a;
  101. pci_read_config_dword(dev, 0x40, &pmbase);
  102. pmbase = pmbase & 0xff80;
  103. pm1a = inw(pmbase);
  104. if (pm1a & 0x10) {
  105. dev_info(&dev->dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
  106. outw(0x10, pmbase);
  107. }
  108. }
  109. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
  110. /*
  111. * Chipsets where PCI->PCI transfers vanish or hang
  112. */
  113. static void quirk_nopcipci(struct pci_dev *dev)
  114. {
  115. if ((pci_pci_problems & PCIPCI_FAIL) == 0) {
  116. dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
  117. pci_pci_problems |= PCIPCI_FAIL;
  118. }
  119. }
  120. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
  121. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
  122. static void quirk_nopciamd(struct pci_dev *dev)
  123. {
  124. u8 rev;
  125. pci_read_config_byte(dev, 0x08, &rev);
  126. if (rev == 0x13) {
  127. /* Erratum 24 */
  128. dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
  129. pci_pci_problems |= PCIAGP_FAIL;
  130. }
  131. }
  132. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
  133. /*
  134. * Triton requires workarounds to be used by the drivers
  135. */
  136. static void quirk_triton(struct pci_dev *dev)
  137. {
  138. if ((pci_pci_problems&PCIPCI_TRITON) == 0) {
  139. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  140. pci_pci_problems |= PCIPCI_TRITON;
  141. }
  142. }
  143. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
  144. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
  145. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
  146. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
  147. /*
  148. * VIA Apollo KT133 needs PCI latency patch
  149. * Made according to a windows driver based patch by George E. Breese
  150. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  151. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  152. * the info on which Mr Breese based his work.
  153. *
  154. * Updated based on further information from the site and also on
  155. * information provided by VIA
  156. */
  157. static void quirk_vialatency(struct pci_dev *dev)
  158. {
  159. struct pci_dev *p;
  160. u8 busarb;
  161. /* Ok we have a potential problem chipset here. Now see if we have
  162. a buggy southbridge */
  163. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  164. if (p != NULL) {
  165. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  166. /* Check for buggy part revisions */
  167. if (p->revision < 0x40 || p->revision > 0x42)
  168. goto exit;
  169. } else {
  170. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  171. if (p == NULL) /* No problem parts */
  172. goto exit;
  173. /* Check for buggy part revisions */
  174. if (p->revision < 0x10 || p->revision > 0x12)
  175. goto exit;
  176. }
  177. /*
  178. * Ok we have the problem. Now set the PCI master grant to
  179. * occur every master grant. The apparent bug is that under high
  180. * PCI load (quite common in Linux of course) you can get data
  181. * loss when the CPU is held off the bus for 3 bus master requests
  182. * This happens to include the IDE controllers....
  183. *
  184. * VIA only apply this fix when an SB Live! is present but under
  185. * both Linux and Windows this isn't enough, and we have seen
  186. * corruption without SB Live! but with things like 3 UDMA IDE
  187. * controllers. So we ignore that bit of the VIA recommendation..
  188. */
  189. pci_read_config_byte(dev, 0x76, &busarb);
  190. /* Set bit 4 and bi 5 of byte 76 to 0x01
  191. "Master priority rotation on every PCI master grant */
  192. busarb &= ~(1<<5);
  193. busarb |= (1<<4);
  194. pci_write_config_byte(dev, 0x76, busarb);
  195. dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
  196. exit:
  197. pci_dev_put(p);
  198. }
  199. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  200. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  201. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  202. /* Must restore this on a resume from RAM */
  203. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  204. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  205. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  206. /*
  207. * VIA Apollo VP3 needs ETBF on BT848/878
  208. */
  209. static void quirk_viaetbf(struct pci_dev *dev)
  210. {
  211. if ((pci_pci_problems&PCIPCI_VIAETBF) == 0) {
  212. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  213. pci_pci_problems |= PCIPCI_VIAETBF;
  214. }
  215. }
  216. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
  217. static void quirk_vsfx(struct pci_dev *dev)
  218. {
  219. if ((pci_pci_problems&PCIPCI_VSFX) == 0) {
  220. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  221. pci_pci_problems |= PCIPCI_VSFX;
  222. }
  223. }
  224. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
  225. /*
  226. * Ali Magik requires workarounds to be used by the drivers
  227. * that DMA to AGP space. Latency must be set to 0xA and triton
  228. * workaround applied too
  229. * [Info kindly provided by ALi]
  230. */
  231. static void quirk_alimagik(struct pci_dev *dev)
  232. {
  233. if ((pci_pci_problems&PCIPCI_ALIMAGIK) == 0) {
  234. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  235. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  236. }
  237. }
  238. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
  239. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
  240. /*
  241. * Natoma has some interesting boundary conditions with Zoran stuff
  242. * at least
  243. */
  244. static void quirk_natoma(struct pci_dev *dev)
  245. {
  246. if ((pci_pci_problems&PCIPCI_NATOMA) == 0) {
  247. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  248. pci_pci_problems |= PCIPCI_NATOMA;
  249. }
  250. }
  251. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
  252. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
  253. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
  254. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
  255. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
  256. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
  257. /*
  258. * This chip can cause PCI parity errors if config register 0xA0 is read
  259. * while DMAs are occurring.
  260. */
  261. static void quirk_citrine(struct pci_dev *dev)
  262. {
  263. dev->cfg_size = 0xA0;
  264. }
  265. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
  266. /*
  267. * This chip can cause bus lockups if config addresses above 0x600
  268. * are read or written.
  269. */
  270. static void quirk_nfp6000(struct pci_dev *dev)
  271. {
  272. dev->cfg_size = 0x600;
  273. }
  274. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP4000, quirk_nfp6000);
  275. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000, quirk_nfp6000);
  276. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000_VF, quirk_nfp6000);
  277. /* On IBM Crocodile ipr SAS adapters, expand BAR to system page size */
  278. static void quirk_extend_bar_to_page(struct pci_dev *dev)
  279. {
  280. int i;
  281. for (i = 0; i < PCI_STD_RESOURCE_END; i++) {
  282. struct resource *r = &dev->resource[i];
  283. if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) {
  284. r->end = PAGE_SIZE - 1;
  285. r->start = 0;
  286. r->flags |= IORESOURCE_UNSET;
  287. dev_info(&dev->dev, "expanded BAR %d to page size: %pR\n",
  288. i, r);
  289. }
  290. }
  291. }
  292. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page);
  293. /*
  294. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  295. * If it's needed, re-allocate the region.
  296. */
  297. static void quirk_s3_64M(struct pci_dev *dev)
  298. {
  299. struct resource *r = &dev->resource[0];
  300. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  301. r->flags |= IORESOURCE_UNSET;
  302. r->start = 0;
  303. r->end = 0x3ffffff;
  304. }
  305. }
  306. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
  307. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
  308. static void quirk_io(struct pci_dev *dev, int pos, unsigned size,
  309. const char *name)
  310. {
  311. u32 region;
  312. struct pci_bus_region bus_region;
  313. struct resource *res = dev->resource + pos;
  314. pci_read_config_dword(dev, PCI_BASE_ADDRESS_0 + (pos << 2), &region);
  315. if (!region)
  316. return;
  317. res->name = pci_name(dev);
  318. res->flags = region & ~PCI_BASE_ADDRESS_IO_MASK;
  319. res->flags |=
  320. (IORESOURCE_IO | IORESOURCE_PCI_FIXED | IORESOURCE_SIZEALIGN);
  321. region &= ~(size - 1);
  322. /* Convert from PCI bus to resource space */
  323. bus_region.start = region;
  324. bus_region.end = region + size - 1;
  325. pcibios_bus_to_resource(dev->bus, res, &bus_region);
  326. dev_info(&dev->dev, FW_BUG "%s quirk: reg 0x%x: %pR\n",
  327. name, PCI_BASE_ADDRESS_0 + (pos << 2), res);
  328. }
  329. /*
  330. * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
  331. * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
  332. * BAR0 should be 8 bytes; instead, it may be set to something like 8k
  333. * (which conflicts w/ BAR1's memory range).
  334. *
  335. * CS553x's ISA PCI BARs may also be read-only (ref:
  336. * https://bugzilla.kernel.org/show_bug.cgi?id=85991 - Comment #4 forward).
  337. */
  338. static void quirk_cs5536_vsa(struct pci_dev *dev)
  339. {
  340. static char *name = "CS5536 ISA bridge";
  341. if (pci_resource_len(dev, 0) != 8) {
  342. quirk_io(dev, 0, 8, name); /* SMB */
  343. quirk_io(dev, 1, 256, name); /* GPIO */
  344. quirk_io(dev, 2, 64, name); /* MFGPT */
  345. dev_info(&dev->dev, "%s bug detected (incorrect header); workaround applied\n",
  346. name);
  347. }
  348. }
  349. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
  350. static void quirk_io_region(struct pci_dev *dev, int port,
  351. unsigned size, int nr, const char *name)
  352. {
  353. u16 region;
  354. struct pci_bus_region bus_region;
  355. struct resource *res = dev->resource + nr;
  356. pci_read_config_word(dev, port, &region);
  357. region &= ~(size - 1);
  358. if (!region)
  359. return;
  360. res->name = pci_name(dev);
  361. res->flags = IORESOURCE_IO;
  362. /* Convert from PCI bus to resource space */
  363. bus_region.start = region;
  364. bus_region.end = region + size - 1;
  365. pcibios_bus_to_resource(dev->bus, res, &bus_region);
  366. if (!pci_claim_resource(dev, nr))
  367. dev_info(&dev->dev, "quirk: %pR claimed by %s\n", res, name);
  368. }
  369. /*
  370. * ATI Northbridge setups MCE the processor if you even
  371. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  372. */
  373. static void quirk_ati_exploding_mce(struct pci_dev *dev)
  374. {
  375. dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
  376. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  377. request_region(0x3b0, 0x0C, "RadeonIGP");
  378. request_region(0x3d3, 0x01, "RadeonIGP");
  379. }
  380. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
  381. /*
  382. * In the AMD NL platform, this device ([1022:7912]) has a class code of
  383. * PCI_CLASS_SERIAL_USB_XHCI (0x0c0330), which means the xhci driver will
  384. * claim it.
  385. * But the dwc3 driver is a more specific driver for this device, and we'd
  386. * prefer to use it instead of xhci. To prevent xhci from claiming the
  387. * device, change the class code to 0x0c03fe, which the PCI r3.0 spec
  388. * defines as "USB device (not host controller)". The dwc3 driver can then
  389. * claim it based on its Vendor and Device ID.
  390. */
  391. static void quirk_amd_nl_class(struct pci_dev *pdev)
  392. {
  393. u32 class = pdev->class;
  394. /* Use "USB Device (not host controller)" class */
  395. pdev->class = (PCI_CLASS_SERIAL_USB << 8) | 0xfe;
  396. dev_info(&pdev->dev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n",
  397. class, pdev->class);
  398. }
  399. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_NL_USB,
  400. quirk_amd_nl_class);
  401. /*
  402. * Let's make the southbridge information explicit instead
  403. * of having to worry about people probing the ACPI areas,
  404. * for example.. (Yes, it happens, and if you read the wrong
  405. * ACPI register it will put the machine to sleep with no
  406. * way of waking it up again. Bummer).
  407. *
  408. * ALI M7101: Two IO regions pointed to by words at
  409. * 0xE0 (64 bytes of ACPI registers)
  410. * 0xE2 (32 bytes of SMB registers)
  411. */
  412. static void quirk_ali7101_acpi(struct pci_dev *dev)
  413. {
  414. quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  415. quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  416. }
  417. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
  418. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  419. {
  420. u32 devres;
  421. u32 mask, size, base;
  422. pci_read_config_dword(dev, port, &devres);
  423. if ((devres & enable) != enable)
  424. return;
  425. mask = (devres >> 16) & 15;
  426. base = devres & 0xffff;
  427. size = 16;
  428. for (;;) {
  429. unsigned bit = size >> 1;
  430. if ((bit & mask) == bit)
  431. break;
  432. size = bit;
  433. }
  434. /*
  435. * For now we only print it out. Eventually we'll want to
  436. * reserve it (at least if it's in the 0x1000+ range), but
  437. * let's get enough confirmation reports first.
  438. */
  439. base &= -size;
  440. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base,
  441. base + size - 1);
  442. }
  443. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  444. {
  445. u32 devres;
  446. u32 mask, size, base;
  447. pci_read_config_dword(dev, port, &devres);
  448. if ((devres & enable) != enable)
  449. return;
  450. base = devres & 0xffff0000;
  451. mask = (devres & 0x3f) << 16;
  452. size = 128 << 16;
  453. for (;;) {
  454. unsigned bit = size >> 1;
  455. if ((bit & mask) == bit)
  456. break;
  457. size = bit;
  458. }
  459. /*
  460. * For now we only print it out. Eventually we'll want to
  461. * reserve it, but let's get enough confirmation reports first.
  462. */
  463. base &= -size;
  464. dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base,
  465. base + size - 1);
  466. }
  467. /*
  468. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  469. * 0x40 (64 bytes of ACPI registers)
  470. * 0x90 (16 bytes of SMB registers)
  471. * and a few strange programmable PIIX4 device resources.
  472. */
  473. static void quirk_piix4_acpi(struct pci_dev *dev)
  474. {
  475. u32 res_a;
  476. quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  477. quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  478. /* Device resource A has enables for some of the other ones */
  479. pci_read_config_dword(dev, 0x5c, &res_a);
  480. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  481. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  482. /* Device resource D is just bitfields for static resources */
  483. /* Device 12 enabled? */
  484. if (res_a & (1 << 29)) {
  485. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  486. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  487. }
  488. /* Device 13 enabled? */
  489. if (res_a & (1 << 30)) {
  490. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  491. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  492. }
  493. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  494. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  495. }
  496. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
  497. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
  498. #define ICH_PMBASE 0x40
  499. #define ICH_ACPI_CNTL 0x44
  500. #define ICH4_ACPI_EN 0x10
  501. #define ICH6_ACPI_EN 0x80
  502. #define ICH4_GPIOBASE 0x58
  503. #define ICH4_GPIO_CNTL 0x5c
  504. #define ICH4_GPIO_EN 0x10
  505. #define ICH6_GPIOBASE 0x48
  506. #define ICH6_GPIO_CNTL 0x4c
  507. #define ICH6_GPIO_EN 0x10
  508. /*
  509. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  510. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  511. * 0x58 (64 bytes of GPIO I/O space)
  512. */
  513. static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
  514. {
  515. u8 enable;
  516. /*
  517. * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
  518. * with low legacy (and fixed) ports. We don't know the decoding
  519. * priority and can't tell whether the legacy device or the one created
  520. * here is really at that address. This happens on boards with broken
  521. * BIOSes.
  522. */
  523. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  524. if (enable & ICH4_ACPI_EN)
  525. quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
  526. "ICH4 ACPI/GPIO/TCO");
  527. pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
  528. if (enable & ICH4_GPIO_EN)
  529. quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
  530. "ICH4 GPIO");
  531. }
  532. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
  533. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
  534. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
  535. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
  536. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
  537. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
  538. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
  539. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
  540. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
  541. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
  542. static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
  543. {
  544. u8 enable;
  545. pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
  546. if (enable & ICH6_ACPI_EN)
  547. quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
  548. "ICH6 ACPI/GPIO/TCO");
  549. pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
  550. if (enable & ICH6_GPIO_EN)
  551. quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
  552. "ICH6 GPIO");
  553. }
  554. static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
  555. {
  556. u32 val;
  557. u32 size, base;
  558. pci_read_config_dword(dev, reg, &val);
  559. /* Enabled? */
  560. if (!(val & 1))
  561. return;
  562. base = val & 0xfffc;
  563. if (dynsize) {
  564. /*
  565. * This is not correct. It is 16, 32 or 64 bytes depending on
  566. * register D31:F0:ADh bits 5:4.
  567. *
  568. * But this gets us at least _part_ of it.
  569. */
  570. size = 16;
  571. } else {
  572. size = 128;
  573. }
  574. base &= ~(size-1);
  575. /* Just print it out for now. We should reserve it after more debugging */
  576. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
  577. }
  578. static void quirk_ich6_lpc(struct pci_dev *dev)
  579. {
  580. /* Shared ACPI/GPIO decode with all ICH6+ */
  581. ich6_lpc_acpi_gpio(dev);
  582. /* ICH6-specific generic IO decode */
  583. ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
  584. ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
  585. }
  586. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
  587. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
  588. static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
  589. {
  590. u32 val;
  591. u32 mask, base;
  592. pci_read_config_dword(dev, reg, &val);
  593. /* Enabled? */
  594. if (!(val & 1))
  595. return;
  596. /*
  597. * IO base in bits 15:2, mask in bits 23:18, both
  598. * are dword-based
  599. */
  600. base = val & 0xfffc;
  601. mask = (val >> 16) & 0xfc;
  602. mask |= 3;
  603. /* Just print it out for now. We should reserve it after more debugging */
  604. dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
  605. }
  606. /* ICH7-10 has the same common LPC generic IO decode registers */
  607. static void quirk_ich7_lpc(struct pci_dev *dev)
  608. {
  609. /* We share the common ACPI/GPIO decode with ICH6 */
  610. ich6_lpc_acpi_gpio(dev);
  611. /* And have 4 ICH7+ generic decodes */
  612. ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
  613. ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
  614. ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
  615. ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
  616. }
  617. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
  618. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
  619. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
  620. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
  621. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
  622. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
  623. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
  624. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
  625. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
  626. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
  627. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
  628. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
  629. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
  630. /*
  631. * VIA ACPI: One IO region pointed to by longword at
  632. * 0x48 or 0x20 (256 bytes of ACPI registers)
  633. */
  634. static void quirk_vt82c586_acpi(struct pci_dev *dev)
  635. {
  636. if (dev->revision & 0x10)
  637. quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
  638. "vt82c586 ACPI");
  639. }
  640. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
  641. /*
  642. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  643. * 0x48 (256 bytes of ACPI registers)
  644. * 0x70 (128 bytes of hardware monitoring register)
  645. * 0x90 (16 bytes of SMB registers)
  646. */
  647. static void quirk_vt82c686_acpi(struct pci_dev *dev)
  648. {
  649. quirk_vt82c586_acpi(dev);
  650. quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
  651. "vt82c686 HW-mon");
  652. quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
  653. }
  654. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
  655. /*
  656. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  657. * 0x88 (128 bytes of power management registers)
  658. * 0xd0 (16 bytes of SMB registers)
  659. */
  660. static void quirk_vt8235_acpi(struct pci_dev *dev)
  661. {
  662. quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  663. quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
  664. }
  665. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  666. /*
  667. * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
  668. * Disable fast back-to-back on the secondary bus segment
  669. */
  670. static void quirk_xio2000a(struct pci_dev *dev)
  671. {
  672. struct pci_dev *pdev;
  673. u16 command;
  674. dev_warn(&dev->dev, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n");
  675. list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
  676. pci_read_config_word(pdev, PCI_COMMAND, &command);
  677. if (command & PCI_COMMAND_FAST_BACK)
  678. pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
  679. }
  680. }
  681. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
  682. quirk_xio2000a);
  683. #ifdef CONFIG_X86_IO_APIC
  684. #include <asm/io_apic.h>
  685. /*
  686. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  687. * devices to the external APIC.
  688. *
  689. * TODO: When we have device-specific interrupt routers,
  690. * this code will go away from quirks.
  691. */
  692. static void quirk_via_ioapic(struct pci_dev *dev)
  693. {
  694. u8 tmp;
  695. if (nr_ioapics < 1)
  696. tmp = 0; /* nothing routed to external APIC */
  697. else
  698. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  699. dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
  700. tmp == 0 ? "Disa" : "Ena");
  701. /* Offset 0x58: External APIC IRQ output control */
  702. pci_write_config_byte(dev, 0x58, tmp);
  703. }
  704. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  705. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  706. /*
  707. * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit.
  708. * This leads to doubled level interrupt rates.
  709. * Set this bit to get rid of cycle wastage.
  710. * Otherwise uncritical.
  711. */
  712. static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  713. {
  714. u8 misc_control2;
  715. #define BYPASS_APIC_DEASSERT 8
  716. pci_read_config_byte(dev, 0x5B, &misc_control2);
  717. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  718. dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
  719. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  720. }
  721. }
  722. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  723. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  724. /*
  725. * The AMD io apic can hang the box when an apic irq is masked.
  726. * We check all revs >= B0 (yet not in the pre production!) as the bug
  727. * is currently marked NoFix
  728. *
  729. * We have multiple reports of hangs with this chipset that went away with
  730. * noapic specified. For the moment we assume it's the erratum. We may be wrong
  731. * of course. However the advice is demonstrably good even if so..
  732. */
  733. static void quirk_amd_ioapic(struct pci_dev *dev)
  734. {
  735. if (dev->revision >= 0x02) {
  736. dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
  737. dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
  738. }
  739. }
  740. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
  741. #endif /* CONFIG_X86_IO_APIC */
  742. /*
  743. * Some settings of MMRBC can lead to data corruption so block changes.
  744. * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
  745. */
  746. static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
  747. {
  748. if (dev->subordinate && dev->revision <= 0x12) {
  749. dev_info(&dev->dev, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n",
  750. dev->revision);
  751. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
  752. }
  753. }
  754. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
  755. /*
  756. * FIXME: it is questionable that quirk_via_acpi
  757. * is needed. It shows up as an ISA bridge, and does not
  758. * support the PCI_INTERRUPT_LINE register at all. Therefore
  759. * it seems like setting the pci_dev's 'irq' to the
  760. * value of the ACPI SCI interrupt is only done for convenience.
  761. * -jgarzik
  762. */
  763. static void quirk_via_acpi(struct pci_dev *d)
  764. {
  765. /*
  766. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  767. */
  768. u8 irq;
  769. pci_read_config_byte(d, 0x42, &irq);
  770. irq &= 0xf;
  771. if (irq && (irq != 2))
  772. d->irq = irq;
  773. }
  774. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
  775. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
  776. /*
  777. * VIA bridges which have VLink
  778. */
  779. static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
  780. static void quirk_via_bridge(struct pci_dev *dev)
  781. {
  782. /* See what bridge we have and find the device ranges */
  783. switch (dev->device) {
  784. case PCI_DEVICE_ID_VIA_82C686:
  785. /* The VT82C686 is special, it attaches to PCI and can have
  786. any device number. All its subdevices are functions of
  787. that single device. */
  788. via_vlink_dev_lo = PCI_SLOT(dev->devfn);
  789. via_vlink_dev_hi = PCI_SLOT(dev->devfn);
  790. break;
  791. case PCI_DEVICE_ID_VIA_8237:
  792. case PCI_DEVICE_ID_VIA_8237A:
  793. via_vlink_dev_lo = 15;
  794. break;
  795. case PCI_DEVICE_ID_VIA_8235:
  796. via_vlink_dev_lo = 16;
  797. break;
  798. case PCI_DEVICE_ID_VIA_8231:
  799. case PCI_DEVICE_ID_VIA_8233_0:
  800. case PCI_DEVICE_ID_VIA_8233A:
  801. case PCI_DEVICE_ID_VIA_8233C_0:
  802. via_vlink_dev_lo = 17;
  803. break;
  804. }
  805. }
  806. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
  807. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
  808. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
  809. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
  810. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
  811. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
  812. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
  813. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
  814. /**
  815. * quirk_via_vlink - VIA VLink IRQ number update
  816. * @dev: PCI device
  817. *
  818. * If the device we are dealing with is on a PIC IRQ we need to
  819. * ensure that the IRQ line register which usually is not relevant
  820. * for PCI cards, is actually written so that interrupts get sent
  821. * to the right place.
  822. * We only do this on systems where a VIA south bridge was detected,
  823. * and only for VIA devices on the motherboard (see quirk_via_bridge
  824. * above).
  825. */
  826. static void quirk_via_vlink(struct pci_dev *dev)
  827. {
  828. u8 irq, new_irq;
  829. /* Check if we have VLink at all */
  830. if (via_vlink_dev_lo == -1)
  831. return;
  832. new_irq = dev->irq;
  833. /* Don't quirk interrupts outside the legacy IRQ range */
  834. if (!new_irq || new_irq > 15)
  835. return;
  836. /* Internal device ? */
  837. if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
  838. PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
  839. return;
  840. /* This is an internal VLink device on a PIC interrupt. The BIOS
  841. ought to have set this but may not have, so we redo it */
  842. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  843. if (new_irq != irq) {
  844. dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
  845. irq, new_irq);
  846. udelay(15); /* unknown if delay really needed */
  847. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  848. }
  849. }
  850. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
  851. /*
  852. * VIA VT82C598 has its device ID settable and many BIOSes
  853. * set it to the ID of VT82C597 for backward compatibility.
  854. * We need to switch it off to be able to recognize the real
  855. * type of the chip.
  856. */
  857. static void quirk_vt82c598_id(struct pci_dev *dev)
  858. {
  859. pci_write_config_byte(dev, 0xfc, 0);
  860. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  861. }
  862. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
  863. /*
  864. * CardBus controllers have a legacy base address that enables them
  865. * to respond as i82365 pcmcia controllers. We don't want them to
  866. * do this even if the Linux CardBus driver is not loaded, because
  867. * the Linux i82365 driver does not (and should not) handle CardBus.
  868. */
  869. static void quirk_cardbus_legacy(struct pci_dev *dev)
  870. {
  871. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  872. }
  873. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
  874. PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
  875. DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
  876. PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
  877. /*
  878. * Following the PCI ordering rules is optional on the AMD762. I'm not
  879. * sure what the designers were smoking but let's not inhale...
  880. *
  881. * To be fair to AMD, it follows the spec by default, its BIOS people
  882. * who turn it off!
  883. */
  884. static void quirk_amd_ordering(struct pci_dev *dev)
  885. {
  886. u32 pcic;
  887. pci_read_config_dword(dev, 0x4C, &pcic);
  888. if ((pcic & 6) != 6) {
  889. pcic |= 6;
  890. dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
  891. pci_write_config_dword(dev, 0x4C, pcic);
  892. pci_read_config_dword(dev, 0x84, &pcic);
  893. pcic |= (1 << 23); /* Required in this mode */
  894. pci_write_config_dword(dev, 0x84, pcic);
  895. }
  896. }
  897. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  898. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  899. /*
  900. * DreamWorks provided workaround for Dunord I-3000 problem
  901. *
  902. * This card decodes and responds to addresses not apparently
  903. * assigned to it. We force a larger allocation to ensure that
  904. * nothing gets put too close to it.
  905. */
  906. static void quirk_dunord(struct pci_dev *dev)
  907. {
  908. struct resource *r = &dev->resource[1];
  909. r->flags |= IORESOURCE_UNSET;
  910. r->start = 0;
  911. r->end = 0xffffff;
  912. }
  913. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
  914. /*
  915. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  916. * is subtractive decoding (transparent), and does indicate this
  917. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  918. * instead of 0x01.
  919. */
  920. static void quirk_transparent_bridge(struct pci_dev *dev)
  921. {
  922. dev->transparent = 1;
  923. }
  924. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
  925. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
  926. /*
  927. * Common misconfiguration of the MediaGX/Geode PCI master that will
  928. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  929. * datasheets found at http://www.national.com/analog for info on what
  930. * these bits do. <christer@weinigel.se>
  931. */
  932. static void quirk_mediagx_master(struct pci_dev *dev)
  933. {
  934. u8 reg;
  935. pci_read_config_byte(dev, 0x41, &reg);
  936. if (reg & 2) {
  937. reg &= ~2;
  938. dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n",
  939. reg);
  940. pci_write_config_byte(dev, 0x41, reg);
  941. }
  942. }
  943. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  944. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  945. /*
  946. * Ensure C0 rev restreaming is off. This is normally done by
  947. * the BIOS but in the odd case it is not the results are corruption
  948. * hence the presence of a Linux check
  949. */
  950. static void quirk_disable_pxb(struct pci_dev *pdev)
  951. {
  952. u16 config;
  953. if (pdev->revision != 0x04) /* Only C0 requires this */
  954. return;
  955. pci_read_config_word(pdev, 0x40, &config);
  956. if (config & (1<<6)) {
  957. config &= ~(1<<6);
  958. pci_write_config_word(pdev, 0x40, config);
  959. dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
  960. }
  961. }
  962. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  963. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  964. static void quirk_amd_ide_mode(struct pci_dev *pdev)
  965. {
  966. /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
  967. u8 tmp;
  968. pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
  969. if (tmp == 0x01) {
  970. pci_read_config_byte(pdev, 0x40, &tmp);
  971. pci_write_config_byte(pdev, 0x40, tmp|1);
  972. pci_write_config_byte(pdev, 0x9, 1);
  973. pci_write_config_byte(pdev, 0xa, 6);
  974. pci_write_config_byte(pdev, 0x40, tmp);
  975. pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
  976. dev_info(&pdev->dev, "set SATA to AHCI mode\n");
  977. }
  978. }
  979. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  980. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  981. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  982. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  983. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  984. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  985. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
  986. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
  987. /*
  988. * Serverworks CSB5 IDE does not fully support native mode
  989. */
  990. static void quirk_svwks_csb5ide(struct pci_dev *pdev)
  991. {
  992. u8 prog;
  993. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  994. if (prog & 5) {
  995. prog &= ~5;
  996. pdev->class &= ~5;
  997. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  998. /* PCI layer will sort out resources */
  999. }
  1000. }
  1001. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
  1002. /*
  1003. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  1004. */
  1005. static void quirk_ide_samemode(struct pci_dev *pdev)
  1006. {
  1007. u8 prog;
  1008. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  1009. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  1010. dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
  1011. prog &= ~5;
  1012. pdev->class &= ~5;
  1013. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  1014. }
  1015. }
  1016. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  1017. /*
  1018. * Some ATA devices break if put into D3
  1019. */
  1020. static void quirk_no_ata_d3(struct pci_dev *pdev)
  1021. {
  1022. pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
  1023. }
  1024. /* Quirk the legacy ATA devices only. The AHCI ones are ok */
  1025. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
  1026. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1027. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
  1028. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1029. /* ALi loses some register settings that we cannot then restore */
  1030. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
  1031. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1032. /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
  1033. occur when mode detecting */
  1034. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
  1035. PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
  1036. /* This was originally an Alpha specific thing, but it really fits here.
  1037. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  1038. */
  1039. static void quirk_eisa_bridge(struct pci_dev *dev)
  1040. {
  1041. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  1042. }
  1043. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
  1044. /*
  1045. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  1046. * is not activated. The myth is that Asus said that they do not want the
  1047. * users to be irritated by just another PCI Device in the Win98 device
  1048. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  1049. * package 2.7.0 for details)
  1050. *
  1051. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  1052. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  1053. * becomes necessary to do this tweak in two steps -- the chosen trigger
  1054. * is either the Host bridge (preferred) or on-board VGA controller.
  1055. *
  1056. * Note that we used to unhide the SMBus that way on Toshiba laptops
  1057. * (Satellite A40 and Tecra M2) but then found that the thermal management
  1058. * was done by SMM code, which could cause unsynchronized concurrent
  1059. * accesses to the SMBus registers, with potentially bad effects. Thus you
  1060. * should be very careful when adding new entries: if SMM is accessing the
  1061. * Intel SMBus, this is a very good reason to leave it hidden.
  1062. *
  1063. * Likewise, many recent laptops use ACPI for thermal management. If the
  1064. * ACPI DSDT code accesses the SMBus, then Linux should not access it
  1065. * natively, and keeping the SMBus hidden is the right thing to do. If you
  1066. * are about to add an entry in the table below, please first disassemble
  1067. * the DSDT and double-check that there is no code accessing the SMBus.
  1068. */
  1069. static int asus_hides_smbus;
  1070. static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
  1071. {
  1072. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1073. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  1074. switch (dev->subsystem_device) {
  1075. case 0x8025: /* P4B-LX */
  1076. case 0x8070: /* P4B */
  1077. case 0x8088: /* P4B533 */
  1078. case 0x1626: /* L3C notebook */
  1079. asus_hides_smbus = 1;
  1080. }
  1081. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  1082. switch (dev->subsystem_device) {
  1083. case 0x80b1: /* P4GE-V */
  1084. case 0x80b2: /* P4PE */
  1085. case 0x8093: /* P4B533-V */
  1086. asus_hides_smbus = 1;
  1087. }
  1088. else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  1089. switch (dev->subsystem_device) {
  1090. case 0x8030: /* P4T533 */
  1091. asus_hides_smbus = 1;
  1092. }
  1093. else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  1094. switch (dev->subsystem_device) {
  1095. case 0x8070: /* P4G8X Deluxe */
  1096. asus_hides_smbus = 1;
  1097. }
  1098. else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  1099. switch (dev->subsystem_device) {
  1100. case 0x80c9: /* PU-DLS */
  1101. asus_hides_smbus = 1;
  1102. }
  1103. else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  1104. switch (dev->subsystem_device) {
  1105. case 0x1751: /* M2N notebook */
  1106. case 0x1821: /* M5N notebook */
  1107. case 0x1897: /* A6L notebook */
  1108. asus_hides_smbus = 1;
  1109. }
  1110. else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1111. switch (dev->subsystem_device) {
  1112. case 0x184b: /* W1N notebook */
  1113. case 0x186a: /* M6Ne notebook */
  1114. asus_hides_smbus = 1;
  1115. }
  1116. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1117. switch (dev->subsystem_device) {
  1118. case 0x80f2: /* P4P800-X */
  1119. asus_hides_smbus = 1;
  1120. }
  1121. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  1122. switch (dev->subsystem_device) {
  1123. case 0x1882: /* M6V notebook */
  1124. case 0x1977: /* A6VA notebook */
  1125. asus_hides_smbus = 1;
  1126. }
  1127. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  1128. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1129. switch (dev->subsystem_device) {
  1130. case 0x088C: /* HP Compaq nc8000 */
  1131. case 0x0890: /* HP Compaq nc6000 */
  1132. asus_hides_smbus = 1;
  1133. }
  1134. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1135. switch (dev->subsystem_device) {
  1136. case 0x12bc: /* HP D330L */
  1137. case 0x12bd: /* HP D530 */
  1138. case 0x006a: /* HP Compaq nx9500 */
  1139. asus_hides_smbus = 1;
  1140. }
  1141. else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
  1142. switch (dev->subsystem_device) {
  1143. case 0x12bf: /* HP xw4100 */
  1144. asus_hides_smbus = 1;
  1145. }
  1146. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  1147. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1148. switch (dev->subsystem_device) {
  1149. case 0xC00C: /* Samsung P35 notebook */
  1150. asus_hides_smbus = 1;
  1151. }
  1152. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  1153. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1154. switch (dev->subsystem_device) {
  1155. case 0x0058: /* Compaq Evo N620c */
  1156. asus_hides_smbus = 1;
  1157. }
  1158. else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
  1159. switch (dev->subsystem_device) {
  1160. case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
  1161. /* Motherboard doesn't have Host bridge
  1162. * subvendor/subdevice IDs, therefore checking
  1163. * its on-board VGA controller */
  1164. asus_hides_smbus = 1;
  1165. }
  1166. else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
  1167. switch (dev->subsystem_device) {
  1168. case 0x00b8: /* Compaq Evo D510 CMT */
  1169. case 0x00b9: /* Compaq Evo D510 SFF */
  1170. case 0x00ba: /* Compaq Evo D510 USDT */
  1171. /* Motherboard doesn't have Host bridge
  1172. * subvendor/subdevice IDs and on-board VGA
  1173. * controller is disabled if an AGP card is
  1174. * inserted, therefore checking USB UHCI
  1175. * Controller #1 */
  1176. asus_hides_smbus = 1;
  1177. }
  1178. else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
  1179. switch (dev->subsystem_device) {
  1180. case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
  1181. /* Motherboard doesn't have host bridge
  1182. * subvendor/subdevice IDs, therefore checking
  1183. * its on-board VGA controller */
  1184. asus_hides_smbus = 1;
  1185. }
  1186. }
  1187. }
  1188. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
  1189. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
  1190. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
  1191. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
  1192. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
  1193. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
  1194. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
  1195. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
  1196. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
  1197. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
  1198. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
  1199. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
  1200. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
  1201. static void asus_hides_smbus_lpc(struct pci_dev *dev)
  1202. {
  1203. u16 val;
  1204. if (likely(!asus_hides_smbus))
  1205. return;
  1206. pci_read_config_word(dev, 0xF2, &val);
  1207. if (val & 0x8) {
  1208. pci_write_config_word(dev, 0xF2, val & (~0x8));
  1209. pci_read_config_word(dev, 0xF2, &val);
  1210. if (val & 0x8)
  1211. dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n",
  1212. val);
  1213. else
  1214. dev_info(&dev->dev, "Enabled i801 SMBus device\n");
  1215. }
  1216. }
  1217. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1218. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1219. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1220. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1221. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1222. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1223. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1224. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1225. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1226. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1227. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1228. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1229. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1230. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1231. /* It appears we just have one such device. If not, we have a warning */
  1232. static void __iomem *asus_rcba_base;
  1233. static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
  1234. {
  1235. u32 rcba;
  1236. if (likely(!asus_hides_smbus))
  1237. return;
  1238. WARN_ON(asus_rcba_base);
  1239. pci_read_config_dword(dev, 0xF0, &rcba);
  1240. /* use bits 31:14, 16 kB aligned */
  1241. asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
  1242. if (asus_rcba_base == NULL)
  1243. return;
  1244. }
  1245. static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
  1246. {
  1247. u32 val;
  1248. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1249. return;
  1250. /* read the Function Disable register, dword mode only */
  1251. val = readl(asus_rcba_base + 0x3418);
  1252. writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
  1253. }
  1254. static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
  1255. {
  1256. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1257. return;
  1258. iounmap(asus_rcba_base);
  1259. asus_rcba_base = NULL;
  1260. dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
  1261. }
  1262. static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  1263. {
  1264. asus_hides_smbus_lpc_ich6_suspend(dev);
  1265. asus_hides_smbus_lpc_ich6_resume_early(dev);
  1266. asus_hides_smbus_lpc_ich6_resume(dev);
  1267. }
  1268. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
  1269. DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
  1270. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
  1271. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
  1272. /*
  1273. * SiS 96x south bridge: BIOS typically hides SMBus device...
  1274. */
  1275. static void quirk_sis_96x_smbus(struct pci_dev *dev)
  1276. {
  1277. u8 val = 0;
  1278. pci_read_config_byte(dev, 0x77, &val);
  1279. if (val & 0x10) {
  1280. dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
  1281. pci_write_config_byte(dev, 0x77, val & ~0x10);
  1282. }
  1283. }
  1284. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1285. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1286. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1287. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1288. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1289. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1290. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1291. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1292. /*
  1293. * ... This is further complicated by the fact that some SiS96x south
  1294. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1295. * spotted a compatible north bridge to make sure.
  1296. * (pci_find_device doesn't work yet)
  1297. *
  1298. * We can also enable the sis96x bit in the discovery register..
  1299. */
  1300. #define SIS_DETECT_REGISTER 0x40
  1301. static void quirk_sis_503(struct pci_dev *dev)
  1302. {
  1303. u8 reg;
  1304. u16 devid;
  1305. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1306. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1307. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1308. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1309. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1310. return;
  1311. }
  1312. /*
  1313. * Ok, it now shows up as a 96x.. run the 96x quirk by
  1314. * hand in case it has already been processed.
  1315. * (depends on link order, which is apparently not guaranteed)
  1316. */
  1317. dev->device = devid;
  1318. quirk_sis_96x_smbus(dev);
  1319. }
  1320. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1321. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1322. /*
  1323. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1324. * and MC97 modem controller are disabled when a second PCI soundcard is
  1325. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1326. * -- bjd
  1327. */
  1328. static void asus_hides_ac97_lpc(struct pci_dev *dev)
  1329. {
  1330. u8 val;
  1331. int asus_hides_ac97 = 0;
  1332. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1333. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1334. asus_hides_ac97 = 1;
  1335. }
  1336. if (!asus_hides_ac97)
  1337. return;
  1338. pci_read_config_byte(dev, 0x50, &val);
  1339. if (val & 0xc0) {
  1340. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1341. pci_read_config_byte(dev, 0x50, &val);
  1342. if (val & 0xc0)
  1343. dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n",
  1344. val);
  1345. else
  1346. dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
  1347. }
  1348. }
  1349. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1350. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1351. #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
  1352. /*
  1353. * If we are using libata we can drive this chip properly but must
  1354. * do this early on to make the additional device appear during
  1355. * the PCI scanning.
  1356. */
  1357. static void quirk_jmicron_ata(struct pci_dev *pdev)
  1358. {
  1359. u32 conf1, conf5, class;
  1360. u8 hdr;
  1361. /* Only poke fn 0 */
  1362. if (PCI_FUNC(pdev->devfn))
  1363. return;
  1364. pci_read_config_dword(pdev, 0x40, &conf1);
  1365. pci_read_config_dword(pdev, 0x80, &conf5);
  1366. conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
  1367. conf5 &= ~(1 << 24); /* Clear bit 24 */
  1368. switch (pdev->device) {
  1369. case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
  1370. case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
  1371. case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
  1372. /* The controller should be in single function ahci mode */
  1373. conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
  1374. break;
  1375. case PCI_DEVICE_ID_JMICRON_JMB365:
  1376. case PCI_DEVICE_ID_JMICRON_JMB366:
  1377. /* Redirect IDE second PATA port to the right spot */
  1378. conf5 |= (1 << 24);
  1379. /* Fall through */
  1380. case PCI_DEVICE_ID_JMICRON_JMB361:
  1381. case PCI_DEVICE_ID_JMICRON_JMB363:
  1382. case PCI_DEVICE_ID_JMICRON_JMB369:
  1383. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1384. /* Set the class codes correctly and then direct IDE 0 */
  1385. conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
  1386. break;
  1387. case PCI_DEVICE_ID_JMICRON_JMB368:
  1388. /* The controller should be in single function IDE mode */
  1389. conf1 |= 0x00C00000; /* Set 22, 23 */
  1390. break;
  1391. }
  1392. pci_write_config_dword(pdev, 0x40, conf1);
  1393. pci_write_config_dword(pdev, 0x80, conf5);
  1394. /* Update pdev accordingly */
  1395. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1396. pdev->hdr_type = hdr & 0x7f;
  1397. pdev->multifunction = !!(hdr & 0x80);
  1398. pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
  1399. pdev->class = class >> 8;
  1400. }
  1401. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1402. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1403. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1404. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1405. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1406. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1407. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1408. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1409. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1410. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1411. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1412. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1413. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1414. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1415. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1416. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1417. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1418. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1419. #endif
  1420. static void quirk_jmicron_async_suspend(struct pci_dev *dev)
  1421. {
  1422. if (dev->multifunction) {
  1423. device_disable_async_suspend(&dev->dev);
  1424. dev_info(&dev->dev, "async suspend disabled to avoid multi-function power-on ordering issue\n");
  1425. }
  1426. }
  1427. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_IDE, 8, quirk_jmicron_async_suspend);
  1428. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_SATA_AHCI, 0, quirk_jmicron_async_suspend);
  1429. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x2362, quirk_jmicron_async_suspend);
  1430. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x236f, quirk_jmicron_async_suspend);
  1431. #ifdef CONFIG_X86_IO_APIC
  1432. static void quirk_alder_ioapic(struct pci_dev *pdev)
  1433. {
  1434. int i;
  1435. if ((pdev->class >> 8) != 0xff00)
  1436. return;
  1437. /* the first BAR is the location of the IO APIC...we must
  1438. * not touch this (and it's already covered by the fixmap), so
  1439. * forcibly insert it into the resource tree */
  1440. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1441. insert_resource(&iomem_resource, &pdev->resource[0]);
  1442. /* The next five BARs all seem to be rubbish, so just clean
  1443. * them out */
  1444. for (i = 1; i < 6; i++)
  1445. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1446. }
  1447. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
  1448. #endif
  1449. static void quirk_pcie_mch(struct pci_dev *pdev)
  1450. {
  1451. pdev->no_msi = 1;
  1452. }
  1453. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
  1454. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
  1455. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
  1456. /*
  1457. * It's possible for the MSI to get corrupted if shpc and acpi
  1458. * are used together on certain PXH-based systems.
  1459. */
  1460. static void quirk_pcie_pxh(struct pci_dev *dev)
  1461. {
  1462. dev->no_msi = 1;
  1463. dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
  1464. }
  1465. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1466. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1467. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1468. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1469. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1470. /*
  1471. * Some Intel PCI Express chipsets have trouble with downstream
  1472. * device power management.
  1473. */
  1474. static void quirk_intel_pcie_pm(struct pci_dev *dev)
  1475. {
  1476. pci_pm_d3_delay = 120;
  1477. dev->no_d1d2 = 1;
  1478. }
  1479. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1480. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1481. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1482. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1483. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1484. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1485. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1486. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1487. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1488. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1489. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1490. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1491. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1492. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1493. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1494. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1495. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1496. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1497. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1498. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1499. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1500. #ifdef CONFIG_X86_IO_APIC
  1501. /*
  1502. * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
  1503. * remap the original interrupt in the linux kernel to the boot interrupt, so
  1504. * that a PCI device's interrupt handler is installed on the boot interrupt
  1505. * line instead.
  1506. */
  1507. static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
  1508. {
  1509. if (noioapicquirk || noioapicreroute)
  1510. return;
  1511. dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
  1512. dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
  1513. dev->vendor, dev->device);
  1514. }
  1515. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1516. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1517. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1518. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1519. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1520. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1521. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1522. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1523. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1524. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1525. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1526. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1527. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1528. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1529. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1530. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1531. /*
  1532. * On some chipsets we can disable the generation of legacy INTx boot
  1533. * interrupts.
  1534. */
  1535. /*
  1536. * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
  1537. * 300641-004US, section 5.7.3.
  1538. */
  1539. #define INTEL_6300_IOAPIC_ABAR 0x40
  1540. #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
  1541. static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
  1542. {
  1543. u16 pci_config_word;
  1544. if (noioapicquirk)
  1545. return;
  1546. pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
  1547. pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
  1548. pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
  1549. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1550. dev->vendor, dev->device);
  1551. }
  1552. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1553. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1554. /*
  1555. * disable boot interrupts on HT-1000
  1556. */
  1557. #define BC_HT1000_FEATURE_REG 0x64
  1558. #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
  1559. #define BC_HT1000_MAP_IDX 0xC00
  1560. #define BC_HT1000_MAP_DATA 0xC01
  1561. static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
  1562. {
  1563. u32 pci_config_dword;
  1564. u8 irq;
  1565. if (noioapicquirk)
  1566. return;
  1567. pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
  1568. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
  1569. BC_HT1000_PIC_REGS_ENABLE);
  1570. for (irq = 0x10; irq < 0x10 + 32; irq++) {
  1571. outb(irq, BC_HT1000_MAP_IDX);
  1572. outb(0x00, BC_HT1000_MAP_DATA);
  1573. }
  1574. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
  1575. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1576. dev->vendor, dev->device);
  1577. }
  1578. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1579. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1580. /*
  1581. * disable boot interrupts on AMD and ATI chipsets
  1582. */
  1583. /*
  1584. * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
  1585. * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
  1586. * (due to an erratum).
  1587. */
  1588. #define AMD_813X_MISC 0x40
  1589. #define AMD_813X_NOIOAMODE (1<<0)
  1590. #define AMD_813X_REV_B1 0x12
  1591. #define AMD_813X_REV_B2 0x13
  1592. static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
  1593. {
  1594. u32 pci_config_dword;
  1595. if (noioapicquirk)
  1596. return;
  1597. if ((dev->revision == AMD_813X_REV_B1) ||
  1598. (dev->revision == AMD_813X_REV_B2))
  1599. return;
  1600. pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
  1601. pci_config_dword &= ~AMD_813X_NOIOAMODE;
  1602. pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
  1603. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1604. dev->vendor, dev->device);
  1605. }
  1606. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1607. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1608. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1609. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1610. #define AMD_8111_PCI_IRQ_ROUTING 0x56
  1611. static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
  1612. {
  1613. u16 pci_config_word;
  1614. if (noioapicquirk)
  1615. return;
  1616. pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
  1617. if (!pci_config_word) {
  1618. dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] already disabled\n",
  1619. dev->vendor, dev->device);
  1620. return;
  1621. }
  1622. pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
  1623. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1624. dev->vendor, dev->device);
  1625. }
  1626. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1627. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1628. #endif /* CONFIG_X86_IO_APIC */
  1629. /*
  1630. * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
  1631. * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
  1632. * Re-allocate the region if needed...
  1633. */
  1634. static void quirk_tc86c001_ide(struct pci_dev *dev)
  1635. {
  1636. struct resource *r = &dev->resource[0];
  1637. if (r->start & 0x8) {
  1638. r->flags |= IORESOURCE_UNSET;
  1639. r->start = 0;
  1640. r->end = 0xf;
  1641. }
  1642. }
  1643. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
  1644. PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
  1645. quirk_tc86c001_ide);
  1646. /*
  1647. * PLX PCI 9050 PCI Target bridge controller has an errata that prevents the
  1648. * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
  1649. * being read correctly if bit 7 of the base address is set.
  1650. * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
  1651. * Re-allocate the regions to a 256-byte boundary if necessary.
  1652. */
  1653. static void quirk_plx_pci9050(struct pci_dev *dev)
  1654. {
  1655. unsigned int bar;
  1656. /* Fixed in revision 2 (PCI 9052). */
  1657. if (dev->revision >= 2)
  1658. return;
  1659. for (bar = 0; bar <= 1; bar++)
  1660. if (pci_resource_len(dev, bar) == 0x80 &&
  1661. (pci_resource_start(dev, bar) & 0x80)) {
  1662. struct resource *r = &dev->resource[bar];
  1663. dev_info(&dev->dev, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
  1664. bar);
  1665. r->flags |= IORESOURCE_UNSET;
  1666. r->start = 0;
  1667. r->end = 0xff;
  1668. }
  1669. }
  1670. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  1671. quirk_plx_pci9050);
  1672. /*
  1673. * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
  1674. * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
  1675. * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
  1676. * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
  1677. *
  1678. * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
  1679. * driver.
  1680. */
  1681. DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
  1682. DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
  1683. static void quirk_netmos(struct pci_dev *dev)
  1684. {
  1685. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1686. unsigned int num_serial = dev->subsystem_device & 0xf;
  1687. /*
  1688. * These Netmos parts are multiport serial devices with optional
  1689. * parallel ports. Even when parallel ports are present, they
  1690. * are identified as class SERIAL, which means the serial driver
  1691. * will claim them. To prevent this, mark them as class OTHER.
  1692. * These combo devices should be claimed by parport_serial.
  1693. *
  1694. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1695. * of parallel ports and <S> is the number of serial ports.
  1696. */
  1697. switch (dev->device) {
  1698. case PCI_DEVICE_ID_NETMOS_9835:
  1699. /* Well, this rule doesn't hold for the following 9835 device */
  1700. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  1701. dev->subsystem_device == 0x0299)
  1702. return;
  1703. case PCI_DEVICE_ID_NETMOS_9735:
  1704. case PCI_DEVICE_ID_NETMOS_9745:
  1705. case PCI_DEVICE_ID_NETMOS_9845:
  1706. case PCI_DEVICE_ID_NETMOS_9855:
  1707. if (num_parallel) {
  1708. dev_info(&dev->dev, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n",
  1709. dev->device, num_parallel, num_serial);
  1710. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1711. (dev->class & 0xff);
  1712. }
  1713. }
  1714. }
  1715. DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
  1716. PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
  1717. /*
  1718. * Quirk non-zero PCI functions to route VPD access through function 0 for
  1719. * devices that share VPD resources between functions. The functions are
  1720. * expected to be identical devices.
  1721. */
  1722. static void quirk_f0_vpd_link(struct pci_dev *dev)
  1723. {
  1724. struct pci_dev *f0;
  1725. if (!PCI_FUNC(dev->devfn))
  1726. return;
  1727. f0 = pci_get_slot(dev->bus, PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
  1728. if (!f0)
  1729. return;
  1730. if (f0->vpd && dev->class == f0->class &&
  1731. dev->vendor == f0->vendor && dev->device == f0->device)
  1732. dev->dev_flags |= PCI_DEV_FLAGS_VPD_REF_F0;
  1733. pci_dev_put(f0);
  1734. }
  1735. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  1736. PCI_CLASS_NETWORK_ETHERNET, 8, quirk_f0_vpd_link);
  1737. static void quirk_e100_interrupt(struct pci_dev *dev)
  1738. {
  1739. u16 command, pmcsr;
  1740. u8 __iomem *csr;
  1741. u8 cmd_hi;
  1742. switch (dev->device) {
  1743. /* PCI IDs taken from drivers/net/e100.c */
  1744. case 0x1029:
  1745. case 0x1030 ... 0x1034:
  1746. case 0x1038 ... 0x103E:
  1747. case 0x1050 ... 0x1057:
  1748. case 0x1059:
  1749. case 0x1064 ... 0x106B:
  1750. case 0x1091 ... 0x1095:
  1751. case 0x1209:
  1752. case 0x1229:
  1753. case 0x2449:
  1754. case 0x2459:
  1755. case 0x245D:
  1756. case 0x27DC:
  1757. break;
  1758. default:
  1759. return;
  1760. }
  1761. /*
  1762. * Some firmware hands off the e100 with interrupts enabled,
  1763. * which can cause a flood of interrupts if packets are
  1764. * received before the driver attaches to the device. So
  1765. * disable all e100 interrupts here. The driver will
  1766. * re-enable them when it's ready.
  1767. */
  1768. pci_read_config_word(dev, PCI_COMMAND, &command);
  1769. if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
  1770. return;
  1771. /*
  1772. * Check that the device is in the D0 power state. If it's not,
  1773. * there is no point to look any further.
  1774. */
  1775. if (dev->pm_cap) {
  1776. pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
  1777. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
  1778. return;
  1779. }
  1780. /* Convert from PCI bus to resource space. */
  1781. csr = ioremap(pci_resource_start(dev, 0), 8);
  1782. if (!csr) {
  1783. dev_warn(&dev->dev, "Can't map e100 registers\n");
  1784. return;
  1785. }
  1786. cmd_hi = readb(csr + 3);
  1787. if (cmd_hi == 0) {
  1788. dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; disabling\n");
  1789. writeb(1, csr + 3);
  1790. }
  1791. iounmap(csr);
  1792. }
  1793. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  1794. PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
  1795. /*
  1796. * The 82575 and 82598 may experience data corruption issues when transitioning
  1797. * out of L0S. To prevent this we need to disable L0S on the pci-e link
  1798. */
  1799. static void quirk_disable_aspm_l0s(struct pci_dev *dev)
  1800. {
  1801. dev_info(&dev->dev, "Disabling L0s\n");
  1802. pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
  1803. }
  1804. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
  1805. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
  1806. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
  1807. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
  1808. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
  1809. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
  1810. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
  1811. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
  1812. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
  1813. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
  1814. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
  1815. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
  1816. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
  1817. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
  1818. static void fixup_rev1_53c810(struct pci_dev *dev)
  1819. {
  1820. u32 class = dev->class;
  1821. /*
  1822. * rev 1 ncr53c810 chips don't set the class at all which means
  1823. * they don't get their resources remapped. Fix that here.
  1824. */
  1825. if (class)
  1826. return;
  1827. dev->class = PCI_CLASS_STORAGE_SCSI << 8;
  1828. dev_info(&dev->dev, "NCR 53c810 rev 1 PCI class overridden (%#08x -> %#08x)\n",
  1829. class, dev->class);
  1830. }
  1831. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1832. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1833. static void quirk_p64h2_1k_io(struct pci_dev *dev)
  1834. {
  1835. u16 en1k;
  1836. pci_read_config_word(dev, 0x40, &en1k);
  1837. if (en1k & 0x200) {
  1838. dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
  1839. dev->io_window_1k = 1;
  1840. }
  1841. }
  1842. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  1843. /* Under some circumstances, AER is not linked with extended capabilities.
  1844. * Force it to be linked by setting the corresponding control bit in the
  1845. * config space.
  1846. */
  1847. static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  1848. {
  1849. uint8_t b;
  1850. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  1851. if (!(b & 0x20)) {
  1852. pci_write_config_byte(dev, 0xf41, b | 0x20);
  1853. dev_info(&dev->dev, "Linking AER extended capability\n");
  1854. }
  1855. }
  1856. }
  1857. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1858. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1859. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1860. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1861. static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
  1862. {
  1863. /*
  1864. * Disable PCI Bus Parking and PCI Master read caching on CX700
  1865. * which causes unspecified timing errors with a VT6212L on the PCI
  1866. * bus leading to USB2.0 packet loss.
  1867. *
  1868. * This quirk is only enabled if a second (on the external PCI bus)
  1869. * VT6212L is found -- the CX700 core itself also contains a USB
  1870. * host controller with the same PCI ID as the VT6212L.
  1871. */
  1872. /* Count VT6212L instances */
  1873. struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
  1874. PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
  1875. uint8_t b;
  1876. /* p should contain the first (internal) VT6212L -- see if we have
  1877. an external one by searching again */
  1878. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
  1879. if (!p)
  1880. return;
  1881. pci_dev_put(p);
  1882. if (pci_read_config_byte(dev, 0x76, &b) == 0) {
  1883. if (b & 0x40) {
  1884. /* Turn off PCI Bus Parking */
  1885. pci_write_config_byte(dev, 0x76, b ^ 0x40);
  1886. dev_info(&dev->dev, "Disabling VIA CX700 PCI parking\n");
  1887. }
  1888. }
  1889. if (pci_read_config_byte(dev, 0x72, &b) == 0) {
  1890. if (b != 0) {
  1891. /* Turn off PCI Master read caching */
  1892. pci_write_config_byte(dev, 0x72, 0x0);
  1893. /* Set PCI Master Bus time-out to "1x16 PCLK" */
  1894. pci_write_config_byte(dev, 0x75, 0x1);
  1895. /* Disable "Read FIFO Timer" */
  1896. pci_write_config_byte(dev, 0x77, 0x0);
  1897. dev_info(&dev->dev, "Disabling VIA CX700 PCI caching\n");
  1898. }
  1899. }
  1900. }
  1901. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
  1902. /*
  1903. * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
  1904. * VPD end tag will hang the device. This problem was initially
  1905. * observed when a vpd entry was created in sysfs
  1906. * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
  1907. * will dump 32k of data. Reading a full 32k will cause an access
  1908. * beyond the VPD end tag causing the device to hang. Once the device
  1909. * is hung, the bnx2 driver will not be able to reset the device.
  1910. * We believe that it is legal to read beyond the end tag and
  1911. * therefore the solution is to limit the read/write length.
  1912. */
  1913. static void quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
  1914. {
  1915. /*
  1916. * Only disable the VPD capability for 5706, 5706S, 5708,
  1917. * 5708S and 5709 rev. A
  1918. */
  1919. if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
  1920. (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
  1921. (dev->device == PCI_DEVICE_ID_NX2_5708) ||
  1922. (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
  1923. ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
  1924. (dev->revision & 0xf0) == 0x0)) {
  1925. if (dev->vpd)
  1926. dev->vpd->len = 0x80;
  1927. }
  1928. }
  1929. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1930. PCI_DEVICE_ID_NX2_5706,
  1931. quirk_brcm_570x_limit_vpd);
  1932. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1933. PCI_DEVICE_ID_NX2_5706S,
  1934. quirk_brcm_570x_limit_vpd);
  1935. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1936. PCI_DEVICE_ID_NX2_5708,
  1937. quirk_brcm_570x_limit_vpd);
  1938. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1939. PCI_DEVICE_ID_NX2_5708S,
  1940. quirk_brcm_570x_limit_vpd);
  1941. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1942. PCI_DEVICE_ID_NX2_5709,
  1943. quirk_brcm_570x_limit_vpd);
  1944. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1945. PCI_DEVICE_ID_NX2_5709S,
  1946. quirk_brcm_570x_limit_vpd);
  1947. static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
  1948. {
  1949. u32 rev;
  1950. pci_read_config_dword(dev, 0xf4, &rev);
  1951. /* Only CAP the MRRS if the device is a 5719 A0 */
  1952. if (rev == 0x05719000) {
  1953. int readrq = pcie_get_readrq(dev);
  1954. if (readrq > 2048)
  1955. pcie_set_readrq(dev, 2048);
  1956. }
  1957. }
  1958. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
  1959. PCI_DEVICE_ID_TIGON3_5719,
  1960. quirk_brcm_5719_limit_mrrs);
  1961. /* Originally in EDAC sources for i82875P:
  1962. * Intel tells BIOS developers to hide device 6 which
  1963. * configures the overflow device access containing
  1964. * the DRBs - this is where we expose device 6.
  1965. * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
  1966. */
  1967. static void quirk_unhide_mch_dev6(struct pci_dev *dev)
  1968. {
  1969. u8 reg;
  1970. if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
  1971. dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
  1972. pci_write_config_byte(dev, 0xF4, reg | 0x02);
  1973. }
  1974. }
  1975. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
  1976. quirk_unhide_mch_dev6);
  1977. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
  1978. quirk_unhide_mch_dev6);
  1979. #ifdef CONFIG_TILEPRO
  1980. /*
  1981. * The Tilera TILEmpower tilepro platform needs to set the link speed
  1982. * to 2.5GT(Giga-Transfers)/s (Gen 1). The default link speed
  1983. * setting is 5GT/s (Gen 2). 0x98 is the Link Control2 PCIe
  1984. * capability register of the PEX8624 PCIe switch. The switch
  1985. * supports link speed auto negotiation, but falsely sets
  1986. * the link speed to 5GT/s.
  1987. */
  1988. static void quirk_tile_plx_gen1(struct pci_dev *dev)
  1989. {
  1990. if (tile_plx_gen1) {
  1991. pci_write_config_dword(dev, 0x98, 0x1);
  1992. mdelay(50);
  1993. }
  1994. }
  1995. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_PLX, 0x8624, quirk_tile_plx_gen1);
  1996. #endif /* CONFIG_TILEPRO */
  1997. #ifdef CONFIG_PCI_MSI
  1998. /* Some chipsets do not support MSI. We cannot easily rely on setting
  1999. * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
  2000. * some other buses controlled by the chipset even if Linux is not
  2001. * aware of it. Instead of setting the flag on all buses in the
  2002. * machine, simply disable MSI globally.
  2003. */
  2004. static void quirk_disable_all_msi(struct pci_dev *dev)
  2005. {
  2006. pci_no_msi();
  2007. dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
  2008. }
  2009. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
  2010. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
  2011. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
  2012. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
  2013. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
  2014. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
  2015. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
  2016. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, 0x0761, quirk_disable_all_msi);
  2017. /* Disable MSI on chipsets that are known to not support it */
  2018. static void quirk_disable_msi(struct pci_dev *dev)
  2019. {
  2020. if (dev->subordinate) {
  2021. dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
  2022. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2023. }
  2024. }
  2025. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
  2026. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
  2027. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
  2028. /*
  2029. * The APC bridge device in AMD 780 family northbridges has some random
  2030. * OEM subsystem ID in its vendor ID register (erratum 18), so instead
  2031. * we use the possible vendor/device IDs of the host bridge for the
  2032. * declared quirk, and search for the APC bridge by slot number.
  2033. */
  2034. static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
  2035. {
  2036. struct pci_dev *apc_bridge;
  2037. apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
  2038. if (apc_bridge) {
  2039. if (apc_bridge->device == 0x9602)
  2040. quirk_disable_msi(apc_bridge);
  2041. pci_dev_put(apc_bridge);
  2042. }
  2043. }
  2044. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
  2045. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
  2046. /* Go through the list of Hypertransport capabilities and
  2047. * return 1 if a HT MSI capability is found and enabled */
  2048. static int msi_ht_cap_enabled(struct pci_dev *dev)
  2049. {
  2050. int pos, ttl = PCI_FIND_CAP_TTL;
  2051. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2052. while (pos && ttl--) {
  2053. u8 flags;
  2054. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2055. &flags) == 0) {
  2056. dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
  2057. flags & HT_MSI_FLAGS_ENABLE ?
  2058. "enabled" : "disabled");
  2059. return (flags & HT_MSI_FLAGS_ENABLE) != 0;
  2060. }
  2061. pos = pci_find_next_ht_capability(dev, pos,
  2062. HT_CAPTYPE_MSI_MAPPING);
  2063. }
  2064. return 0;
  2065. }
  2066. /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
  2067. static void quirk_msi_ht_cap(struct pci_dev *dev)
  2068. {
  2069. if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
  2070. dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
  2071. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2072. }
  2073. }
  2074. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
  2075. quirk_msi_ht_cap);
  2076. /* The nVidia CK804 chipset may have 2 HT MSI mappings.
  2077. * MSI are supported if the MSI capability set in any of these mappings.
  2078. */
  2079. static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
  2080. {
  2081. struct pci_dev *pdev;
  2082. if (!dev->subordinate)
  2083. return;
  2084. /* check HT MSI cap on this chipset and the root one.
  2085. * a single one having MSI is enough to be sure that MSI are supported.
  2086. */
  2087. pdev = pci_get_slot(dev->bus, 0);
  2088. if (!pdev)
  2089. return;
  2090. if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
  2091. dev_warn(&dev->dev, "MSI quirk detected; subordinate MSI disabled\n");
  2092. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  2093. }
  2094. pci_dev_put(pdev);
  2095. }
  2096. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  2097. quirk_nvidia_ck804_msi_ht_cap);
  2098. /* Force enable MSI mapping capability on HT bridges */
  2099. static void ht_enable_msi_mapping(struct pci_dev *dev)
  2100. {
  2101. int pos, ttl = PCI_FIND_CAP_TTL;
  2102. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2103. while (pos && ttl--) {
  2104. u8 flags;
  2105. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2106. &flags) == 0) {
  2107. dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
  2108. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2109. flags | HT_MSI_FLAGS_ENABLE);
  2110. }
  2111. pos = pci_find_next_ht_capability(dev, pos,
  2112. HT_CAPTYPE_MSI_MAPPING);
  2113. }
  2114. }
  2115. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
  2116. PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
  2117. ht_enable_msi_mapping);
  2118. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
  2119. ht_enable_msi_mapping);
  2120. /* The P5N32-SLI motherboards from Asus have a problem with msi
  2121. * for the MCP55 NIC. It is not yet determined whether the msi problem
  2122. * also affects other devices. As for now, turn off msi for this device.
  2123. */
  2124. static void nvenet_msi_disable(struct pci_dev *dev)
  2125. {
  2126. const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
  2127. if (board_name &&
  2128. (strstr(board_name, "P5N32-SLI PREMIUM") ||
  2129. strstr(board_name, "P5N32-E SLI"))) {
  2130. dev_info(&dev->dev, "Disabling msi for MCP55 NIC on P5N32-SLI\n");
  2131. dev->no_msi = 1;
  2132. }
  2133. }
  2134. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2135. PCI_DEVICE_ID_NVIDIA_NVENET_15,
  2136. nvenet_msi_disable);
  2137. /*
  2138. * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing
  2139. * config register. This register controls the routing of legacy
  2140. * interrupts from devices that route through the MCP55. If this register
  2141. * is misprogrammed, interrupts are only sent to the BSP, unlike
  2142. * conventional systems where the IRQ is broadcast to all online CPUs. Not
  2143. * having this register set properly prevents kdump from booting up
  2144. * properly, so let's make sure that we have it set correctly.
  2145. * Note that this is an undocumented register.
  2146. */
  2147. static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
  2148. {
  2149. u32 cfg;
  2150. if (!pci_find_capability(dev, PCI_CAP_ID_HT))
  2151. return;
  2152. pci_read_config_dword(dev, 0x74, &cfg);
  2153. if (cfg & ((1 << 2) | (1 << 15))) {
  2154. printk(KERN_INFO "Rewriting irq routing register on MCP55\n");
  2155. cfg &= ~((1 << 2) | (1 << 15));
  2156. pci_write_config_dword(dev, 0x74, cfg);
  2157. }
  2158. }
  2159. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2160. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
  2161. nvbridge_check_legacy_irq_routing);
  2162. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2163. PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
  2164. nvbridge_check_legacy_irq_routing);
  2165. static int ht_check_msi_mapping(struct pci_dev *dev)
  2166. {
  2167. int pos, ttl = PCI_FIND_CAP_TTL;
  2168. int found = 0;
  2169. /* check if there is HT MSI cap or enabled on this device */
  2170. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2171. while (pos && ttl--) {
  2172. u8 flags;
  2173. if (found < 1)
  2174. found = 1;
  2175. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2176. &flags) == 0) {
  2177. if (flags & HT_MSI_FLAGS_ENABLE) {
  2178. if (found < 2) {
  2179. found = 2;
  2180. break;
  2181. }
  2182. }
  2183. }
  2184. pos = pci_find_next_ht_capability(dev, pos,
  2185. HT_CAPTYPE_MSI_MAPPING);
  2186. }
  2187. return found;
  2188. }
  2189. static int host_bridge_with_leaf(struct pci_dev *host_bridge)
  2190. {
  2191. struct pci_dev *dev;
  2192. int pos;
  2193. int i, dev_no;
  2194. int found = 0;
  2195. dev_no = host_bridge->devfn >> 3;
  2196. for (i = dev_no + 1; i < 0x20; i++) {
  2197. dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
  2198. if (!dev)
  2199. continue;
  2200. /* found next host bridge ?*/
  2201. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2202. if (pos != 0) {
  2203. pci_dev_put(dev);
  2204. break;
  2205. }
  2206. if (ht_check_msi_mapping(dev)) {
  2207. found = 1;
  2208. pci_dev_put(dev);
  2209. break;
  2210. }
  2211. pci_dev_put(dev);
  2212. }
  2213. return found;
  2214. }
  2215. #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
  2216. #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
  2217. static int is_end_of_ht_chain(struct pci_dev *dev)
  2218. {
  2219. int pos, ctrl_off;
  2220. int end = 0;
  2221. u16 flags, ctrl;
  2222. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2223. if (!pos)
  2224. goto out;
  2225. pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
  2226. ctrl_off = ((flags >> 10) & 1) ?
  2227. PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
  2228. pci_read_config_word(dev, pos + ctrl_off, &ctrl);
  2229. if (ctrl & (1 << 6))
  2230. end = 1;
  2231. out:
  2232. return end;
  2233. }
  2234. static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
  2235. {
  2236. struct pci_dev *host_bridge;
  2237. int pos;
  2238. int i, dev_no;
  2239. int found = 0;
  2240. dev_no = dev->devfn >> 3;
  2241. for (i = dev_no; i >= 0; i--) {
  2242. host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
  2243. if (!host_bridge)
  2244. continue;
  2245. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2246. if (pos != 0) {
  2247. found = 1;
  2248. break;
  2249. }
  2250. pci_dev_put(host_bridge);
  2251. }
  2252. if (!found)
  2253. return;
  2254. /* don't enable end_device/host_bridge with leaf directly here */
  2255. if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
  2256. host_bridge_with_leaf(host_bridge))
  2257. goto out;
  2258. /* root did that ! */
  2259. if (msi_ht_cap_enabled(host_bridge))
  2260. goto out;
  2261. ht_enable_msi_mapping(dev);
  2262. out:
  2263. pci_dev_put(host_bridge);
  2264. }
  2265. static void ht_disable_msi_mapping(struct pci_dev *dev)
  2266. {
  2267. int pos, ttl = PCI_FIND_CAP_TTL;
  2268. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2269. while (pos && ttl--) {
  2270. u8 flags;
  2271. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2272. &flags) == 0) {
  2273. dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
  2274. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2275. flags & ~HT_MSI_FLAGS_ENABLE);
  2276. }
  2277. pos = pci_find_next_ht_capability(dev, pos,
  2278. HT_CAPTYPE_MSI_MAPPING);
  2279. }
  2280. }
  2281. static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
  2282. {
  2283. struct pci_dev *host_bridge;
  2284. int pos;
  2285. int found;
  2286. if (!pci_msi_enabled())
  2287. return;
  2288. /* check if there is HT MSI cap or enabled on this device */
  2289. found = ht_check_msi_mapping(dev);
  2290. /* no HT MSI CAP */
  2291. if (found == 0)
  2292. return;
  2293. /*
  2294. * HT MSI mapping should be disabled on devices that are below
  2295. * a non-Hypertransport host bridge. Locate the host bridge...
  2296. */
  2297. host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  2298. if (host_bridge == NULL) {
  2299. dev_warn(&dev->dev, "nv_msi_ht_cap_quirk didn't locate host bridge\n");
  2300. return;
  2301. }
  2302. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2303. if (pos != 0) {
  2304. /* Host bridge is to HT */
  2305. if (found == 1) {
  2306. /* it is not enabled, try to enable it */
  2307. if (all)
  2308. ht_enable_msi_mapping(dev);
  2309. else
  2310. nv_ht_enable_msi_mapping(dev);
  2311. }
  2312. goto out;
  2313. }
  2314. /* HT MSI is not enabled */
  2315. if (found == 1)
  2316. goto out;
  2317. /* Host bridge is not to HT, disable HT MSI mapping on this device */
  2318. ht_disable_msi_mapping(dev);
  2319. out:
  2320. pci_dev_put(host_bridge);
  2321. }
  2322. static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
  2323. {
  2324. return __nv_msi_ht_cap_quirk(dev, 1);
  2325. }
  2326. static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
  2327. {
  2328. return __nv_msi_ht_cap_quirk(dev, 0);
  2329. }
  2330. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2331. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2332. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2333. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2334. static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
  2335. {
  2336. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2337. }
  2338. static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
  2339. {
  2340. struct pci_dev *p;
  2341. /* SB700 MSI issue will be fixed at HW level from revision A21,
  2342. * we need check PCI REVISION ID of SMBus controller to get SB700
  2343. * revision.
  2344. */
  2345. p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
  2346. NULL);
  2347. if (!p)
  2348. return;
  2349. if ((p->revision < 0x3B) && (p->revision >= 0x30))
  2350. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2351. pci_dev_put(p);
  2352. }
  2353. static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
  2354. {
  2355. /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
  2356. if (dev->revision < 0x18) {
  2357. dev_info(&dev->dev, "set MSI_INTX_DISABLE_BUG flag\n");
  2358. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2359. }
  2360. }
  2361. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2362. PCI_DEVICE_ID_TIGON3_5780,
  2363. quirk_msi_intx_disable_bug);
  2364. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2365. PCI_DEVICE_ID_TIGON3_5780S,
  2366. quirk_msi_intx_disable_bug);
  2367. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2368. PCI_DEVICE_ID_TIGON3_5714,
  2369. quirk_msi_intx_disable_bug);
  2370. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2371. PCI_DEVICE_ID_TIGON3_5714S,
  2372. quirk_msi_intx_disable_bug);
  2373. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2374. PCI_DEVICE_ID_TIGON3_5715,
  2375. quirk_msi_intx_disable_bug);
  2376. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2377. PCI_DEVICE_ID_TIGON3_5715S,
  2378. quirk_msi_intx_disable_bug);
  2379. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
  2380. quirk_msi_intx_disable_ati_bug);
  2381. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
  2382. quirk_msi_intx_disable_ati_bug);
  2383. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
  2384. quirk_msi_intx_disable_ati_bug);
  2385. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
  2386. quirk_msi_intx_disable_ati_bug);
  2387. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
  2388. quirk_msi_intx_disable_ati_bug);
  2389. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
  2390. quirk_msi_intx_disable_bug);
  2391. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
  2392. quirk_msi_intx_disable_bug);
  2393. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
  2394. quirk_msi_intx_disable_bug);
  2395. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
  2396. quirk_msi_intx_disable_bug);
  2397. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
  2398. quirk_msi_intx_disable_bug);
  2399. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
  2400. quirk_msi_intx_disable_bug);
  2401. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
  2402. quirk_msi_intx_disable_bug);
  2403. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
  2404. quirk_msi_intx_disable_bug);
  2405. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
  2406. quirk_msi_intx_disable_bug);
  2407. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
  2408. quirk_msi_intx_disable_qca_bug);
  2409. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
  2410. quirk_msi_intx_disable_qca_bug);
  2411. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
  2412. quirk_msi_intx_disable_qca_bug);
  2413. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
  2414. quirk_msi_intx_disable_qca_bug);
  2415. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
  2416. quirk_msi_intx_disable_qca_bug);
  2417. #endif /* CONFIG_PCI_MSI */
  2418. /* Allow manual resource allocation for PCI hotplug bridges
  2419. * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
  2420. * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
  2421. * kernel fails to allocate resources when hotplug device is
  2422. * inserted and PCI bus is rescanned.
  2423. */
  2424. static void quirk_hotplug_bridge(struct pci_dev *dev)
  2425. {
  2426. dev->is_hotplug_bridge = 1;
  2427. }
  2428. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
  2429. /*
  2430. * This is a quirk for the Ricoh MMC controller found as a part of
  2431. * some mulifunction chips.
  2432. * This is very similar and based on the ricoh_mmc driver written by
  2433. * Philip Langdale. Thank you for these magic sequences.
  2434. *
  2435. * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
  2436. * and one or both of cardbus or firewire.
  2437. *
  2438. * It happens that they implement SD and MMC
  2439. * support as separate controllers (and PCI functions). The linux SDHCI
  2440. * driver supports MMC cards but the chip detects MMC cards in hardware
  2441. * and directs them to the MMC controller - so the SDHCI driver never sees
  2442. * them.
  2443. *
  2444. * To get around this, we must disable the useless MMC controller.
  2445. * At that point, the SDHCI controller will start seeing them
  2446. * It seems to be the case that the relevant PCI registers to deactivate the
  2447. * MMC controller live on PCI function 0, which might be the cardbus controller
  2448. * or the firewire controller, depending on the particular chip in question
  2449. *
  2450. * This has to be done early, because as soon as we disable the MMC controller
  2451. * other pci functions shift up one level, e.g. function #2 becomes function
  2452. * #1, and this will confuse the pci core.
  2453. */
  2454. #ifdef CONFIG_MMC_RICOH_MMC
  2455. static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
  2456. {
  2457. /* disable via cardbus interface */
  2458. u8 write_enable;
  2459. u8 write_target;
  2460. u8 disable;
  2461. /* disable must be done via function #0 */
  2462. if (PCI_FUNC(dev->devfn))
  2463. return;
  2464. pci_read_config_byte(dev, 0xB7, &disable);
  2465. if (disable & 0x02)
  2466. return;
  2467. pci_read_config_byte(dev, 0x8E, &write_enable);
  2468. pci_write_config_byte(dev, 0x8E, 0xAA);
  2469. pci_read_config_byte(dev, 0x8D, &write_target);
  2470. pci_write_config_byte(dev, 0x8D, 0xB7);
  2471. pci_write_config_byte(dev, 0xB7, disable | 0x02);
  2472. pci_write_config_byte(dev, 0x8E, write_enable);
  2473. pci_write_config_byte(dev, 0x8D, write_target);
  2474. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
  2475. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2476. }
  2477. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2478. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2479. static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
  2480. {
  2481. /* disable via firewire interface */
  2482. u8 write_enable;
  2483. u8 disable;
  2484. /* disable must be done via function #0 */
  2485. if (PCI_FUNC(dev->devfn))
  2486. return;
  2487. /*
  2488. * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
  2489. * certain types of SD/MMC cards. Lowering the SD base
  2490. * clock frequency from 200Mhz to 50Mhz fixes this issue.
  2491. *
  2492. * 0x150 - SD2.0 mode enable for changing base clock
  2493. * frequency to 50Mhz
  2494. * 0xe1 - Base clock frequency
  2495. * 0x32 - 50Mhz new clock frequency
  2496. * 0xf9 - Key register for 0x150
  2497. * 0xfc - key register for 0xe1
  2498. */
  2499. if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
  2500. dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
  2501. pci_write_config_byte(dev, 0xf9, 0xfc);
  2502. pci_write_config_byte(dev, 0x150, 0x10);
  2503. pci_write_config_byte(dev, 0xf9, 0x00);
  2504. pci_write_config_byte(dev, 0xfc, 0x01);
  2505. pci_write_config_byte(dev, 0xe1, 0x32);
  2506. pci_write_config_byte(dev, 0xfc, 0x00);
  2507. dev_notice(&dev->dev, "MMC controller base frequency changed to 50Mhz.\n");
  2508. }
  2509. pci_read_config_byte(dev, 0xCB, &disable);
  2510. if (disable & 0x02)
  2511. return;
  2512. pci_read_config_byte(dev, 0xCA, &write_enable);
  2513. pci_write_config_byte(dev, 0xCA, 0x57);
  2514. pci_write_config_byte(dev, 0xCB, disable | 0x02);
  2515. pci_write_config_byte(dev, 0xCA, write_enable);
  2516. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
  2517. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2518. }
  2519. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2520. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2521. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
  2522. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
  2523. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2524. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
  2525. #endif /*CONFIG_MMC_RICOH_MMC*/
  2526. #ifdef CONFIG_DMAR_TABLE
  2527. #define VTUNCERRMSK_REG 0x1ac
  2528. #define VTD_MSK_SPEC_ERRORS (1 << 31)
  2529. /*
  2530. * This is a quirk for masking vt-d spec defined errors to platform error
  2531. * handling logic. With out this, platforms using Intel 7500, 5500 chipsets
  2532. * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
  2533. * on the RAS config settings of the platform) when a vt-d fault happens.
  2534. * The resulting SMI caused the system to hang.
  2535. *
  2536. * VT-d spec related errors are already handled by the VT-d OS code, so no
  2537. * need to report the same error through other channels.
  2538. */
  2539. static void vtd_mask_spec_errors(struct pci_dev *dev)
  2540. {
  2541. u32 word;
  2542. pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
  2543. pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
  2544. }
  2545. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
  2546. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
  2547. #endif
  2548. static void fixup_ti816x_class(struct pci_dev *dev)
  2549. {
  2550. u32 class = dev->class;
  2551. /* TI 816x devices do not have class code set when in PCIe boot mode */
  2552. dev->class = PCI_CLASS_MULTIMEDIA_VIDEO << 8;
  2553. dev_info(&dev->dev, "PCI class overridden (%#08x -> %#08x)\n",
  2554. class, dev->class);
  2555. }
  2556. DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
  2557. PCI_CLASS_NOT_DEFINED, 8, fixup_ti816x_class);
  2558. /* Some PCIe devices do not work reliably with the claimed maximum
  2559. * payload size supported.
  2560. */
  2561. static void fixup_mpss_256(struct pci_dev *dev)
  2562. {
  2563. dev->pcie_mpss = 1; /* 256 bytes */
  2564. }
  2565. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2566. PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
  2567. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2568. PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
  2569. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
  2570. PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
  2571. /* Intel 5000 and 5100 Memory controllers have an errata with read completion
  2572. * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
  2573. * Since there is no way of knowing what the PCIE MPS on each fabric will be
  2574. * until all of the devices are discovered and buses walked, read completion
  2575. * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
  2576. * it is possible to hotplug a device with MPS of 256B.
  2577. */
  2578. static void quirk_intel_mc_errata(struct pci_dev *dev)
  2579. {
  2580. int err;
  2581. u16 rcc;
  2582. if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
  2583. pcie_bus_config == PCIE_BUS_DEFAULT)
  2584. return;
  2585. /* Intel errata specifies bits to change but does not say what they are.
  2586. * Keeping them magical until such time as the registers and values can
  2587. * be explained.
  2588. */
  2589. err = pci_read_config_word(dev, 0x48, &rcc);
  2590. if (err) {
  2591. dev_err(&dev->dev, "Error attempting to read the read completion coalescing register\n");
  2592. return;
  2593. }
  2594. if (!(rcc & (1 << 10)))
  2595. return;
  2596. rcc &= ~(1 << 10);
  2597. err = pci_write_config_word(dev, 0x48, rcc);
  2598. if (err) {
  2599. dev_err(&dev->dev, "Error attempting to write the read completion coalescing register\n");
  2600. return;
  2601. }
  2602. pr_info_once("Read completion coalescing disabled due to hardware errata relating to 256B MPS\n");
  2603. }
  2604. /* Intel 5000 series memory controllers and ports 2-7 */
  2605. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
  2606. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
  2607. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
  2608. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
  2609. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
  2610. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
  2611. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
  2612. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
  2613. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
  2614. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
  2615. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
  2616. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
  2617. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
  2618. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
  2619. /* Intel 5100 series memory controllers and ports 2-7 */
  2620. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
  2621. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
  2622. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
  2623. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
  2624. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
  2625. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
  2626. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
  2627. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
  2628. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
  2629. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
  2630. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
  2631. /*
  2632. * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum. To
  2633. * work around this, query the size it should be configured to by the device and
  2634. * modify the resource end to correspond to this new size.
  2635. */
  2636. static void quirk_intel_ntb(struct pci_dev *dev)
  2637. {
  2638. int rc;
  2639. u8 val;
  2640. rc = pci_read_config_byte(dev, 0x00D0, &val);
  2641. if (rc)
  2642. return;
  2643. dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
  2644. rc = pci_read_config_byte(dev, 0x00D1, &val);
  2645. if (rc)
  2646. return;
  2647. dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
  2648. }
  2649. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
  2650. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
  2651. static ktime_t fixup_debug_start(struct pci_dev *dev,
  2652. void (*fn)(struct pci_dev *dev))
  2653. {
  2654. ktime_t calltime = ktime_set(0, 0);
  2655. dev_dbg(&dev->dev, "calling %pF\n", fn);
  2656. if (initcall_debug) {
  2657. pr_debug("calling %pF @ %i for %s\n",
  2658. fn, task_pid_nr(current), dev_name(&dev->dev));
  2659. calltime = ktime_get();
  2660. }
  2661. return calltime;
  2662. }
  2663. static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
  2664. void (*fn)(struct pci_dev *dev))
  2665. {
  2666. ktime_t delta, rettime;
  2667. unsigned long long duration;
  2668. if (initcall_debug) {
  2669. rettime = ktime_get();
  2670. delta = ktime_sub(rettime, calltime);
  2671. duration = (unsigned long long) ktime_to_ns(delta) >> 10;
  2672. pr_debug("pci fixup %pF returned after %lld usecs for %s\n",
  2673. fn, duration, dev_name(&dev->dev));
  2674. }
  2675. }
  2676. /*
  2677. * Some BIOS implementations leave the Intel GPU interrupts enabled,
  2678. * even though no one is handling them (f.e. i915 driver is never loaded).
  2679. * Additionally the interrupt destination is not set up properly
  2680. * and the interrupt ends up -somewhere-.
  2681. *
  2682. * These spurious interrupts are "sticky" and the kernel disables
  2683. * the (shared) interrupt line after 100.000+ generated interrupts.
  2684. *
  2685. * Fix it by disabling the still enabled interrupts.
  2686. * This resolves crashes often seen on monitor unplug.
  2687. */
  2688. #define I915_DEIER_REG 0x4400c
  2689. static void disable_igfx_irq(struct pci_dev *dev)
  2690. {
  2691. void __iomem *regs = pci_iomap(dev, 0, 0);
  2692. if (regs == NULL) {
  2693. dev_warn(&dev->dev, "igfx quirk: Can't iomap PCI device\n");
  2694. return;
  2695. }
  2696. /* Check if any interrupt line is still enabled */
  2697. if (readl(regs + I915_DEIER_REG) != 0) {
  2698. dev_warn(&dev->dev, "BIOS left Intel GPU interrupts enabled; disabling\n");
  2699. writel(0, regs + I915_DEIER_REG);
  2700. }
  2701. pci_iounmap(dev, regs);
  2702. }
  2703. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0042, disable_igfx_irq);
  2704. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0046, disable_igfx_irq);
  2705. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x004a, disable_igfx_irq);
  2706. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
  2707. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0106, disable_igfx_irq);
  2708. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
  2709. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq);
  2710. /*
  2711. * PCI devices which are on Intel chips can skip the 10ms delay
  2712. * before entering D3 mode.
  2713. */
  2714. static void quirk_remove_d3_delay(struct pci_dev *dev)
  2715. {
  2716. dev->d3_delay = 0;
  2717. }
  2718. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3_delay);
  2719. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3_delay);
  2720. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3_delay);
  2721. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3_delay);
  2722. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3_delay);
  2723. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3_delay);
  2724. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3_delay);
  2725. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3_delay);
  2726. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3_delay);
  2727. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3_delay);
  2728. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3_delay);
  2729. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3_delay);
  2730. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3_delay);
  2731. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3_delay);
  2732. /* Intel Cherrytrail devices do not need 10ms d3_delay */
  2733. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2280, quirk_remove_d3_delay);
  2734. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b0, quirk_remove_d3_delay);
  2735. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b8, quirk_remove_d3_delay);
  2736. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22d8, quirk_remove_d3_delay);
  2737. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22dc, quirk_remove_d3_delay);
  2738. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b5, quirk_remove_d3_delay);
  2739. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b7, quirk_remove_d3_delay);
  2740. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2298, quirk_remove_d3_delay);
  2741. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x229c, quirk_remove_d3_delay);
  2742. /*
  2743. * Some devices may pass our check in pci_intx_mask_supported if
  2744. * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
  2745. * support this feature.
  2746. */
  2747. static void quirk_broken_intx_masking(struct pci_dev *dev)
  2748. {
  2749. dev->broken_intx_masking = 1;
  2750. }
  2751. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, 0x0030,
  2752. quirk_broken_intx_masking);
  2753. DECLARE_PCI_FIXUP_HEADER(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
  2754. quirk_broken_intx_masking);
  2755. /*
  2756. * Realtek RTL8169 PCI Gigabit Ethernet Controller (rev 10)
  2757. * Subsystem: Realtek RTL8169/8110 Family PCI Gigabit Ethernet NIC
  2758. *
  2759. * RTL8110SC - Fails under PCI device assignment using DisINTx masking.
  2760. */
  2761. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_REALTEK, 0x8169,
  2762. quirk_broken_intx_masking);
  2763. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MELLANOX, PCI_ANY_ID,
  2764. quirk_broken_intx_masking);
  2765. static void quirk_no_bus_reset(struct pci_dev *dev)
  2766. {
  2767. dev->dev_flags |= PCI_DEV_FLAGS_NO_BUS_RESET;
  2768. }
  2769. /*
  2770. * Some Atheros AR9xxx and QCA988x chips do not behave after a bus reset.
  2771. * The device will throw a Link Down error on AER-capable systems and
  2772. * regardless of AER, config space of the device is never accessible again
  2773. * and typically causes the system to hang or reset when access is attempted.
  2774. * http://www.spinics.net/lists/linux-pci/msg34797.html
  2775. */
  2776. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0030, quirk_no_bus_reset);
  2777. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0032, quirk_no_bus_reset);
  2778. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x003c, quirk_no_bus_reset);
  2779. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0033, quirk_no_bus_reset);
  2780. static void quirk_no_pm_reset(struct pci_dev *dev)
  2781. {
  2782. /*
  2783. * We can't do a bus reset on root bus devices, but an ineffective
  2784. * PM reset may be better than nothing.
  2785. */
  2786. if (!pci_is_root_bus(dev->bus))
  2787. dev->dev_flags |= PCI_DEV_FLAGS_NO_PM_RESET;
  2788. }
  2789. /*
  2790. * Some AMD/ATI GPUS (HD8570 - Oland) report that a D3hot->D0 transition
  2791. * causes a reset (i.e., they advertise NoSoftRst-). This transition seems
  2792. * to have no effect on the device: it retains the framebuffer contents and
  2793. * monitor sync. Advertising this support makes other layers, like VFIO,
  2794. * assume pci_reset_function() is viable for this device. Mark it as
  2795. * unavailable to skip it when testing reset methods.
  2796. */
  2797. DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
  2798. PCI_CLASS_DISPLAY_VGA, 8, quirk_no_pm_reset);
  2799. #ifdef CONFIG_ACPI
  2800. /*
  2801. * Apple: Shutdown Cactus Ridge Thunderbolt controller.
  2802. *
  2803. * On Apple hardware the Cactus Ridge Thunderbolt controller needs to be
  2804. * shutdown before suspend. Otherwise the native host interface (NHI) will not
  2805. * be present after resume if a device was plugged in before suspend.
  2806. *
  2807. * The thunderbolt controller consists of a pcie switch with downstream
  2808. * bridges leading to the NHI and to the tunnel pci bridges.
  2809. *
  2810. * This quirk cuts power to the whole chip. Therefore we have to apply it
  2811. * during suspend_noirq of the upstream bridge.
  2812. *
  2813. * Power is automagically restored before resume. No action is needed.
  2814. */
  2815. static void quirk_apple_poweroff_thunderbolt(struct pci_dev *dev)
  2816. {
  2817. acpi_handle bridge, SXIO, SXFP, SXLV;
  2818. if (!dmi_match(DMI_BOARD_VENDOR, "Apple Inc."))
  2819. return;
  2820. if (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM)
  2821. return;
  2822. bridge = ACPI_HANDLE(&dev->dev);
  2823. if (!bridge)
  2824. return;
  2825. /*
  2826. * SXIO and SXLV are present only on machines requiring this quirk.
  2827. * TB bridges in external devices might have the same device id as those
  2828. * on the host, but they will not have the associated ACPI methods. This
  2829. * implicitly checks that we are at the right bridge.
  2830. */
  2831. if (ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXIO", &SXIO))
  2832. || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXFP", &SXFP))
  2833. || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXLV", &SXLV)))
  2834. return;
  2835. dev_info(&dev->dev, "quirk: cutting power to thunderbolt controller...\n");
  2836. /* magic sequence */
  2837. acpi_execute_simple_method(SXIO, NULL, 1);
  2838. acpi_execute_simple_method(SXFP, NULL, 0);
  2839. msleep(300);
  2840. acpi_execute_simple_method(SXLV, NULL, 0);
  2841. acpi_execute_simple_method(SXIO, NULL, 0);
  2842. acpi_execute_simple_method(SXLV, NULL, 0);
  2843. }
  2844. DECLARE_PCI_FIXUP_SUSPEND_LATE(PCI_VENDOR_ID_INTEL, 0x1547,
  2845. quirk_apple_poweroff_thunderbolt);
  2846. /*
  2847. * Apple: Wait for the thunderbolt controller to reestablish pci tunnels.
  2848. *
  2849. * During suspend the thunderbolt controller is reset and all pci
  2850. * tunnels are lost. The NHI driver will try to reestablish all tunnels
  2851. * during resume. We have to manually wait for the NHI since there is
  2852. * no parent child relationship between the NHI and the tunneled
  2853. * bridges.
  2854. */
  2855. static void quirk_apple_wait_for_thunderbolt(struct pci_dev *dev)
  2856. {
  2857. struct pci_dev *sibling = NULL;
  2858. struct pci_dev *nhi = NULL;
  2859. if (!dmi_match(DMI_BOARD_VENDOR, "Apple Inc."))
  2860. return;
  2861. if (pci_pcie_type(dev) != PCI_EXP_TYPE_DOWNSTREAM)
  2862. return;
  2863. /*
  2864. * Find the NHI and confirm that we are a bridge on the tb host
  2865. * controller and not on a tb endpoint.
  2866. */
  2867. sibling = pci_get_slot(dev->bus, 0x0);
  2868. if (sibling == dev)
  2869. goto out; /* we are the downstream bridge to the NHI */
  2870. if (!sibling || !sibling->subordinate)
  2871. goto out;
  2872. nhi = pci_get_slot(sibling->subordinate, 0x0);
  2873. if (!nhi)
  2874. goto out;
  2875. if (nhi->vendor != PCI_VENDOR_ID_INTEL
  2876. || (nhi->device != 0x1547 && nhi->device != 0x156c)
  2877. || nhi->subsystem_vendor != 0x2222
  2878. || nhi->subsystem_device != 0x1111)
  2879. goto out;
  2880. dev_info(&dev->dev, "quirk: waiting for thunderbolt to reestablish PCI tunnels...\n");
  2881. device_pm_wait_for_dev(&dev->dev, &nhi->dev);
  2882. out:
  2883. pci_dev_put(nhi);
  2884. pci_dev_put(sibling);
  2885. }
  2886. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, 0x1547,
  2887. quirk_apple_wait_for_thunderbolt);
  2888. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, 0x156d,
  2889. quirk_apple_wait_for_thunderbolt);
  2890. #endif
  2891. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
  2892. struct pci_fixup *end)
  2893. {
  2894. ktime_t calltime;
  2895. for (; f < end; f++)
  2896. if ((f->class == (u32) (dev->class >> f->class_shift) ||
  2897. f->class == (u32) PCI_ANY_ID) &&
  2898. (f->vendor == dev->vendor ||
  2899. f->vendor == (u16) PCI_ANY_ID) &&
  2900. (f->device == dev->device ||
  2901. f->device == (u16) PCI_ANY_ID)) {
  2902. calltime = fixup_debug_start(dev, f->hook);
  2903. f->hook(dev);
  2904. fixup_debug_report(dev, calltime, f->hook);
  2905. }
  2906. }
  2907. extern struct pci_fixup __start_pci_fixups_early[];
  2908. extern struct pci_fixup __end_pci_fixups_early[];
  2909. extern struct pci_fixup __start_pci_fixups_header[];
  2910. extern struct pci_fixup __end_pci_fixups_header[];
  2911. extern struct pci_fixup __start_pci_fixups_final[];
  2912. extern struct pci_fixup __end_pci_fixups_final[];
  2913. extern struct pci_fixup __start_pci_fixups_enable[];
  2914. extern struct pci_fixup __end_pci_fixups_enable[];
  2915. extern struct pci_fixup __start_pci_fixups_resume[];
  2916. extern struct pci_fixup __end_pci_fixups_resume[];
  2917. extern struct pci_fixup __start_pci_fixups_resume_early[];
  2918. extern struct pci_fixup __end_pci_fixups_resume_early[];
  2919. extern struct pci_fixup __start_pci_fixups_suspend[];
  2920. extern struct pci_fixup __end_pci_fixups_suspend[];
  2921. extern struct pci_fixup __start_pci_fixups_suspend_late[];
  2922. extern struct pci_fixup __end_pci_fixups_suspend_late[];
  2923. static bool pci_apply_fixup_final_quirks;
  2924. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  2925. {
  2926. struct pci_fixup *start, *end;
  2927. switch (pass) {
  2928. case pci_fixup_early:
  2929. start = __start_pci_fixups_early;
  2930. end = __end_pci_fixups_early;
  2931. break;
  2932. case pci_fixup_header:
  2933. start = __start_pci_fixups_header;
  2934. end = __end_pci_fixups_header;
  2935. break;
  2936. case pci_fixup_final:
  2937. if (!pci_apply_fixup_final_quirks)
  2938. return;
  2939. start = __start_pci_fixups_final;
  2940. end = __end_pci_fixups_final;
  2941. break;
  2942. case pci_fixup_enable:
  2943. start = __start_pci_fixups_enable;
  2944. end = __end_pci_fixups_enable;
  2945. break;
  2946. case pci_fixup_resume:
  2947. start = __start_pci_fixups_resume;
  2948. end = __end_pci_fixups_resume;
  2949. break;
  2950. case pci_fixup_resume_early:
  2951. start = __start_pci_fixups_resume_early;
  2952. end = __end_pci_fixups_resume_early;
  2953. break;
  2954. case pci_fixup_suspend:
  2955. start = __start_pci_fixups_suspend;
  2956. end = __end_pci_fixups_suspend;
  2957. break;
  2958. case pci_fixup_suspend_late:
  2959. start = __start_pci_fixups_suspend_late;
  2960. end = __end_pci_fixups_suspend_late;
  2961. break;
  2962. default:
  2963. /* stupid compiler warning, you would think with an enum... */
  2964. return;
  2965. }
  2966. pci_do_fixups(dev, start, end);
  2967. }
  2968. EXPORT_SYMBOL(pci_fixup_device);
  2969. static int __init pci_apply_final_quirks(void)
  2970. {
  2971. struct pci_dev *dev = NULL;
  2972. u8 cls = 0;
  2973. u8 tmp;
  2974. if (pci_cache_line_size)
  2975. printk(KERN_DEBUG "PCI: CLS %u bytes\n",
  2976. pci_cache_line_size << 2);
  2977. pci_apply_fixup_final_quirks = true;
  2978. for_each_pci_dev(dev) {
  2979. pci_fixup_device(pci_fixup_final, dev);
  2980. /*
  2981. * If arch hasn't set it explicitly yet, use the CLS
  2982. * value shared by all PCI devices. If there's a
  2983. * mismatch, fall back to the default value.
  2984. */
  2985. if (!pci_cache_line_size) {
  2986. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
  2987. if (!cls)
  2988. cls = tmp;
  2989. if (!tmp || cls == tmp)
  2990. continue;
  2991. printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), using %u bytes\n",
  2992. cls << 2, tmp << 2,
  2993. pci_dfl_cache_line_size << 2);
  2994. pci_cache_line_size = pci_dfl_cache_line_size;
  2995. }
  2996. }
  2997. if (!pci_cache_line_size) {
  2998. printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
  2999. cls << 2, pci_dfl_cache_line_size << 2);
  3000. pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
  3001. }
  3002. return 0;
  3003. }
  3004. fs_initcall_sync(pci_apply_final_quirks);
  3005. /*
  3006. * Followings are device-specific reset methods which can be used to
  3007. * reset a single function if other methods (e.g. FLR, PM D0->D3) are
  3008. * not available.
  3009. */
  3010. static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
  3011. {
  3012. /*
  3013. * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
  3014. *
  3015. * The 82599 supports FLR on VFs, but FLR support is reported only
  3016. * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
  3017. * Therefore, we can't use pcie_flr(), which checks the VF DEVCAP.
  3018. */
  3019. if (probe)
  3020. return 0;
  3021. if (!pci_wait_for_pending_transaction(dev))
  3022. dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
  3023. pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
  3024. msleep(100);
  3025. return 0;
  3026. }
  3027. #include "../gpu/drm/i915/i915_reg.h"
  3028. #define MSG_CTL 0x45010
  3029. #define NSDE_PWR_STATE 0xd0100
  3030. #define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */
  3031. static int reset_ivb_igd(struct pci_dev *dev, int probe)
  3032. {
  3033. void __iomem *mmio_base;
  3034. unsigned long timeout;
  3035. u32 val;
  3036. if (probe)
  3037. return 0;
  3038. mmio_base = pci_iomap(dev, 0, 0);
  3039. if (!mmio_base)
  3040. return -ENOMEM;
  3041. iowrite32(0x00000002, mmio_base + MSG_CTL);
  3042. /*
  3043. * Clobbering SOUTH_CHICKEN2 register is fine only if the next
  3044. * driver loaded sets the right bits. However, this's a reset and
  3045. * the bits have been set by i915 previously, so we clobber
  3046. * SOUTH_CHICKEN2 register directly here.
  3047. */
  3048. iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
  3049. val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
  3050. iowrite32(val, mmio_base + PCH_PP_CONTROL);
  3051. timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
  3052. do {
  3053. val = ioread32(mmio_base + PCH_PP_STATUS);
  3054. if ((val & 0xb0000000) == 0)
  3055. goto reset_complete;
  3056. msleep(10);
  3057. } while (time_before(jiffies, timeout));
  3058. dev_warn(&dev->dev, "timeout during reset\n");
  3059. reset_complete:
  3060. iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
  3061. pci_iounmap(dev, mmio_base);
  3062. return 0;
  3063. }
  3064. /*
  3065. * Device-specific reset method for Chelsio T4-based adapters.
  3066. */
  3067. static int reset_chelsio_generic_dev(struct pci_dev *dev, int probe)
  3068. {
  3069. u16 old_command;
  3070. u16 msix_flags;
  3071. /*
  3072. * If this isn't a Chelsio T4-based device, return -ENOTTY indicating
  3073. * that we have no device-specific reset method.
  3074. */
  3075. if ((dev->device & 0xf000) != 0x4000)
  3076. return -ENOTTY;
  3077. /*
  3078. * If this is the "probe" phase, return 0 indicating that we can
  3079. * reset this device.
  3080. */
  3081. if (probe)
  3082. return 0;
  3083. /*
  3084. * T4 can wedge if there are DMAs in flight within the chip and Bus
  3085. * Master has been disabled. We need to have it on till the Function
  3086. * Level Reset completes. (BUS_MASTER is disabled in
  3087. * pci_reset_function()).
  3088. */
  3089. pci_read_config_word(dev, PCI_COMMAND, &old_command);
  3090. pci_write_config_word(dev, PCI_COMMAND,
  3091. old_command | PCI_COMMAND_MASTER);
  3092. /*
  3093. * Perform the actual device function reset, saving and restoring
  3094. * configuration information around the reset.
  3095. */
  3096. pci_save_state(dev);
  3097. /*
  3098. * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts
  3099. * are disabled when an MSI-X interrupt message needs to be delivered.
  3100. * So we briefly re-enable MSI-X interrupts for the duration of the
  3101. * FLR. The pci_restore_state() below will restore the original
  3102. * MSI-X state.
  3103. */
  3104. pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags);
  3105. if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0)
  3106. pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS,
  3107. msix_flags |
  3108. PCI_MSIX_FLAGS_ENABLE |
  3109. PCI_MSIX_FLAGS_MASKALL);
  3110. /*
  3111. * Start of pcie_flr() code sequence. This reset code is a copy of
  3112. * the guts of pcie_flr() because that's not an exported function.
  3113. */
  3114. if (!pci_wait_for_pending_transaction(dev))
  3115. dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
  3116. pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
  3117. msleep(100);
  3118. /*
  3119. * End of pcie_flr() code sequence.
  3120. */
  3121. /*
  3122. * Restore the configuration information (BAR values, etc.) including
  3123. * the original PCI Configuration Space Command word, and return
  3124. * success.
  3125. */
  3126. pci_restore_state(dev);
  3127. pci_write_config_word(dev, PCI_COMMAND, old_command);
  3128. return 0;
  3129. }
  3130. #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
  3131. #define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
  3132. #define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
  3133. static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
  3134. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
  3135. reset_intel_82599_sfp_virtfn },
  3136. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
  3137. reset_ivb_igd },
  3138. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
  3139. reset_ivb_igd },
  3140. { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
  3141. reset_chelsio_generic_dev },
  3142. { 0 }
  3143. };
  3144. /*
  3145. * These device-specific reset methods are here rather than in a driver
  3146. * because when a host assigns a device to a guest VM, the host may need
  3147. * to reset the device but probably doesn't have a driver for it.
  3148. */
  3149. int pci_dev_specific_reset(struct pci_dev *dev, int probe)
  3150. {
  3151. const struct pci_dev_reset_methods *i;
  3152. for (i = pci_dev_reset_methods; i->reset; i++) {
  3153. if ((i->vendor == dev->vendor ||
  3154. i->vendor == (u16)PCI_ANY_ID) &&
  3155. (i->device == dev->device ||
  3156. i->device == (u16)PCI_ANY_ID))
  3157. return i->reset(dev, probe);
  3158. }
  3159. return -ENOTTY;
  3160. }
  3161. static void quirk_dma_func0_alias(struct pci_dev *dev)
  3162. {
  3163. if (PCI_FUNC(dev->devfn) != 0) {
  3164. dev->dma_alias_devfn = PCI_DEVFN(PCI_SLOT(dev->devfn), 0);
  3165. dev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
  3166. }
  3167. }
  3168. /*
  3169. * https://bugzilla.redhat.com/show_bug.cgi?id=605888
  3170. *
  3171. * Some Ricoh devices use function 0 as the PCIe requester ID for DMA.
  3172. */
  3173. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe832, quirk_dma_func0_alias);
  3174. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe476, quirk_dma_func0_alias);
  3175. static void quirk_dma_func1_alias(struct pci_dev *dev)
  3176. {
  3177. if (PCI_FUNC(dev->devfn) != 1) {
  3178. dev->dma_alias_devfn = PCI_DEVFN(PCI_SLOT(dev->devfn), 1);
  3179. dev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
  3180. }
  3181. }
  3182. /*
  3183. * Marvell 88SE9123 uses function 1 as the requester ID for DMA. In some
  3184. * SKUs function 1 is present and is a legacy IDE controller, in other
  3185. * SKUs this function is not present, making this a ghost requester.
  3186. * https://bugzilla.kernel.org/show_bug.cgi?id=42679
  3187. */
  3188. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9120,
  3189. quirk_dma_func1_alias);
  3190. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9123,
  3191. quirk_dma_func1_alias);
  3192. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9128,
  3193. quirk_dma_func1_alias);
  3194. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c14 */
  3195. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9130,
  3196. quirk_dma_func1_alias);
  3197. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9170,
  3198. quirk_dma_func1_alias);
  3199. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c47 + c57 */
  3200. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9172,
  3201. quirk_dma_func1_alias);
  3202. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c59 */
  3203. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x917a,
  3204. quirk_dma_func1_alias);
  3205. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c46 */
  3206. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0,
  3207. quirk_dma_func1_alias);
  3208. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c127 */
  3209. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9220,
  3210. quirk_dma_func1_alias);
  3211. /* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c49 */
  3212. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9230,
  3213. quirk_dma_func1_alias);
  3214. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0642,
  3215. quirk_dma_func1_alias);
  3216. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0645,
  3217. quirk_dma_func1_alias);
  3218. /* https://bugs.gentoo.org/show_bug.cgi?id=497630 */
  3219. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON,
  3220. PCI_DEVICE_ID_JMICRON_JMB388_ESD,
  3221. quirk_dma_func1_alias);
  3222. /*
  3223. * Some devices DMA with the wrong devfn, not just the wrong function.
  3224. * quirk_fixed_dma_alias() uses this table to create fixed aliases, where
  3225. * the alias is "fixed" and independent of the device devfn.
  3226. *
  3227. * For example, the Adaptec 3405 is a PCIe card with an Intel 80333 I/O
  3228. * processor. To software, this appears as a PCIe-to-PCI/X bridge with a
  3229. * single device on the secondary bus. In reality, the single exposed
  3230. * device at 0e.0 is the Address Translation Unit (ATU) of the controller
  3231. * that provides a bridge to the internal bus of the I/O processor. The
  3232. * controller supports private devices, which can be hidden from PCI config
  3233. * space. In the case of the Adaptec 3405, a private device at 01.0
  3234. * appears to be the DMA engine, which therefore needs to become a DMA
  3235. * alias for the device.
  3236. */
  3237. static const struct pci_device_id fixed_dma_alias_tbl[] = {
  3238. { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
  3239. PCI_VENDOR_ID_ADAPTEC2, 0x02bb), /* Adaptec 3405 */
  3240. .driver_data = PCI_DEVFN(1, 0) },
  3241. { 0 }
  3242. };
  3243. static void quirk_fixed_dma_alias(struct pci_dev *dev)
  3244. {
  3245. const struct pci_device_id *id;
  3246. id = pci_match_id(fixed_dma_alias_tbl, dev);
  3247. if (id) {
  3248. dev->dma_alias_devfn = id->driver_data;
  3249. dev->dev_flags |= PCI_DEV_FLAGS_DMA_ALIAS_DEVFN;
  3250. dev_info(&dev->dev, "Enabling fixed DMA alias to %02x.%d\n",
  3251. PCI_SLOT(dev->dma_alias_devfn),
  3252. PCI_FUNC(dev->dma_alias_devfn));
  3253. }
  3254. }
  3255. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ADAPTEC2, 0x0285, quirk_fixed_dma_alias);
  3256. /*
  3257. * A few PCIe-to-PCI bridges fail to expose a PCIe capability, resulting in
  3258. * using the wrong DMA alias for the device. Some of these devices can be
  3259. * used as either forward or reverse bridges, so we need to test whether the
  3260. * device is operating in the correct mode. We could probably apply this
  3261. * quirk to PCI_ANY_ID, but for now we'll just use known offenders. The test
  3262. * is for a non-root, non-PCIe bridge where the upstream device is PCIe and
  3263. * is not a PCIe-to-PCI bridge, then @pdev is actually a PCIe-to-PCI bridge.
  3264. */
  3265. static void quirk_use_pcie_bridge_dma_alias(struct pci_dev *pdev)
  3266. {
  3267. if (!pci_is_root_bus(pdev->bus) &&
  3268. pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
  3269. !pci_is_pcie(pdev) && pci_is_pcie(pdev->bus->self) &&
  3270. pci_pcie_type(pdev->bus->self) != PCI_EXP_TYPE_PCI_BRIDGE)
  3271. pdev->dev_flags |= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS;
  3272. }
  3273. /* ASM1083/1085, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c46 */
  3274. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA, 0x1080,
  3275. quirk_use_pcie_bridge_dma_alias);
  3276. /* Tundra 8113, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c43 */
  3277. DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias);
  3278. /* ITE 8892, https://bugzilla.kernel.org/show_bug.cgi?id=73551 */
  3279. DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias);
  3280. /* Intel 82801, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c49 */
  3281. DECLARE_PCI_FIXUP_HEADER(0x8086, 0x244e, quirk_use_pcie_bridge_dma_alias);
  3282. /*
  3283. * Intersil/Techwell TW686[4589]-based video capture cards have an empty (zero)
  3284. * class code. Fix it.
  3285. */
  3286. static void quirk_tw686x_class(struct pci_dev *pdev)
  3287. {
  3288. u32 class = pdev->class;
  3289. /* Use "Multimedia controller" class */
  3290. pdev->class = (PCI_CLASS_MULTIMEDIA_OTHER << 8) | 0x01;
  3291. dev_info(&pdev->dev, "TW686x PCI class overridden (%#08x -> %#08x)\n",
  3292. class, pdev->class);
  3293. }
  3294. DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6864, PCI_CLASS_NOT_DEFINED, 8,
  3295. quirk_tw686x_class);
  3296. DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6865, PCI_CLASS_NOT_DEFINED, 8,
  3297. quirk_tw686x_class);
  3298. DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6868, PCI_CLASS_NOT_DEFINED, 8,
  3299. quirk_tw686x_class);
  3300. DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6869, PCI_CLASS_NOT_DEFINED, 8,
  3301. quirk_tw686x_class);
  3302. /*
  3303. * Per PCIe r3.0, sec 2.2.9, "Completion headers must supply the same
  3304. * values for the Attribute as were supplied in the header of the
  3305. * corresponding Request, except as explicitly allowed when IDO is used."
  3306. *
  3307. * If a non-compliant device generates a completion with a different
  3308. * attribute than the request, the receiver may accept it (which itself
  3309. * seems non-compliant based on sec 2.3.2), or it may handle it as a
  3310. * Malformed TLP or an Unexpected Completion, which will probably lead to a
  3311. * device access timeout.
  3312. *
  3313. * If the non-compliant device generates completions with zero attributes
  3314. * (instead of copying the attributes from the request), we can work around
  3315. * this by disabling the "Relaxed Ordering" and "No Snoop" attributes in
  3316. * upstream devices so they always generate requests with zero attributes.
  3317. *
  3318. * This affects other devices under the same Root Port, but since these
  3319. * attributes are performance hints, there should be no functional problem.
  3320. *
  3321. * Note that Configuration Space accesses are never supposed to have TLP
  3322. * Attributes, so we're safe waiting till after any Configuration Space
  3323. * accesses to do the Root Port fixup.
  3324. */
  3325. static void quirk_disable_root_port_attributes(struct pci_dev *pdev)
  3326. {
  3327. struct pci_dev *root_port = pci_find_pcie_root_port(pdev);
  3328. if (!root_port) {
  3329. dev_warn(&pdev->dev, "PCIe Completion erratum may cause device errors\n");
  3330. return;
  3331. }
  3332. dev_info(&root_port->dev, "Disabling No Snoop/Relaxed Ordering Attributes to avoid PCIe Completion erratum in %s\n",
  3333. dev_name(&pdev->dev));
  3334. pcie_capability_clear_and_set_word(root_port, PCI_EXP_DEVCTL,
  3335. PCI_EXP_DEVCTL_RELAX_EN |
  3336. PCI_EXP_DEVCTL_NOSNOOP_EN, 0);
  3337. }
  3338. /*
  3339. * The Chelsio T5 chip fails to copy TLP Attributes from a Request to the
  3340. * Completion it generates.
  3341. */
  3342. static void quirk_chelsio_T5_disable_root_port_attributes(struct pci_dev *pdev)
  3343. {
  3344. /*
  3345. * This mask/compare operation selects for Physical Function 4 on a
  3346. * T5. We only need to fix up the Root Port once for any of the
  3347. * PFs. PF[0..3] have PCI Device IDs of 0x50xx, but PF4 is uniquely
  3348. * 0x54xx so we use that one,
  3349. */
  3350. if ((pdev->device & 0xff00) == 0x5400)
  3351. quirk_disable_root_port_attributes(pdev);
  3352. }
  3353. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
  3354. quirk_chelsio_T5_disable_root_port_attributes);
  3355. /*
  3356. * AMD has indicated that the devices below do not support peer-to-peer
  3357. * in any system where they are found in the southbridge with an AMD
  3358. * IOMMU in the system. Multifunction devices that do not support
  3359. * peer-to-peer between functions can claim to support a subset of ACS.
  3360. * Such devices effectively enable request redirect (RR) and completion
  3361. * redirect (CR) since all transactions are redirected to the upstream
  3362. * root complex.
  3363. *
  3364. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94086
  3365. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/94102
  3366. * http://permalink.gmane.org/gmane.comp.emulators.kvm.devel/99402
  3367. *
  3368. * 1002:4385 SBx00 SMBus Controller
  3369. * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller
  3370. * 1002:4383 SBx00 Azalia (Intel HDA)
  3371. * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller
  3372. * 1002:4384 SBx00 PCI to PCI Bridge
  3373. * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller
  3374. *
  3375. * https://bugzilla.kernel.org/show_bug.cgi?id=81841#c15
  3376. *
  3377. * 1022:780f [AMD] FCH PCI Bridge
  3378. * 1022:7809 [AMD] FCH USB OHCI Controller
  3379. */
  3380. static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags)
  3381. {
  3382. #ifdef CONFIG_ACPI
  3383. struct acpi_table_header *header = NULL;
  3384. acpi_status status;
  3385. /* Targeting multifunction devices on the SB (appears on root bus) */
  3386. if (!dev->multifunction || !pci_is_root_bus(dev->bus))
  3387. return -ENODEV;
  3388. /* The IVRS table describes the AMD IOMMU */
  3389. status = acpi_get_table("IVRS", 0, &header);
  3390. if (ACPI_FAILURE(status))
  3391. return -ENODEV;
  3392. /* Filter out flags not applicable to multifunction */
  3393. acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT);
  3394. return acs_flags & ~(PCI_ACS_RR | PCI_ACS_CR) ? 0 : 1;
  3395. #else
  3396. return -ENODEV;
  3397. #endif
  3398. }
  3399. /*
  3400. * Many Intel PCH root ports do provide ACS-like features to disable peer
  3401. * transactions and validate bus numbers in requests, but do not provide an
  3402. * actual PCIe ACS capability. This is the list of device IDs known to fall
  3403. * into that category as provided by Intel in Red Hat bugzilla 1037684.
  3404. */
  3405. static const u16 pci_quirk_intel_pch_acs_ids[] = {
  3406. /* Ibexpeak PCH */
  3407. 0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49,
  3408. 0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51,
  3409. /* Cougarpoint PCH */
  3410. 0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17,
  3411. 0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f,
  3412. /* Pantherpoint PCH */
  3413. 0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17,
  3414. 0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f,
  3415. /* Lynxpoint-H PCH */
  3416. 0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17,
  3417. 0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f,
  3418. /* Lynxpoint-LP PCH */
  3419. 0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17,
  3420. 0x9c18, 0x9c19, 0x9c1a, 0x9c1b,
  3421. /* Wildcat PCH */
  3422. 0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97,
  3423. 0x9c98, 0x9c99, 0x9c9a, 0x9c9b,
  3424. /* Patsburg (X79) PCH */
  3425. 0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e,
  3426. /* Wellsburg (X99) PCH */
  3427. 0x8d10, 0x8d11, 0x8d12, 0x8d13, 0x8d14, 0x8d15, 0x8d16, 0x8d17,
  3428. 0x8d18, 0x8d19, 0x8d1a, 0x8d1b, 0x8d1c, 0x8d1d, 0x8d1e,
  3429. /* Lynx Point (9 series) PCH */
  3430. 0x8c90, 0x8c92, 0x8c94, 0x8c96, 0x8c98, 0x8c9a, 0x8c9c, 0x8c9e,
  3431. };
  3432. static bool pci_quirk_intel_pch_acs_match(struct pci_dev *dev)
  3433. {
  3434. int i;
  3435. /* Filter out a few obvious non-matches first */
  3436. if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
  3437. return false;
  3438. for (i = 0; i < ARRAY_SIZE(pci_quirk_intel_pch_acs_ids); i++)
  3439. if (pci_quirk_intel_pch_acs_ids[i] == dev->device)
  3440. return true;
  3441. return false;
  3442. }
  3443. #define INTEL_PCH_ACS_FLAGS (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_SV)
  3444. static int pci_quirk_intel_pch_acs(struct pci_dev *dev, u16 acs_flags)
  3445. {
  3446. u16 flags = dev->dev_flags & PCI_DEV_FLAGS_ACS_ENABLED_QUIRK ?
  3447. INTEL_PCH_ACS_FLAGS : 0;
  3448. if (!pci_quirk_intel_pch_acs_match(dev))
  3449. return -ENOTTY;
  3450. return acs_flags & ~flags ? 0 : 1;
  3451. }
  3452. static int pci_quirk_mf_endpoint_acs(struct pci_dev *dev, u16 acs_flags)
  3453. {
  3454. /*
  3455. * SV, TB, and UF are not relevant to multifunction endpoints.
  3456. *
  3457. * Multifunction devices are only required to implement RR, CR, and DT
  3458. * in their ACS capability if they support peer-to-peer transactions.
  3459. * Devices matching this quirk have been verified by the vendor to not
  3460. * perform peer-to-peer with other functions, allowing us to mask out
  3461. * these bits as if they were unimplemented in the ACS capability.
  3462. */
  3463. acs_flags &= ~(PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR |
  3464. PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT);
  3465. return acs_flags ? 0 : 1;
  3466. }
  3467. static const struct pci_dev_acs_enabled {
  3468. u16 vendor;
  3469. u16 device;
  3470. int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
  3471. } pci_dev_acs_enabled[] = {
  3472. { PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs },
  3473. { PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs },
  3474. { PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs },
  3475. { PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs },
  3476. { PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs },
  3477. { PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs },
  3478. { PCI_VENDOR_ID_AMD, 0x780f, pci_quirk_amd_sb_acs },
  3479. { PCI_VENDOR_ID_AMD, 0x7809, pci_quirk_amd_sb_acs },
  3480. { PCI_VENDOR_ID_SOLARFLARE, 0x0903, pci_quirk_mf_endpoint_acs },
  3481. { PCI_VENDOR_ID_SOLARFLARE, 0x0923, pci_quirk_mf_endpoint_acs },
  3482. { PCI_VENDOR_ID_INTEL, 0x10C6, pci_quirk_mf_endpoint_acs },
  3483. { PCI_VENDOR_ID_INTEL, 0x10DB, pci_quirk_mf_endpoint_acs },
  3484. { PCI_VENDOR_ID_INTEL, 0x10DD, pci_quirk_mf_endpoint_acs },
  3485. { PCI_VENDOR_ID_INTEL, 0x10E1, pci_quirk_mf_endpoint_acs },
  3486. { PCI_VENDOR_ID_INTEL, 0x10F1, pci_quirk_mf_endpoint_acs },
  3487. { PCI_VENDOR_ID_INTEL, 0x10F7, pci_quirk_mf_endpoint_acs },
  3488. { PCI_VENDOR_ID_INTEL, 0x10F8, pci_quirk_mf_endpoint_acs },
  3489. { PCI_VENDOR_ID_INTEL, 0x10F9, pci_quirk_mf_endpoint_acs },
  3490. { PCI_VENDOR_ID_INTEL, 0x10FA, pci_quirk_mf_endpoint_acs },
  3491. { PCI_VENDOR_ID_INTEL, 0x10FB, pci_quirk_mf_endpoint_acs },
  3492. { PCI_VENDOR_ID_INTEL, 0x10FC, pci_quirk_mf_endpoint_acs },
  3493. { PCI_VENDOR_ID_INTEL, 0x1507, pci_quirk_mf_endpoint_acs },
  3494. { PCI_VENDOR_ID_INTEL, 0x1514, pci_quirk_mf_endpoint_acs },
  3495. { PCI_VENDOR_ID_INTEL, 0x151C, pci_quirk_mf_endpoint_acs },
  3496. { PCI_VENDOR_ID_INTEL, 0x1529, pci_quirk_mf_endpoint_acs },
  3497. { PCI_VENDOR_ID_INTEL, 0x152A, pci_quirk_mf_endpoint_acs },
  3498. { PCI_VENDOR_ID_INTEL, 0x154D, pci_quirk_mf_endpoint_acs },
  3499. { PCI_VENDOR_ID_INTEL, 0x154F, pci_quirk_mf_endpoint_acs },
  3500. { PCI_VENDOR_ID_INTEL, 0x1551, pci_quirk_mf_endpoint_acs },
  3501. { PCI_VENDOR_ID_INTEL, 0x1558, pci_quirk_mf_endpoint_acs },
  3502. /* 82580 */
  3503. { PCI_VENDOR_ID_INTEL, 0x1509, pci_quirk_mf_endpoint_acs },
  3504. { PCI_VENDOR_ID_INTEL, 0x150E, pci_quirk_mf_endpoint_acs },
  3505. { PCI_VENDOR_ID_INTEL, 0x150F, pci_quirk_mf_endpoint_acs },
  3506. { PCI_VENDOR_ID_INTEL, 0x1510, pci_quirk_mf_endpoint_acs },
  3507. { PCI_VENDOR_ID_INTEL, 0x1511, pci_quirk_mf_endpoint_acs },
  3508. { PCI_VENDOR_ID_INTEL, 0x1516, pci_quirk_mf_endpoint_acs },
  3509. { PCI_VENDOR_ID_INTEL, 0x1527, pci_quirk_mf_endpoint_acs },
  3510. /* 82576 */
  3511. { PCI_VENDOR_ID_INTEL, 0x10C9, pci_quirk_mf_endpoint_acs },
  3512. { PCI_VENDOR_ID_INTEL, 0x10E6, pci_quirk_mf_endpoint_acs },
  3513. { PCI_VENDOR_ID_INTEL, 0x10E7, pci_quirk_mf_endpoint_acs },
  3514. { PCI_VENDOR_ID_INTEL, 0x10E8, pci_quirk_mf_endpoint_acs },
  3515. { PCI_VENDOR_ID_INTEL, 0x150A, pci_quirk_mf_endpoint_acs },
  3516. { PCI_VENDOR_ID_INTEL, 0x150D, pci_quirk_mf_endpoint_acs },
  3517. { PCI_VENDOR_ID_INTEL, 0x1518, pci_quirk_mf_endpoint_acs },
  3518. { PCI_VENDOR_ID_INTEL, 0x1526, pci_quirk_mf_endpoint_acs },
  3519. /* 82575 */
  3520. { PCI_VENDOR_ID_INTEL, 0x10A7, pci_quirk_mf_endpoint_acs },
  3521. { PCI_VENDOR_ID_INTEL, 0x10A9, pci_quirk_mf_endpoint_acs },
  3522. { PCI_VENDOR_ID_INTEL, 0x10D6, pci_quirk_mf_endpoint_acs },
  3523. /* I350 */
  3524. { PCI_VENDOR_ID_INTEL, 0x1521, pci_quirk_mf_endpoint_acs },
  3525. { PCI_VENDOR_ID_INTEL, 0x1522, pci_quirk_mf_endpoint_acs },
  3526. { PCI_VENDOR_ID_INTEL, 0x1523, pci_quirk_mf_endpoint_acs },
  3527. { PCI_VENDOR_ID_INTEL, 0x1524, pci_quirk_mf_endpoint_acs },
  3528. /* 82571 (Quads omitted due to non-ACS switch) */
  3529. { PCI_VENDOR_ID_INTEL, 0x105E, pci_quirk_mf_endpoint_acs },
  3530. { PCI_VENDOR_ID_INTEL, 0x105F, pci_quirk_mf_endpoint_acs },
  3531. { PCI_VENDOR_ID_INTEL, 0x1060, pci_quirk_mf_endpoint_acs },
  3532. { PCI_VENDOR_ID_INTEL, 0x10D9, pci_quirk_mf_endpoint_acs },
  3533. /* I219 */
  3534. { PCI_VENDOR_ID_INTEL, 0x15b7, pci_quirk_mf_endpoint_acs },
  3535. { PCI_VENDOR_ID_INTEL, 0x15b8, pci_quirk_mf_endpoint_acs },
  3536. /* Intel PCH root ports */
  3537. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_pch_acs },
  3538. { 0x19a2, 0x710, pci_quirk_mf_endpoint_acs }, /* Emulex BE3-R */
  3539. { 0x10df, 0x720, pci_quirk_mf_endpoint_acs }, /* Emulex Skyhawk-R */
  3540. { 0 }
  3541. };
  3542. int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
  3543. {
  3544. const struct pci_dev_acs_enabled *i;
  3545. int ret;
  3546. /*
  3547. * Allow devices that do not expose standard PCIe ACS capabilities
  3548. * or control to indicate their support here. Multi-function express
  3549. * devices which do not allow internal peer-to-peer between functions,
  3550. * but do not implement PCIe ACS may wish to return true here.
  3551. */
  3552. for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
  3553. if ((i->vendor == dev->vendor ||
  3554. i->vendor == (u16)PCI_ANY_ID) &&
  3555. (i->device == dev->device ||
  3556. i->device == (u16)PCI_ANY_ID)) {
  3557. ret = i->acs_enabled(dev, acs_flags);
  3558. if (ret >= 0)
  3559. return ret;
  3560. }
  3561. }
  3562. return -ENOTTY;
  3563. }
  3564. /* Config space offset of Root Complex Base Address register */
  3565. #define INTEL_LPC_RCBA_REG 0xf0
  3566. /* 31:14 RCBA address */
  3567. #define INTEL_LPC_RCBA_MASK 0xffffc000
  3568. /* RCBA Enable */
  3569. #define INTEL_LPC_RCBA_ENABLE (1 << 0)
  3570. /* Backbone Scratch Pad Register */
  3571. #define INTEL_BSPR_REG 0x1104
  3572. /* Backbone Peer Non-Posted Disable */
  3573. #define INTEL_BSPR_REG_BPNPD (1 << 8)
  3574. /* Backbone Peer Posted Disable */
  3575. #define INTEL_BSPR_REG_BPPD (1 << 9)
  3576. /* Upstream Peer Decode Configuration Register */
  3577. #define INTEL_UPDCR_REG 0x1114
  3578. /* 5:0 Peer Decode Enable bits */
  3579. #define INTEL_UPDCR_REG_MASK 0x3f
  3580. static int pci_quirk_enable_intel_lpc_acs(struct pci_dev *dev)
  3581. {
  3582. u32 rcba, bspr, updcr;
  3583. void __iomem *rcba_mem;
  3584. /*
  3585. * Read the RCBA register from the LPC (D31:F0). PCH root ports
  3586. * are D28:F* and therefore get probed before LPC, thus we can't
  3587. * use pci_get_slot/pci_read_config_dword here.
  3588. */
  3589. pci_bus_read_config_dword(dev->bus, PCI_DEVFN(31, 0),
  3590. INTEL_LPC_RCBA_REG, &rcba);
  3591. if (!(rcba & INTEL_LPC_RCBA_ENABLE))
  3592. return -EINVAL;
  3593. rcba_mem = ioremap_nocache(rcba & INTEL_LPC_RCBA_MASK,
  3594. PAGE_ALIGN(INTEL_UPDCR_REG));
  3595. if (!rcba_mem)
  3596. return -ENOMEM;
  3597. /*
  3598. * The BSPR can disallow peer cycles, but it's set by soft strap and
  3599. * therefore read-only. If both posted and non-posted peer cycles are
  3600. * disallowed, we're ok. If either are allowed, then we need to use
  3601. * the UPDCR to disable peer decodes for each port. This provides the
  3602. * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
  3603. */
  3604. bspr = readl(rcba_mem + INTEL_BSPR_REG);
  3605. bspr &= INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD;
  3606. if (bspr != (INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD)) {
  3607. updcr = readl(rcba_mem + INTEL_UPDCR_REG);
  3608. if (updcr & INTEL_UPDCR_REG_MASK) {
  3609. dev_info(&dev->dev, "Disabling UPDCR peer decodes\n");
  3610. updcr &= ~INTEL_UPDCR_REG_MASK;
  3611. writel(updcr, rcba_mem + INTEL_UPDCR_REG);
  3612. }
  3613. }
  3614. iounmap(rcba_mem);
  3615. return 0;
  3616. }
  3617. /* Miscellaneous Port Configuration register */
  3618. #define INTEL_MPC_REG 0xd8
  3619. /* MPC: Invalid Receive Bus Number Check Enable */
  3620. #define INTEL_MPC_REG_IRBNCE (1 << 26)
  3621. static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev *dev)
  3622. {
  3623. u32 mpc;
  3624. /*
  3625. * When enabled, the IRBNCE bit of the MPC register enables the
  3626. * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which
  3627. * ensures that requester IDs fall within the bus number range
  3628. * of the bridge. Enable if not already.
  3629. */
  3630. pci_read_config_dword(dev, INTEL_MPC_REG, &mpc);
  3631. if (!(mpc & INTEL_MPC_REG_IRBNCE)) {
  3632. dev_info(&dev->dev, "Enabling MPC IRBNCE\n");
  3633. mpc |= INTEL_MPC_REG_IRBNCE;
  3634. pci_write_config_word(dev, INTEL_MPC_REG, mpc);
  3635. }
  3636. }
  3637. static int pci_quirk_enable_intel_pch_acs(struct pci_dev *dev)
  3638. {
  3639. if (!pci_quirk_intel_pch_acs_match(dev))
  3640. return -ENOTTY;
  3641. if (pci_quirk_enable_intel_lpc_acs(dev)) {
  3642. dev_warn(&dev->dev, "Failed to enable Intel PCH ACS quirk\n");
  3643. return 0;
  3644. }
  3645. pci_quirk_enable_intel_rp_mpc_acs(dev);
  3646. dev->dev_flags |= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK;
  3647. dev_info(&dev->dev, "Intel PCH root port ACS workaround enabled\n");
  3648. return 0;
  3649. }
  3650. static const struct pci_dev_enable_acs {
  3651. u16 vendor;
  3652. u16 device;
  3653. int (*enable_acs)(struct pci_dev *dev);
  3654. } pci_dev_enable_acs[] = {
  3655. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_enable_intel_pch_acs },
  3656. { 0 }
  3657. };
  3658. void pci_dev_specific_enable_acs(struct pci_dev *dev)
  3659. {
  3660. const struct pci_dev_enable_acs *i;
  3661. int ret;
  3662. for (i = pci_dev_enable_acs; i->enable_acs; i++) {
  3663. if ((i->vendor == dev->vendor ||
  3664. i->vendor == (u16)PCI_ANY_ID) &&
  3665. (i->device == dev->device ||
  3666. i->device == (u16)PCI_ANY_ID)) {
  3667. ret = i->enable_acs(dev);
  3668. if (ret >= 0)
  3669. return;
  3670. }
  3671. }
  3672. }
  3673. /*
  3674. * The PCI capabilities list for Intel DH895xCC VFs (device id 0x0443) with
  3675. * QuickAssist Technology (QAT) is prematurely terminated in hardware. The
  3676. * Next Capability pointer in the MSI Capability Structure should point to
  3677. * the PCIe Capability Structure but is incorrectly hardwired as 0 terminating
  3678. * the list.
  3679. */
  3680. static void quirk_intel_qat_vf_cap(struct pci_dev *pdev)
  3681. {
  3682. int pos, i = 0;
  3683. u8 next_cap;
  3684. u16 reg16, *cap;
  3685. struct pci_cap_saved_state *state;
  3686. /* Bail if the hardware bug is fixed */
  3687. if (pdev->pcie_cap || pci_find_capability(pdev, PCI_CAP_ID_EXP))
  3688. return;
  3689. /* Bail if MSI Capability Structure is not found for some reason */
  3690. pos = pci_find_capability(pdev, PCI_CAP_ID_MSI);
  3691. if (!pos)
  3692. return;
  3693. /*
  3694. * Bail if Next Capability pointer in the MSI Capability Structure
  3695. * is not the expected incorrect 0x00.
  3696. */
  3697. pci_read_config_byte(pdev, pos + 1, &next_cap);
  3698. if (next_cap)
  3699. return;
  3700. /*
  3701. * PCIe Capability Structure is expected to be at 0x50 and should
  3702. * terminate the list (Next Capability pointer is 0x00). Verify
  3703. * Capability Id and Next Capability pointer is as expected.
  3704. * Open-code some of set_pcie_port_type() and pci_cfg_space_size_ext()
  3705. * to correctly set kernel data structures which have already been
  3706. * set incorrectly due to the hardware bug.
  3707. */
  3708. pos = 0x50;
  3709. pci_read_config_word(pdev, pos, &reg16);
  3710. if (reg16 == (0x0000 | PCI_CAP_ID_EXP)) {
  3711. u32 status;
  3712. #ifndef PCI_EXP_SAVE_REGS
  3713. #define PCI_EXP_SAVE_REGS 7
  3714. #endif
  3715. int size = PCI_EXP_SAVE_REGS * sizeof(u16);
  3716. pdev->pcie_cap = pos;
  3717. pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
  3718. pdev->pcie_flags_reg = reg16;
  3719. pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
  3720. pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
  3721. pdev->cfg_size = PCI_CFG_SPACE_EXP_SIZE;
  3722. if (pci_read_config_dword(pdev, PCI_CFG_SPACE_SIZE, &status) !=
  3723. PCIBIOS_SUCCESSFUL || (status == 0xffffffff))
  3724. pdev->cfg_size = PCI_CFG_SPACE_SIZE;
  3725. if (pci_find_saved_cap(pdev, PCI_CAP_ID_EXP))
  3726. return;
  3727. /*
  3728. * Save PCIE cap
  3729. */
  3730. state = kzalloc(sizeof(*state) + size, GFP_KERNEL);
  3731. if (!state)
  3732. return;
  3733. state->cap.cap_nr = PCI_CAP_ID_EXP;
  3734. state->cap.cap_extended = 0;
  3735. state->cap.size = size;
  3736. cap = (u16 *)&state->cap.data[0];
  3737. pcie_capability_read_word(pdev, PCI_EXP_DEVCTL, &cap[i++]);
  3738. pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &cap[i++]);
  3739. pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &cap[i++]);
  3740. pcie_capability_read_word(pdev, PCI_EXP_RTCTL, &cap[i++]);
  3741. pcie_capability_read_word(pdev, PCI_EXP_DEVCTL2, &cap[i++]);
  3742. pcie_capability_read_word(pdev, PCI_EXP_LNKCTL2, &cap[i++]);
  3743. pcie_capability_read_word(pdev, PCI_EXP_SLTCTL2, &cap[i++]);
  3744. hlist_add_head(&state->next, &pdev->saved_cap_space);
  3745. }
  3746. }
  3747. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x443, quirk_intel_qat_vf_cap);