phy-pxa-28nm-hsic.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220
  1. /*
  2. * Copyright (C) 2015 Linaro, Ltd.
  3. * Rob Herring <robh@kernel.org>
  4. *
  5. * Based on vendor driver:
  6. * Copyright (C) 2013 Marvell Inc.
  7. * Author: Chao Xie <xiechao.mail@gmail.com>
  8. *
  9. * This software is licensed under the terms of the GNU General Public
  10. * License version 2, as published by the Free Software Foundation, and
  11. * may be copied, distributed, and modified under those terms.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. */
  19. #include <linux/delay.h>
  20. #include <linux/slab.h>
  21. #include <linux/of.h>
  22. #include <linux/io.h>
  23. #include <linux/err.h>
  24. #include <linux/clk.h>
  25. #include <linux/module.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/phy/phy.h>
  28. #define PHY_28NM_HSIC_CTRL 0x08
  29. #define PHY_28NM_HSIC_IMPCAL_CAL 0x18
  30. #define PHY_28NM_HSIC_PLL_CTRL01 0x1c
  31. #define PHY_28NM_HSIC_PLL_CTRL2 0x20
  32. #define PHY_28NM_HSIC_INT 0x28
  33. #define PHY_28NM_HSIC_PLL_SELLPFR_SHIFT 26
  34. #define PHY_28NM_HSIC_PLL_FBDIV_SHIFT 0
  35. #define PHY_28NM_HSIC_PLL_REFDIV_SHIFT 9
  36. #define PHY_28NM_HSIC_S2H_PU_PLL BIT(10)
  37. #define PHY_28NM_HSIC_H2S_PLL_LOCK BIT(15)
  38. #define PHY_28NM_HSIC_S2H_HSIC_EN BIT(7)
  39. #define S2H_DRV_SE0_4RESUME BIT(14)
  40. #define PHY_28NM_HSIC_H2S_IMPCAL_DONE BIT(27)
  41. #define PHY_28NM_HSIC_CONNECT_INT BIT(1)
  42. #define PHY_28NM_HSIC_HS_READY_INT BIT(2)
  43. struct mv_hsic_phy {
  44. struct phy *phy;
  45. struct platform_device *pdev;
  46. void __iomem *base;
  47. struct clk *clk;
  48. };
  49. static bool wait_for_reg(void __iomem *reg, u32 mask, unsigned long timeout)
  50. {
  51. timeout += jiffies;
  52. while (time_is_after_eq_jiffies(timeout)) {
  53. if ((readl(reg) & mask) == mask)
  54. return true;
  55. msleep(1);
  56. }
  57. return false;
  58. }
  59. static int mv_hsic_phy_init(struct phy *phy)
  60. {
  61. struct mv_hsic_phy *mv_phy = phy_get_drvdata(phy);
  62. struct platform_device *pdev = mv_phy->pdev;
  63. void __iomem *base = mv_phy->base;
  64. clk_prepare_enable(mv_phy->clk);
  65. /* Set reference clock */
  66. writel(0x1 << PHY_28NM_HSIC_PLL_SELLPFR_SHIFT |
  67. 0xf0 << PHY_28NM_HSIC_PLL_FBDIV_SHIFT |
  68. 0xd << PHY_28NM_HSIC_PLL_REFDIV_SHIFT,
  69. base + PHY_28NM_HSIC_PLL_CTRL01);
  70. /* Turn on PLL */
  71. writel(readl(base + PHY_28NM_HSIC_PLL_CTRL2) |
  72. PHY_28NM_HSIC_S2H_PU_PLL,
  73. base + PHY_28NM_HSIC_PLL_CTRL2);
  74. /* Make sure PHY PLL is locked */
  75. if (!wait_for_reg(base + PHY_28NM_HSIC_PLL_CTRL2,
  76. PHY_28NM_HSIC_H2S_PLL_LOCK, HZ / 10)) {
  77. dev_err(&pdev->dev, "HSIC PHY PLL not locked after 100mS.");
  78. clk_disable_unprepare(mv_phy->clk);
  79. return -ETIMEDOUT;
  80. }
  81. return 0;
  82. }
  83. static int mv_hsic_phy_power_on(struct phy *phy)
  84. {
  85. struct mv_hsic_phy *mv_phy = phy_get_drvdata(phy);
  86. struct platform_device *pdev = mv_phy->pdev;
  87. void __iomem *base = mv_phy->base;
  88. u32 reg;
  89. reg = readl(base + PHY_28NM_HSIC_CTRL);
  90. /* Avoid SE0 state when resume for some device will take it as reset */
  91. reg &= ~S2H_DRV_SE0_4RESUME;
  92. reg |= PHY_28NM_HSIC_S2H_HSIC_EN; /* Enable HSIC PHY */
  93. writel(reg, base + PHY_28NM_HSIC_CTRL);
  94. /*
  95. * Calibration Timing
  96. * ____________________________
  97. * CAL START ___|
  98. * ____________________
  99. * CAL_DONE ___________|
  100. * | 400us |
  101. */
  102. /* Make sure PHY Calibration is ready */
  103. if (!wait_for_reg(base + PHY_28NM_HSIC_IMPCAL_CAL,
  104. PHY_28NM_HSIC_H2S_IMPCAL_DONE, HZ / 10)) {
  105. dev_warn(&pdev->dev, "HSIC PHY READY not set after 100mS.");
  106. return -ETIMEDOUT;
  107. }
  108. /* Waiting for HSIC connect int*/
  109. if (!wait_for_reg(base + PHY_28NM_HSIC_INT,
  110. PHY_28NM_HSIC_CONNECT_INT, HZ / 5)) {
  111. dev_warn(&pdev->dev, "HSIC wait for connect interrupt timeout.");
  112. return -ETIMEDOUT;
  113. }
  114. return 0;
  115. }
  116. static int mv_hsic_phy_power_off(struct phy *phy)
  117. {
  118. struct mv_hsic_phy *mv_phy = phy_get_drvdata(phy);
  119. void __iomem *base = mv_phy->base;
  120. writel(readl(base + PHY_28NM_HSIC_CTRL) & ~PHY_28NM_HSIC_S2H_HSIC_EN,
  121. base + PHY_28NM_HSIC_CTRL);
  122. return 0;
  123. }
  124. static int mv_hsic_phy_exit(struct phy *phy)
  125. {
  126. struct mv_hsic_phy *mv_phy = phy_get_drvdata(phy);
  127. void __iomem *base = mv_phy->base;
  128. /* Turn off PLL */
  129. writel(readl(base + PHY_28NM_HSIC_PLL_CTRL2) &
  130. ~PHY_28NM_HSIC_S2H_PU_PLL,
  131. base + PHY_28NM_HSIC_PLL_CTRL2);
  132. clk_disable_unprepare(mv_phy->clk);
  133. return 0;
  134. }
  135. static const struct phy_ops hsic_ops = {
  136. .init = mv_hsic_phy_init,
  137. .power_on = mv_hsic_phy_power_on,
  138. .power_off = mv_hsic_phy_power_off,
  139. .exit = mv_hsic_phy_exit,
  140. .owner = THIS_MODULE,
  141. };
  142. static int mv_hsic_phy_probe(struct platform_device *pdev)
  143. {
  144. struct phy_provider *phy_provider;
  145. struct mv_hsic_phy *mv_phy;
  146. struct resource *r;
  147. mv_phy = devm_kzalloc(&pdev->dev, sizeof(*mv_phy), GFP_KERNEL);
  148. if (!mv_phy)
  149. return -ENOMEM;
  150. mv_phy->pdev = pdev;
  151. mv_phy->clk = devm_clk_get(&pdev->dev, NULL);
  152. if (IS_ERR(mv_phy->clk)) {
  153. dev_err(&pdev->dev, "failed to get clock.\n");
  154. return PTR_ERR(mv_phy->clk);
  155. }
  156. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  157. mv_phy->base = devm_ioremap_resource(&pdev->dev, r);
  158. if (IS_ERR(mv_phy->base))
  159. return PTR_ERR(mv_phy->base);
  160. mv_phy->phy = devm_phy_create(&pdev->dev, pdev->dev.of_node, &hsic_ops);
  161. if (IS_ERR(mv_phy->phy))
  162. return PTR_ERR(mv_phy->phy);
  163. phy_set_drvdata(mv_phy->phy, mv_phy);
  164. phy_provider = devm_of_phy_provider_register(&pdev->dev, of_phy_simple_xlate);
  165. return PTR_ERR_OR_ZERO(phy_provider);
  166. }
  167. static const struct of_device_id mv_hsic_phy_dt_match[] = {
  168. { .compatible = "marvell,pxa1928-hsic-phy", },
  169. {},
  170. };
  171. MODULE_DEVICE_TABLE(of, mv_hsic_phy_dt_match);
  172. static struct platform_driver mv_hsic_phy_driver = {
  173. .probe = mv_hsic_phy_probe,
  174. .driver = {
  175. .name = "mv-hsic-phy",
  176. .of_match_table = of_match_ptr(mv_hsic_phy_dt_match),
  177. },
  178. };
  179. module_platform_driver(mv_hsic_phy_driver);
  180. MODULE_AUTHOR("Rob Herring <robh@kernel.org>");
  181. MODULE_DESCRIPTION("Marvell HSIC phy driver");
  182. MODULE_LICENSE("GPL v2");