phy-qcom-ufs-qmp-20nm.c 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256
  1. /*
  2. * Copyright (c) 2013-2015, Linux Foundation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 and
  6. * only version 2 as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. */
  14. #include "phy-qcom-ufs-qmp-20nm.h"
  15. #define UFS_PHY_NAME "ufs_phy_qmp_20nm"
  16. static
  17. int ufs_qcom_phy_qmp_20nm_phy_calibrate(struct ufs_qcom_phy *ufs_qcom_phy,
  18. bool is_rate_B)
  19. {
  20. struct ufs_qcom_phy_calibration *tbl_A, *tbl_B;
  21. int tbl_size_A, tbl_size_B;
  22. u8 major = ufs_qcom_phy->host_ctrl_rev_major;
  23. u16 minor = ufs_qcom_phy->host_ctrl_rev_minor;
  24. u16 step = ufs_qcom_phy->host_ctrl_rev_step;
  25. int err;
  26. if ((major == 0x1) && (minor == 0x002) && (step == 0x0000)) {
  27. tbl_size_A = ARRAY_SIZE(phy_cal_table_rate_A_1_2_0);
  28. tbl_A = phy_cal_table_rate_A_1_2_0;
  29. } else if ((major == 0x1) && (minor == 0x003) && (step == 0x0000)) {
  30. tbl_size_A = ARRAY_SIZE(phy_cal_table_rate_A_1_3_0);
  31. tbl_A = phy_cal_table_rate_A_1_3_0;
  32. } else {
  33. dev_err(ufs_qcom_phy->dev, "%s: Unknown UFS-PHY version, no calibration values\n",
  34. __func__);
  35. err = -ENODEV;
  36. goto out;
  37. }
  38. tbl_size_B = ARRAY_SIZE(phy_cal_table_rate_B);
  39. tbl_B = phy_cal_table_rate_B;
  40. err = ufs_qcom_phy_calibrate(ufs_qcom_phy, tbl_A, tbl_size_A,
  41. tbl_B, tbl_size_B, is_rate_B);
  42. if (err)
  43. dev_err(ufs_qcom_phy->dev, "%s: ufs_qcom_phy_calibrate() failed %d\n",
  44. __func__, err);
  45. out:
  46. return err;
  47. }
  48. static
  49. void ufs_qcom_phy_qmp_20nm_advertise_quirks(struct ufs_qcom_phy *phy_common)
  50. {
  51. phy_common->quirks =
  52. UFS_QCOM_PHY_QUIRK_HIBERN8_EXIT_AFTER_PHY_PWR_COLLAPSE;
  53. }
  54. static int ufs_qcom_phy_qmp_20nm_init(struct phy *generic_phy)
  55. {
  56. struct ufs_qcom_phy_qmp_20nm *phy = phy_get_drvdata(generic_phy);
  57. struct ufs_qcom_phy *phy_common = &phy->common_cfg;
  58. int err = 0;
  59. err = ufs_qcom_phy_init_clks(generic_phy, phy_common);
  60. if (err) {
  61. dev_err(phy_common->dev, "%s: ufs_qcom_phy_init_clks() failed %d\n",
  62. __func__, err);
  63. goto out;
  64. }
  65. err = ufs_qcom_phy_init_vregulators(generic_phy, phy_common);
  66. if (err) {
  67. dev_err(phy_common->dev, "%s: ufs_qcom_phy_init_vregulators() failed %d\n",
  68. __func__, err);
  69. goto out;
  70. }
  71. ufs_qcom_phy_qmp_20nm_advertise_quirks(phy_common);
  72. out:
  73. return err;
  74. }
  75. static
  76. void ufs_qcom_phy_qmp_20nm_power_control(struct ufs_qcom_phy *phy, bool val)
  77. {
  78. bool hibern8_exit_after_pwr_collapse = phy->quirks &
  79. UFS_QCOM_PHY_QUIRK_HIBERN8_EXIT_AFTER_PHY_PWR_COLLAPSE;
  80. if (val) {
  81. writel_relaxed(0x1, phy->mmio + UFS_PHY_POWER_DOWN_CONTROL);
  82. /*
  83. * Before any transactions involving PHY, ensure PHY knows
  84. * that it's analog rail is powered ON.
  85. */
  86. mb();
  87. if (hibern8_exit_after_pwr_collapse) {
  88. /*
  89. * Give atleast 1us delay after restoring PHY analog
  90. * power.
  91. */
  92. usleep_range(1, 2);
  93. writel_relaxed(0x0A, phy->mmio +
  94. QSERDES_COM_SYSCLK_EN_SEL_TXBAND);
  95. writel_relaxed(0x08, phy->mmio +
  96. QSERDES_COM_SYSCLK_EN_SEL_TXBAND);
  97. /*
  98. * Make sure workaround is deactivated before proceeding
  99. * with normal PHY operations.
  100. */
  101. mb();
  102. }
  103. } else {
  104. if (hibern8_exit_after_pwr_collapse) {
  105. writel_relaxed(0x0A, phy->mmio +
  106. QSERDES_COM_SYSCLK_EN_SEL_TXBAND);
  107. writel_relaxed(0x02, phy->mmio +
  108. QSERDES_COM_SYSCLK_EN_SEL_TXBAND);
  109. /*
  110. * Make sure that above workaround is activated before
  111. * PHY analog power collapse.
  112. */
  113. mb();
  114. }
  115. writel_relaxed(0x0, phy->mmio + UFS_PHY_POWER_DOWN_CONTROL);
  116. /*
  117. * ensure that PHY knows its PHY analog rail is going
  118. * to be powered down
  119. */
  120. mb();
  121. }
  122. }
  123. static
  124. void ufs_qcom_phy_qmp_20nm_set_tx_lane_enable(struct ufs_qcom_phy *phy, u32 val)
  125. {
  126. writel_relaxed(val & UFS_PHY_TX_LANE_ENABLE_MASK,
  127. phy->mmio + UFS_PHY_TX_LANE_ENABLE);
  128. mb();
  129. }
  130. static inline void ufs_qcom_phy_qmp_20nm_start_serdes(struct ufs_qcom_phy *phy)
  131. {
  132. u32 tmp;
  133. tmp = readl_relaxed(phy->mmio + UFS_PHY_PHY_START);
  134. tmp &= ~MASK_SERDES_START;
  135. tmp |= (1 << OFFSET_SERDES_START);
  136. writel_relaxed(tmp, phy->mmio + UFS_PHY_PHY_START);
  137. mb();
  138. }
  139. static int ufs_qcom_phy_qmp_20nm_is_pcs_ready(struct ufs_qcom_phy *phy_common)
  140. {
  141. int err = 0;
  142. u32 val;
  143. err = readl_poll_timeout(phy_common->mmio + UFS_PHY_PCS_READY_STATUS,
  144. val, (val & MASK_PCS_READY), 10, 1000000);
  145. if (err)
  146. dev_err(phy_common->dev, "%s: poll for pcs failed err = %d\n",
  147. __func__, err);
  148. return err;
  149. }
  150. static const struct phy_ops ufs_qcom_phy_qmp_20nm_phy_ops = {
  151. .init = ufs_qcom_phy_qmp_20nm_init,
  152. .exit = ufs_qcom_phy_exit,
  153. .power_on = ufs_qcom_phy_power_on,
  154. .power_off = ufs_qcom_phy_power_off,
  155. .owner = THIS_MODULE,
  156. };
  157. static struct ufs_qcom_phy_specific_ops phy_20nm_ops = {
  158. .calibrate_phy = ufs_qcom_phy_qmp_20nm_phy_calibrate,
  159. .start_serdes = ufs_qcom_phy_qmp_20nm_start_serdes,
  160. .is_physical_coding_sublayer_ready = ufs_qcom_phy_qmp_20nm_is_pcs_ready,
  161. .set_tx_lane_enable = ufs_qcom_phy_qmp_20nm_set_tx_lane_enable,
  162. .power_control = ufs_qcom_phy_qmp_20nm_power_control,
  163. };
  164. static int ufs_qcom_phy_qmp_20nm_probe(struct platform_device *pdev)
  165. {
  166. struct device *dev = &pdev->dev;
  167. struct phy *generic_phy;
  168. struct ufs_qcom_phy_qmp_20nm *phy;
  169. int err = 0;
  170. phy = devm_kzalloc(dev, sizeof(*phy), GFP_KERNEL);
  171. if (!phy) {
  172. dev_err(dev, "%s: failed to allocate phy\n", __func__);
  173. err = -ENOMEM;
  174. goto out;
  175. }
  176. generic_phy = ufs_qcom_phy_generic_probe(pdev, &phy->common_cfg,
  177. &ufs_qcom_phy_qmp_20nm_phy_ops, &phy_20nm_ops);
  178. if (!generic_phy) {
  179. dev_err(dev, "%s: ufs_qcom_phy_generic_probe() failed\n",
  180. __func__);
  181. err = -EIO;
  182. goto out;
  183. }
  184. phy_set_drvdata(generic_phy, phy);
  185. strlcpy(phy->common_cfg.name, UFS_PHY_NAME,
  186. sizeof(phy->common_cfg.name));
  187. out:
  188. return err;
  189. }
  190. static int ufs_qcom_phy_qmp_20nm_remove(struct platform_device *pdev)
  191. {
  192. struct device *dev = &pdev->dev;
  193. struct phy *generic_phy = to_phy(dev);
  194. struct ufs_qcom_phy *ufs_qcom_phy = get_ufs_qcom_phy(generic_phy);
  195. int err = 0;
  196. err = ufs_qcom_phy_remove(generic_phy, ufs_qcom_phy);
  197. if (err)
  198. dev_err(dev, "%s: ufs_qcom_phy_remove failed = %d\n",
  199. __func__, err);
  200. return err;
  201. }
  202. static const struct of_device_id ufs_qcom_phy_qmp_20nm_of_match[] = {
  203. {.compatible = "qcom,ufs-phy-qmp-20nm"},
  204. {},
  205. };
  206. MODULE_DEVICE_TABLE(of, ufs_qcom_phy_qmp_20nm_of_match);
  207. static struct platform_driver ufs_qcom_phy_qmp_20nm_driver = {
  208. .probe = ufs_qcom_phy_qmp_20nm_probe,
  209. .remove = ufs_qcom_phy_qmp_20nm_remove,
  210. .driver = {
  211. .of_match_table = ufs_qcom_phy_qmp_20nm_of_match,
  212. .name = "ufs_qcom_phy_qmp_20nm",
  213. },
  214. };
  215. module_platform_driver(ufs_qcom_phy_qmp_20nm_driver);
  216. MODULE_DESCRIPTION("Universal Flash Storage (UFS) QCOM PHY QMP 20nm");
  217. MODULE_LICENSE("GPL v2");