phy-twl4030-usb.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819
  1. /*
  2. * twl4030_usb - TWL4030 USB transceiver, talking to OMAP OTG controller
  3. *
  4. * Copyright (C) 2004-2007 Texas Instruments
  5. * Copyright (C) 2008 Nokia Corporation
  6. * Contact: Felipe Balbi <felipe.balbi@nokia.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. *
  22. * Current status:
  23. * - HS USB ULPI mode works.
  24. * - 3-pin mode support may be added in future.
  25. */
  26. #include <linux/module.h>
  27. #include <linux/init.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/workqueue.h>
  31. #include <linux/io.h>
  32. #include <linux/delay.h>
  33. #include <linux/usb/otg.h>
  34. #include <linux/phy/phy.h>
  35. #include <linux/pm_runtime.h>
  36. #include <linux/usb/musb-omap.h>
  37. #include <linux/usb/ulpi.h>
  38. #include <linux/i2c/twl.h>
  39. #include <linux/regulator/consumer.h>
  40. #include <linux/err.h>
  41. #include <linux/slab.h>
  42. /* Register defines */
  43. #define MCPC_CTRL 0x30
  44. #define MCPC_CTRL_RTSOL (1 << 7)
  45. #define MCPC_CTRL_EXTSWR (1 << 6)
  46. #define MCPC_CTRL_EXTSWC (1 << 5)
  47. #define MCPC_CTRL_VOICESW (1 << 4)
  48. #define MCPC_CTRL_OUT64K (1 << 3)
  49. #define MCPC_CTRL_RTSCTSSW (1 << 2)
  50. #define MCPC_CTRL_HS_UART (1 << 0)
  51. #define MCPC_IO_CTRL 0x33
  52. #define MCPC_IO_CTRL_MICBIASEN (1 << 5)
  53. #define MCPC_IO_CTRL_CTS_NPU (1 << 4)
  54. #define MCPC_IO_CTRL_RXD_PU (1 << 3)
  55. #define MCPC_IO_CTRL_TXDTYP (1 << 2)
  56. #define MCPC_IO_CTRL_CTSTYP (1 << 1)
  57. #define MCPC_IO_CTRL_RTSTYP (1 << 0)
  58. #define MCPC_CTRL2 0x36
  59. #define MCPC_CTRL2_MCPC_CK_EN (1 << 0)
  60. #define OTHER_FUNC_CTRL 0x80
  61. #define OTHER_FUNC_CTRL_BDIS_ACON_EN (1 << 4)
  62. #define OTHER_FUNC_CTRL_FIVEWIRE_MODE (1 << 2)
  63. #define OTHER_IFC_CTRL 0x83
  64. #define OTHER_IFC_CTRL_OE_INT_EN (1 << 6)
  65. #define OTHER_IFC_CTRL_CEA2011_MODE (1 << 5)
  66. #define OTHER_IFC_CTRL_FSLSSERIALMODE_4PIN (1 << 4)
  67. #define OTHER_IFC_CTRL_HIZ_ULPI_60MHZ_OUT (1 << 3)
  68. #define OTHER_IFC_CTRL_HIZ_ULPI (1 << 2)
  69. #define OTHER_IFC_CTRL_ALT_INT_REROUTE (1 << 0)
  70. #define OTHER_INT_EN_RISE 0x86
  71. #define OTHER_INT_EN_FALL 0x89
  72. #define OTHER_INT_STS 0x8C
  73. #define OTHER_INT_LATCH 0x8D
  74. #define OTHER_INT_VB_SESS_VLD (1 << 7)
  75. #define OTHER_INT_DM_HI (1 << 6) /* not valid for "latch" reg */
  76. #define OTHER_INT_DP_HI (1 << 5) /* not valid for "latch" reg */
  77. #define OTHER_INT_BDIS_ACON (1 << 3) /* not valid for "fall" regs */
  78. #define OTHER_INT_MANU (1 << 1)
  79. #define OTHER_INT_ABNORMAL_STRESS (1 << 0)
  80. #define ID_STATUS 0x96
  81. #define ID_RES_FLOAT (1 << 4)
  82. #define ID_RES_440K (1 << 3)
  83. #define ID_RES_200K (1 << 2)
  84. #define ID_RES_102K (1 << 1)
  85. #define ID_RES_GND (1 << 0)
  86. #define POWER_CTRL 0xAC
  87. #define POWER_CTRL_OTG_ENAB (1 << 5)
  88. #define OTHER_IFC_CTRL2 0xAF
  89. #define OTHER_IFC_CTRL2_ULPI_STP_LOW (1 << 4)
  90. #define OTHER_IFC_CTRL2_ULPI_TXEN_POL (1 << 3)
  91. #define OTHER_IFC_CTRL2_ULPI_4PIN_2430 (1 << 2)
  92. #define OTHER_IFC_CTRL2_USB_INT_OUTSEL_MASK (3 << 0) /* bits 0 and 1 */
  93. #define OTHER_IFC_CTRL2_USB_INT_OUTSEL_INT1N (0 << 0)
  94. #define OTHER_IFC_CTRL2_USB_INT_OUTSEL_INT2N (1 << 0)
  95. #define REG_CTRL_EN 0xB2
  96. #define REG_CTRL_ERROR 0xB5
  97. #define ULPI_I2C_CONFLICT_INTEN (1 << 0)
  98. #define OTHER_FUNC_CTRL2 0xB8
  99. #define OTHER_FUNC_CTRL2_VBAT_TIMER_EN (1 << 0)
  100. /* following registers do not have separate _clr and _set registers */
  101. #define VBUS_DEBOUNCE 0xC0
  102. #define ID_DEBOUNCE 0xC1
  103. #define VBAT_TIMER 0xD3
  104. #define PHY_PWR_CTRL 0xFD
  105. #define PHY_PWR_PHYPWD (1 << 0)
  106. #define PHY_CLK_CTRL 0xFE
  107. #define PHY_CLK_CTRL_CLOCKGATING_EN (1 << 2)
  108. #define PHY_CLK_CTRL_CLK32K_EN (1 << 1)
  109. #define REQ_PHY_DPLL_CLK (1 << 0)
  110. #define PHY_CLK_CTRL_STS 0xFF
  111. #define PHY_DPLL_CLK (1 << 0)
  112. /* In module TWL_MODULE_PM_MASTER */
  113. #define STS_HW_CONDITIONS 0x0F
  114. /* In module TWL_MODULE_PM_RECEIVER */
  115. #define VUSB_DEDICATED1 0x7D
  116. #define VUSB_DEDICATED2 0x7E
  117. #define VUSB1V5_DEV_GRP 0x71
  118. #define VUSB1V5_TYPE 0x72
  119. #define VUSB1V5_REMAP 0x73
  120. #define VUSB1V8_DEV_GRP 0x74
  121. #define VUSB1V8_TYPE 0x75
  122. #define VUSB1V8_REMAP 0x76
  123. #define VUSB3V1_DEV_GRP 0x77
  124. #define VUSB3V1_TYPE 0x78
  125. #define VUSB3V1_REMAP 0x79
  126. /* In module TWL4030_MODULE_INTBR */
  127. #define PMBR1 0x0D
  128. #define GPIO_USB_4PIN_ULPI_2430C (3 << 0)
  129. /*
  130. * If VBUS is valid or ID is ground, then we know a
  131. * cable is present and we need to be runtime-enabled
  132. */
  133. static inline bool cable_present(enum omap_musb_vbus_id_status stat)
  134. {
  135. return stat == OMAP_MUSB_VBUS_VALID ||
  136. stat == OMAP_MUSB_ID_GROUND;
  137. }
  138. struct twl4030_usb {
  139. struct usb_phy phy;
  140. struct device *dev;
  141. /* TWL4030 internal USB regulator supplies */
  142. struct regulator *usb1v5;
  143. struct regulator *usb1v8;
  144. struct regulator *usb3v1;
  145. /* for vbus reporting with irqs disabled */
  146. struct mutex lock;
  147. /* pin configuration */
  148. enum twl4030_usb_mode usb_mode;
  149. int irq;
  150. enum omap_musb_vbus_id_status linkstat;
  151. bool vbus_supplied;
  152. struct delayed_work id_workaround_work;
  153. };
  154. /* internal define on top of container_of */
  155. #define phy_to_twl(x) container_of((x), struct twl4030_usb, phy)
  156. /*-------------------------------------------------------------------------*/
  157. static int twl4030_i2c_write_u8_verify(struct twl4030_usb *twl,
  158. u8 module, u8 data, u8 address)
  159. {
  160. u8 check;
  161. if ((twl_i2c_write_u8(module, data, address) >= 0) &&
  162. (twl_i2c_read_u8(module, &check, address) >= 0) &&
  163. (check == data))
  164. return 0;
  165. dev_dbg(twl->dev, "Write%d[%d,0x%x] wrote %02x but read %02x\n",
  166. 1, module, address, check, data);
  167. /* Failed once: Try again */
  168. if ((twl_i2c_write_u8(module, data, address) >= 0) &&
  169. (twl_i2c_read_u8(module, &check, address) >= 0) &&
  170. (check == data))
  171. return 0;
  172. dev_dbg(twl->dev, "Write%d[%d,0x%x] wrote %02x but read %02x\n",
  173. 2, module, address, check, data);
  174. /* Failed again: Return error */
  175. return -EBUSY;
  176. }
  177. #define twl4030_usb_write_verify(twl, address, data) \
  178. twl4030_i2c_write_u8_verify(twl, TWL_MODULE_USB, (data), (address))
  179. static inline int twl4030_usb_write(struct twl4030_usb *twl,
  180. u8 address, u8 data)
  181. {
  182. int ret = 0;
  183. ret = twl_i2c_write_u8(TWL_MODULE_USB, data, address);
  184. if (ret < 0)
  185. dev_dbg(twl->dev,
  186. "TWL4030:USB:Write[0x%x] Error %d\n", address, ret);
  187. return ret;
  188. }
  189. static inline int twl4030_readb(struct twl4030_usb *twl, u8 module, u8 address)
  190. {
  191. u8 data;
  192. int ret = 0;
  193. ret = twl_i2c_read_u8(module, &data, address);
  194. if (ret >= 0)
  195. ret = data;
  196. else
  197. dev_dbg(twl->dev,
  198. "TWL4030:readb[0x%x,0x%x] Error %d\n",
  199. module, address, ret);
  200. return ret;
  201. }
  202. static inline int twl4030_usb_read(struct twl4030_usb *twl, u8 address)
  203. {
  204. return twl4030_readb(twl, TWL_MODULE_USB, address);
  205. }
  206. /*-------------------------------------------------------------------------*/
  207. static inline int
  208. twl4030_usb_set_bits(struct twl4030_usb *twl, u8 reg, u8 bits)
  209. {
  210. return twl4030_usb_write(twl, ULPI_SET(reg), bits);
  211. }
  212. static inline int
  213. twl4030_usb_clear_bits(struct twl4030_usb *twl, u8 reg, u8 bits)
  214. {
  215. return twl4030_usb_write(twl, ULPI_CLR(reg), bits);
  216. }
  217. /*-------------------------------------------------------------------------*/
  218. static bool twl4030_is_driving_vbus(struct twl4030_usb *twl)
  219. {
  220. int ret;
  221. ret = twl4030_usb_read(twl, PHY_CLK_CTRL_STS);
  222. if (ret < 0 || !(ret & PHY_DPLL_CLK))
  223. /*
  224. * if clocks are off, registers are not updated,
  225. * but we can assume we don't drive VBUS in this case
  226. */
  227. return false;
  228. ret = twl4030_usb_read(twl, ULPI_OTG_CTRL);
  229. if (ret < 0)
  230. return false;
  231. return (ret & (ULPI_OTG_DRVVBUS | ULPI_OTG_CHRGVBUS)) ? true : false;
  232. }
  233. static enum omap_musb_vbus_id_status
  234. twl4030_usb_linkstat(struct twl4030_usb *twl)
  235. {
  236. int status;
  237. enum omap_musb_vbus_id_status linkstat = OMAP_MUSB_UNKNOWN;
  238. twl->vbus_supplied = false;
  239. /*
  240. * For ID/VBUS sensing, see manual section 15.4.8 ...
  241. * except when using only battery backup power, two
  242. * comparators produce VBUS_PRES and ID_PRES signals,
  243. * which don't match docs elsewhere. But ... BIT(7)
  244. * and BIT(2) of STS_HW_CONDITIONS, respectively, do
  245. * seem to match up. If either is true the USB_PRES
  246. * signal is active, the OTG module is activated, and
  247. * its interrupt may be raised (may wake the system).
  248. */
  249. status = twl4030_readb(twl, TWL_MODULE_PM_MASTER, STS_HW_CONDITIONS);
  250. if (status < 0)
  251. dev_err(twl->dev, "USB link status err %d\n", status);
  252. else if (status & (BIT(7) | BIT(2))) {
  253. if (status & BIT(7)) {
  254. if (twl4030_is_driving_vbus(twl))
  255. status &= ~BIT(7);
  256. else
  257. twl->vbus_supplied = true;
  258. }
  259. if (status & BIT(2))
  260. linkstat = OMAP_MUSB_ID_GROUND;
  261. else if (status & BIT(7))
  262. linkstat = OMAP_MUSB_VBUS_VALID;
  263. else
  264. linkstat = OMAP_MUSB_VBUS_OFF;
  265. } else {
  266. if (twl->linkstat != OMAP_MUSB_UNKNOWN)
  267. linkstat = OMAP_MUSB_VBUS_OFF;
  268. }
  269. dev_dbg(twl->dev, "HW_CONDITIONS 0x%02x/%d; link %d\n",
  270. status, status, linkstat);
  271. /* REVISIT this assumes host and peripheral controllers
  272. * are registered, and that both are active...
  273. */
  274. return linkstat;
  275. }
  276. static void twl4030_usb_set_mode(struct twl4030_usb *twl, int mode)
  277. {
  278. twl->usb_mode = mode;
  279. switch (mode) {
  280. case T2_USB_MODE_ULPI:
  281. twl4030_usb_clear_bits(twl, ULPI_IFC_CTRL,
  282. ULPI_IFC_CTRL_CARKITMODE);
  283. twl4030_usb_set_bits(twl, POWER_CTRL, POWER_CTRL_OTG_ENAB);
  284. twl4030_usb_clear_bits(twl, ULPI_FUNC_CTRL,
  285. ULPI_FUNC_CTRL_XCVRSEL_MASK |
  286. ULPI_FUNC_CTRL_OPMODE_MASK);
  287. break;
  288. case -1:
  289. /* FIXME: power on defaults */
  290. break;
  291. default:
  292. dev_err(twl->dev, "unsupported T2 transceiver mode %d\n",
  293. mode);
  294. break;
  295. }
  296. }
  297. static void twl4030_i2c_access(struct twl4030_usb *twl, int on)
  298. {
  299. unsigned long timeout;
  300. int val = twl4030_usb_read(twl, PHY_CLK_CTRL);
  301. if (val >= 0) {
  302. if (on) {
  303. /* enable DPLL to access PHY registers over I2C */
  304. val |= REQ_PHY_DPLL_CLK;
  305. WARN_ON(twl4030_usb_write_verify(twl, PHY_CLK_CTRL,
  306. (u8)val) < 0);
  307. timeout = jiffies + HZ;
  308. while (!(twl4030_usb_read(twl, PHY_CLK_CTRL_STS) &
  309. PHY_DPLL_CLK)
  310. && time_before(jiffies, timeout))
  311. udelay(10);
  312. if (!(twl4030_usb_read(twl, PHY_CLK_CTRL_STS) &
  313. PHY_DPLL_CLK))
  314. dev_err(twl->dev, "Timeout setting T2 HSUSB "
  315. "PHY DPLL clock\n");
  316. } else {
  317. /* let ULPI control the DPLL clock */
  318. val &= ~REQ_PHY_DPLL_CLK;
  319. WARN_ON(twl4030_usb_write_verify(twl, PHY_CLK_CTRL,
  320. (u8)val) < 0);
  321. }
  322. }
  323. }
  324. static void __twl4030_phy_power(struct twl4030_usb *twl, int on)
  325. {
  326. u8 pwr = twl4030_usb_read(twl, PHY_PWR_CTRL);
  327. if (on)
  328. pwr &= ~PHY_PWR_PHYPWD;
  329. else
  330. pwr |= PHY_PWR_PHYPWD;
  331. WARN_ON(twl4030_usb_write_verify(twl, PHY_PWR_CTRL, pwr) < 0);
  332. }
  333. static int twl4030_usb_runtime_suspend(struct device *dev)
  334. {
  335. struct twl4030_usb *twl = dev_get_drvdata(dev);
  336. dev_dbg(twl->dev, "%s\n", __func__);
  337. __twl4030_phy_power(twl, 0);
  338. regulator_disable(twl->usb1v5);
  339. regulator_disable(twl->usb1v8);
  340. regulator_disable(twl->usb3v1);
  341. return 0;
  342. }
  343. static int twl4030_usb_runtime_resume(struct device *dev)
  344. {
  345. struct twl4030_usb *twl = dev_get_drvdata(dev);
  346. int res;
  347. dev_dbg(twl->dev, "%s\n", __func__);
  348. res = regulator_enable(twl->usb3v1);
  349. if (res)
  350. dev_err(twl->dev, "Failed to enable usb3v1\n");
  351. res = regulator_enable(twl->usb1v8);
  352. if (res)
  353. dev_err(twl->dev, "Failed to enable usb1v8\n");
  354. /*
  355. * Disabling usb3v1 regulator (= writing 0 to VUSB3V1_DEV_GRP
  356. * in twl4030) resets the VUSB_DEDICATED2 register. This reset
  357. * enables VUSB3V1_SLEEP bit that remaps usb3v1 ACTIVE state to
  358. * SLEEP. We work around this by clearing the bit after usv3v1
  359. * is re-activated. This ensures that VUSB3V1 is really active.
  360. */
  361. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB_DEDICATED2);
  362. res = regulator_enable(twl->usb1v5);
  363. if (res)
  364. dev_err(twl->dev, "Failed to enable usb1v5\n");
  365. __twl4030_phy_power(twl, 1);
  366. twl4030_usb_write(twl, PHY_CLK_CTRL,
  367. twl4030_usb_read(twl, PHY_CLK_CTRL) |
  368. (PHY_CLK_CTRL_CLOCKGATING_EN |
  369. PHY_CLK_CTRL_CLK32K_EN));
  370. return 0;
  371. }
  372. static int twl4030_phy_power_off(struct phy *phy)
  373. {
  374. struct twl4030_usb *twl = phy_get_drvdata(phy);
  375. dev_dbg(twl->dev, "%s\n", __func__);
  376. pm_runtime_mark_last_busy(twl->dev);
  377. pm_runtime_put_autosuspend(twl->dev);
  378. return 0;
  379. }
  380. static int twl4030_phy_power_on(struct phy *phy)
  381. {
  382. struct twl4030_usb *twl = phy_get_drvdata(phy);
  383. dev_dbg(twl->dev, "%s\n", __func__);
  384. pm_runtime_get_sync(twl->dev);
  385. twl4030_i2c_access(twl, 1);
  386. twl4030_usb_set_mode(twl, twl->usb_mode);
  387. if (twl->usb_mode == T2_USB_MODE_ULPI)
  388. twl4030_i2c_access(twl, 0);
  389. schedule_delayed_work(&twl->id_workaround_work, 0);
  390. return 0;
  391. }
  392. static int twl4030_usb_ldo_init(struct twl4030_usb *twl)
  393. {
  394. /* Enable writing to power configuration registers */
  395. twl_i2c_write_u8(TWL_MODULE_PM_MASTER, TWL4030_PM_MASTER_KEY_CFG1,
  396. TWL4030_PM_MASTER_PROTECT_KEY);
  397. twl_i2c_write_u8(TWL_MODULE_PM_MASTER, TWL4030_PM_MASTER_KEY_CFG2,
  398. TWL4030_PM_MASTER_PROTECT_KEY);
  399. /* Keep VUSB3V1 LDO in sleep state until VBUS/ID change detected*/
  400. /*twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB_DEDICATED2);*/
  401. /* input to VUSB3V1 LDO is from VBAT, not VBUS */
  402. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0x14, VUSB_DEDICATED1);
  403. /* Initialize 3.1V regulator */
  404. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB3V1_DEV_GRP);
  405. twl->usb3v1 = devm_regulator_get(twl->dev, "usb3v1");
  406. if (IS_ERR(twl->usb3v1))
  407. return -ENODEV;
  408. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB3V1_TYPE);
  409. /* Initialize 1.5V regulator */
  410. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V5_DEV_GRP);
  411. twl->usb1v5 = devm_regulator_get(twl->dev, "usb1v5");
  412. if (IS_ERR(twl->usb1v5))
  413. return -ENODEV;
  414. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V5_TYPE);
  415. /* Initialize 1.8V regulator */
  416. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V8_DEV_GRP);
  417. twl->usb1v8 = devm_regulator_get(twl->dev, "usb1v8");
  418. if (IS_ERR(twl->usb1v8))
  419. return -ENODEV;
  420. twl_i2c_write_u8(TWL_MODULE_PM_RECEIVER, 0, VUSB1V8_TYPE);
  421. /* disable access to power configuration registers */
  422. twl_i2c_write_u8(TWL_MODULE_PM_MASTER, 0,
  423. TWL4030_PM_MASTER_PROTECT_KEY);
  424. return 0;
  425. }
  426. static ssize_t twl4030_usb_vbus_show(struct device *dev,
  427. struct device_attribute *attr, char *buf)
  428. {
  429. struct twl4030_usb *twl = dev_get_drvdata(dev);
  430. int ret = -EINVAL;
  431. mutex_lock(&twl->lock);
  432. ret = sprintf(buf, "%s\n",
  433. twl->vbus_supplied ? "on" : "off");
  434. mutex_unlock(&twl->lock);
  435. return ret;
  436. }
  437. static DEVICE_ATTR(vbus, 0444, twl4030_usb_vbus_show, NULL);
  438. static irqreturn_t twl4030_usb_irq(int irq, void *_twl)
  439. {
  440. struct twl4030_usb *twl = _twl;
  441. enum omap_musb_vbus_id_status status;
  442. bool status_changed = false;
  443. status = twl4030_usb_linkstat(twl);
  444. mutex_lock(&twl->lock);
  445. if (status >= 0 && status != twl->linkstat) {
  446. status_changed =
  447. cable_present(twl->linkstat) !=
  448. cable_present(status);
  449. twl->linkstat = status;
  450. }
  451. mutex_unlock(&twl->lock);
  452. if (status_changed) {
  453. /* FIXME add a set_power() method so that B-devices can
  454. * configure the charger appropriately. It's not always
  455. * correct to consume VBUS power, and how much current to
  456. * consume is a function of the USB configuration chosen
  457. * by the host.
  458. *
  459. * REVISIT usb_gadget_vbus_connect(...) as needed, ditto
  460. * its disconnect() sibling, when changing to/from the
  461. * USB_LINK_VBUS state. musb_hdrc won't care until it
  462. * starts to handle softconnect right.
  463. */
  464. if (cable_present(status)) {
  465. pm_runtime_get_sync(twl->dev);
  466. } else {
  467. pm_runtime_mark_last_busy(twl->dev);
  468. pm_runtime_put_autosuspend(twl->dev);
  469. }
  470. omap_musb_mailbox(status);
  471. }
  472. /* don't schedule during sleep - irq works right then */
  473. if (status == OMAP_MUSB_ID_GROUND && pm_runtime_active(twl->dev)) {
  474. cancel_delayed_work(&twl->id_workaround_work);
  475. schedule_delayed_work(&twl->id_workaround_work, HZ);
  476. }
  477. if (irq)
  478. sysfs_notify(&twl->dev->kobj, NULL, "vbus");
  479. return IRQ_HANDLED;
  480. }
  481. static void twl4030_id_workaround_work(struct work_struct *work)
  482. {
  483. struct twl4030_usb *twl = container_of(work, struct twl4030_usb,
  484. id_workaround_work.work);
  485. twl4030_usb_irq(0, twl);
  486. }
  487. static int twl4030_phy_init(struct phy *phy)
  488. {
  489. struct twl4030_usb *twl = phy_get_drvdata(phy);
  490. pm_runtime_get_sync(twl->dev);
  491. schedule_delayed_work(&twl->id_workaround_work, 0);
  492. pm_runtime_mark_last_busy(twl->dev);
  493. pm_runtime_put_autosuspend(twl->dev);
  494. return 0;
  495. }
  496. static int twl4030_set_peripheral(struct usb_otg *otg,
  497. struct usb_gadget *gadget)
  498. {
  499. if (!otg)
  500. return -ENODEV;
  501. otg->gadget = gadget;
  502. if (!gadget)
  503. otg->state = OTG_STATE_UNDEFINED;
  504. return 0;
  505. }
  506. static int twl4030_set_host(struct usb_otg *otg, struct usb_bus *host)
  507. {
  508. if (!otg)
  509. return -ENODEV;
  510. otg->host = host;
  511. if (!host)
  512. otg->state = OTG_STATE_UNDEFINED;
  513. return 0;
  514. }
  515. static const struct phy_ops ops = {
  516. .init = twl4030_phy_init,
  517. .power_on = twl4030_phy_power_on,
  518. .power_off = twl4030_phy_power_off,
  519. .owner = THIS_MODULE,
  520. };
  521. static const struct dev_pm_ops twl4030_usb_pm_ops = {
  522. SET_RUNTIME_PM_OPS(twl4030_usb_runtime_suspend,
  523. twl4030_usb_runtime_resume, NULL)
  524. };
  525. static int twl4030_usb_probe(struct platform_device *pdev)
  526. {
  527. struct twl4030_usb_data *pdata = dev_get_platdata(&pdev->dev);
  528. struct twl4030_usb *twl;
  529. struct phy *phy;
  530. int status, err;
  531. struct usb_otg *otg;
  532. struct device_node *np = pdev->dev.of_node;
  533. struct phy_provider *phy_provider;
  534. twl = devm_kzalloc(&pdev->dev, sizeof(*twl), GFP_KERNEL);
  535. if (!twl)
  536. return -ENOMEM;
  537. if (np)
  538. of_property_read_u32(np, "usb_mode",
  539. (enum twl4030_usb_mode *)&twl->usb_mode);
  540. else if (pdata) {
  541. twl->usb_mode = pdata->usb_mode;
  542. } else {
  543. dev_err(&pdev->dev, "twl4030 initialized without pdata\n");
  544. return -EINVAL;
  545. }
  546. otg = devm_kzalloc(&pdev->dev, sizeof(*otg), GFP_KERNEL);
  547. if (!otg)
  548. return -ENOMEM;
  549. twl->dev = &pdev->dev;
  550. twl->irq = platform_get_irq(pdev, 0);
  551. twl->vbus_supplied = false;
  552. twl->linkstat = OMAP_MUSB_UNKNOWN;
  553. twl->phy.dev = twl->dev;
  554. twl->phy.label = "twl4030";
  555. twl->phy.otg = otg;
  556. twl->phy.type = USB_PHY_TYPE_USB2;
  557. otg->usb_phy = &twl->phy;
  558. otg->set_host = twl4030_set_host;
  559. otg->set_peripheral = twl4030_set_peripheral;
  560. phy = devm_phy_create(twl->dev, NULL, &ops);
  561. if (IS_ERR(phy)) {
  562. dev_dbg(&pdev->dev, "Failed to create PHY\n");
  563. return PTR_ERR(phy);
  564. }
  565. phy_set_drvdata(phy, twl);
  566. phy_provider = devm_of_phy_provider_register(twl->dev,
  567. of_phy_simple_xlate);
  568. if (IS_ERR(phy_provider))
  569. return PTR_ERR(phy_provider);
  570. /* init mutex for workqueue */
  571. mutex_init(&twl->lock);
  572. INIT_DELAYED_WORK(&twl->id_workaround_work, twl4030_id_workaround_work);
  573. err = twl4030_usb_ldo_init(twl);
  574. if (err) {
  575. dev_err(&pdev->dev, "ldo init failed\n");
  576. return err;
  577. }
  578. usb_add_phy_dev(&twl->phy);
  579. platform_set_drvdata(pdev, twl);
  580. if (device_create_file(&pdev->dev, &dev_attr_vbus))
  581. dev_warn(&pdev->dev, "could not create sysfs file\n");
  582. ATOMIC_INIT_NOTIFIER_HEAD(&twl->phy.notifier);
  583. pm_runtime_use_autosuspend(&pdev->dev);
  584. pm_runtime_set_autosuspend_delay(&pdev->dev, 2000);
  585. pm_runtime_enable(&pdev->dev);
  586. pm_runtime_get_sync(&pdev->dev);
  587. /* Our job is to use irqs and status from the power module
  588. * to keep the transceiver disabled when nothing's connected.
  589. *
  590. * FIXME we actually shouldn't start enabling it until the
  591. * USB controller drivers have said they're ready, by calling
  592. * set_host() and/or set_peripheral() ... OTG_capable boards
  593. * need both handles, otherwise just one suffices.
  594. */
  595. status = devm_request_threaded_irq(twl->dev, twl->irq, NULL,
  596. twl4030_usb_irq, IRQF_TRIGGER_FALLING |
  597. IRQF_TRIGGER_RISING | IRQF_ONESHOT, "twl4030_usb", twl);
  598. if (status < 0) {
  599. dev_dbg(&pdev->dev, "can't get IRQ %d, err %d\n",
  600. twl->irq, status);
  601. return status;
  602. }
  603. if (pdata)
  604. err = phy_create_lookup(phy, "usb", "musb-hdrc.0");
  605. if (err)
  606. return err;
  607. pm_runtime_mark_last_busy(&pdev->dev);
  608. pm_runtime_put_autosuspend(twl->dev);
  609. dev_info(&pdev->dev, "Initialized TWL4030 USB module\n");
  610. return 0;
  611. }
  612. static int twl4030_usb_remove(struct platform_device *pdev)
  613. {
  614. struct twl4030_usb *twl = platform_get_drvdata(pdev);
  615. int val;
  616. usb_remove_phy(&twl->phy);
  617. pm_runtime_get_sync(twl->dev);
  618. cancel_delayed_work(&twl->id_workaround_work);
  619. device_remove_file(twl->dev, &dev_attr_vbus);
  620. /* set transceiver mode to power on defaults */
  621. twl4030_usb_set_mode(twl, -1);
  622. /* idle ulpi before powering off */
  623. if (cable_present(twl->linkstat))
  624. pm_runtime_put_noidle(twl->dev);
  625. pm_runtime_mark_last_busy(twl->dev);
  626. pm_runtime_put_sync_suspend(twl->dev);
  627. pm_runtime_disable(twl->dev);
  628. /* autogate 60MHz ULPI clock,
  629. * clear dpll clock request for i2c access,
  630. * disable 32KHz
  631. */
  632. val = twl4030_usb_read(twl, PHY_CLK_CTRL);
  633. if (val >= 0) {
  634. val |= PHY_CLK_CTRL_CLOCKGATING_EN;
  635. val &= ~(PHY_CLK_CTRL_CLK32K_EN | REQ_PHY_DPLL_CLK);
  636. twl4030_usb_write(twl, PHY_CLK_CTRL, (u8)val);
  637. }
  638. /* disable complete OTG block */
  639. twl4030_usb_clear_bits(twl, POWER_CTRL, POWER_CTRL_OTG_ENAB);
  640. return 0;
  641. }
  642. #ifdef CONFIG_OF
  643. static const struct of_device_id twl4030_usb_id_table[] = {
  644. { .compatible = "ti,twl4030-usb" },
  645. {}
  646. };
  647. MODULE_DEVICE_TABLE(of, twl4030_usb_id_table);
  648. #endif
  649. static struct platform_driver twl4030_usb_driver = {
  650. .probe = twl4030_usb_probe,
  651. .remove = twl4030_usb_remove,
  652. .driver = {
  653. .name = "twl4030_usb",
  654. .pm = &twl4030_usb_pm_ops,
  655. .of_match_table = of_match_ptr(twl4030_usb_id_table),
  656. },
  657. };
  658. static int __init twl4030_usb_init(void)
  659. {
  660. return platform_driver_register(&twl4030_usb_driver);
  661. }
  662. subsys_initcall(twl4030_usb_init);
  663. static void __exit twl4030_usb_exit(void)
  664. {
  665. platform_driver_unregister(&twl4030_usb_driver);
  666. }
  667. module_exit(twl4030_usb_exit);
  668. MODULE_ALIAS("platform:twl4030_usb");
  669. MODULE_AUTHOR("Texas Instruments, Inc, Nokia Corporation");
  670. MODULE_DESCRIPTION("TWL4030 USB transceiver driver");
  671. MODULE_LICENSE("GPL");