pinctrl-amd.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849
  1. /*
  2. * GPIO driver for AMD
  3. *
  4. * Copyright (c) 2014,2015 AMD Corporation.
  5. * Authors: Ken Xue <Ken.Xue@amd.com>
  6. * Wu, Jeff <Jeff.Wu@amd.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms and conditions of the GNU General Public License,
  10. * version 2, as published by the Free Software Foundation.
  11. */
  12. #include <linux/err.h>
  13. #include <linux/bug.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/spinlock.h>
  17. #include <linux/compiler.h>
  18. #include <linux/types.h>
  19. #include <linux/errno.h>
  20. #include <linux/log2.h>
  21. #include <linux/io.h>
  22. #include <linux/gpio.h>
  23. #include <linux/slab.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/mutex.h>
  26. #include <linux/acpi.h>
  27. #include <linux/seq_file.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/list.h>
  30. #include <linux/bitops.h>
  31. #include <linux/pinctrl/pinconf.h>
  32. #include <linux/pinctrl/pinconf-generic.h>
  33. #include "pinctrl-utils.h"
  34. #include "pinctrl-amd.h"
  35. static inline struct amd_gpio *to_amd_gpio(struct gpio_chip *gc)
  36. {
  37. return container_of(gc, struct amd_gpio, gc);
  38. }
  39. static int amd_gpio_direction_input(struct gpio_chip *gc, unsigned offset)
  40. {
  41. unsigned long flags;
  42. u32 pin_reg;
  43. struct amd_gpio *gpio_dev = to_amd_gpio(gc);
  44. spin_lock_irqsave(&gpio_dev->lock, flags);
  45. pin_reg = readl(gpio_dev->base + offset * 4);
  46. pin_reg &= ~BIT(OUTPUT_ENABLE_OFF);
  47. writel(pin_reg, gpio_dev->base + offset * 4);
  48. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  49. return 0;
  50. }
  51. static int amd_gpio_direction_output(struct gpio_chip *gc, unsigned offset,
  52. int value)
  53. {
  54. u32 pin_reg;
  55. unsigned long flags;
  56. struct amd_gpio *gpio_dev = to_amd_gpio(gc);
  57. spin_lock_irqsave(&gpio_dev->lock, flags);
  58. pin_reg = readl(gpio_dev->base + offset * 4);
  59. pin_reg |= BIT(OUTPUT_ENABLE_OFF);
  60. if (value)
  61. pin_reg |= BIT(OUTPUT_VALUE_OFF);
  62. else
  63. pin_reg &= ~BIT(OUTPUT_VALUE_OFF);
  64. writel(pin_reg, gpio_dev->base + offset * 4);
  65. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  66. return 0;
  67. }
  68. static int amd_gpio_get_value(struct gpio_chip *gc, unsigned offset)
  69. {
  70. u32 pin_reg;
  71. unsigned long flags;
  72. struct amd_gpio *gpio_dev = to_amd_gpio(gc);
  73. spin_lock_irqsave(&gpio_dev->lock, flags);
  74. pin_reg = readl(gpio_dev->base + offset * 4);
  75. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  76. return !!(pin_reg & BIT(PIN_STS_OFF));
  77. }
  78. static void amd_gpio_set_value(struct gpio_chip *gc, unsigned offset, int value)
  79. {
  80. u32 pin_reg;
  81. unsigned long flags;
  82. struct amd_gpio *gpio_dev = to_amd_gpio(gc);
  83. spin_lock_irqsave(&gpio_dev->lock, flags);
  84. pin_reg = readl(gpio_dev->base + offset * 4);
  85. if (value)
  86. pin_reg |= BIT(OUTPUT_VALUE_OFF);
  87. else
  88. pin_reg &= ~BIT(OUTPUT_VALUE_OFF);
  89. writel(pin_reg, gpio_dev->base + offset * 4);
  90. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  91. }
  92. static int amd_gpio_set_debounce(struct gpio_chip *gc, unsigned offset,
  93. unsigned debounce)
  94. {
  95. u32 time;
  96. u32 pin_reg;
  97. int ret = 0;
  98. unsigned long flags;
  99. struct amd_gpio *gpio_dev = to_amd_gpio(gc);
  100. spin_lock_irqsave(&gpio_dev->lock, flags);
  101. pin_reg = readl(gpio_dev->base + offset * 4);
  102. if (debounce) {
  103. pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
  104. pin_reg &= ~DB_TMR_OUT_MASK;
  105. /*
  106. Debounce Debounce Timer Max
  107. TmrLarge TmrOutUnit Unit Debounce
  108. Time
  109. 0 0 61 usec (2 RtcClk) 976 usec
  110. 0 1 244 usec (8 RtcClk) 3.9 msec
  111. 1 0 15.6 msec (512 RtcClk) 250 msec
  112. 1 1 62.5 msec (2048 RtcClk) 1 sec
  113. */
  114. if (debounce < 61) {
  115. pin_reg |= 1;
  116. pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
  117. pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
  118. } else if (debounce < 976) {
  119. time = debounce / 61;
  120. pin_reg |= time & DB_TMR_OUT_MASK;
  121. pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
  122. pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
  123. } else if (debounce < 3900) {
  124. time = debounce / 244;
  125. pin_reg |= time & DB_TMR_OUT_MASK;
  126. pin_reg |= BIT(DB_TMR_OUT_UNIT_OFF);
  127. pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
  128. } else if (debounce < 250000) {
  129. time = debounce / 15600;
  130. pin_reg |= time & DB_TMR_OUT_MASK;
  131. pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
  132. pin_reg |= BIT(DB_TMR_LARGE_OFF);
  133. } else if (debounce < 1000000) {
  134. time = debounce / 62500;
  135. pin_reg |= time & DB_TMR_OUT_MASK;
  136. pin_reg |= BIT(DB_TMR_OUT_UNIT_OFF);
  137. pin_reg |= BIT(DB_TMR_LARGE_OFF);
  138. } else {
  139. pin_reg &= ~DB_CNTRl_MASK;
  140. ret = -EINVAL;
  141. }
  142. } else {
  143. pin_reg &= ~BIT(DB_TMR_OUT_UNIT_OFF);
  144. pin_reg &= ~BIT(DB_TMR_LARGE_OFF);
  145. pin_reg &= ~DB_TMR_OUT_MASK;
  146. pin_reg &= ~DB_CNTRl_MASK;
  147. }
  148. writel(pin_reg, gpio_dev->base + offset * 4);
  149. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  150. return ret;
  151. }
  152. #ifdef CONFIG_DEBUG_FS
  153. static void amd_gpio_dbg_show(struct seq_file *s, struct gpio_chip *gc)
  154. {
  155. u32 pin_reg;
  156. unsigned long flags;
  157. unsigned int bank, i, pin_num;
  158. struct amd_gpio *gpio_dev = to_amd_gpio(gc);
  159. char *level_trig;
  160. char *active_level;
  161. char *interrupt_enable;
  162. char *interrupt_mask;
  163. char *wake_cntrl0;
  164. char *wake_cntrl1;
  165. char *wake_cntrl2;
  166. char *pin_sts;
  167. char *pull_up_sel;
  168. char *pull_up_enable;
  169. char *pull_down_enable;
  170. char *output_value;
  171. char *output_enable;
  172. for (bank = 0; bank < AMD_GPIO_TOTAL_BANKS; bank++) {
  173. seq_printf(s, "GPIO bank%d\t", bank);
  174. switch (bank) {
  175. case 0:
  176. i = 0;
  177. pin_num = AMD_GPIO_PINS_BANK0;
  178. break;
  179. case 1:
  180. i = 64;
  181. pin_num = AMD_GPIO_PINS_BANK1 + i;
  182. break;
  183. case 2:
  184. i = 128;
  185. pin_num = AMD_GPIO_PINS_BANK2 + i;
  186. break;
  187. }
  188. for (; i < pin_num; i++) {
  189. seq_printf(s, "pin%d\t", i);
  190. spin_lock_irqsave(&gpio_dev->lock, flags);
  191. pin_reg = readl(gpio_dev->base + i * 4);
  192. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  193. if (pin_reg & BIT(INTERRUPT_ENABLE_OFF)) {
  194. interrupt_enable = "interrupt is enabled|";
  195. if (!(pin_reg & BIT(ACTIVE_LEVEL_OFF))
  196. && !(pin_reg & BIT(ACTIVE_LEVEL_OFF+1)))
  197. active_level = "Active low|";
  198. else if (pin_reg & BIT(ACTIVE_LEVEL_OFF)
  199. && !(pin_reg & BIT(ACTIVE_LEVEL_OFF+1)))
  200. active_level = "Active high|";
  201. else if (!(pin_reg & BIT(ACTIVE_LEVEL_OFF))
  202. && pin_reg & BIT(ACTIVE_LEVEL_OFF+1))
  203. active_level = "Active on both|";
  204. else
  205. active_level = "Unknow Active level|";
  206. if (pin_reg & BIT(LEVEL_TRIG_OFF))
  207. level_trig = "Level trigger|";
  208. else
  209. level_trig = "Edge trigger|";
  210. } else {
  211. interrupt_enable =
  212. "interrupt is disabled|";
  213. active_level = " ";
  214. level_trig = " ";
  215. }
  216. if (pin_reg & BIT(INTERRUPT_MASK_OFF))
  217. interrupt_mask =
  218. "interrupt is unmasked|";
  219. else
  220. interrupt_mask =
  221. "interrupt is masked|";
  222. if (pin_reg & BIT(WAKE_CNTRL_OFF))
  223. wake_cntrl0 = "enable wakeup in S0i3 state|";
  224. else
  225. wake_cntrl0 = "disable wakeup in S0i3 state|";
  226. if (pin_reg & BIT(WAKE_CNTRL_OFF))
  227. wake_cntrl1 = "enable wakeup in S3 state|";
  228. else
  229. wake_cntrl1 = "disable wakeup in S3 state|";
  230. if (pin_reg & BIT(WAKE_CNTRL_OFF))
  231. wake_cntrl2 = "enable wakeup in S4/S5 state|";
  232. else
  233. wake_cntrl2 = "disable wakeup in S4/S5 state|";
  234. if (pin_reg & BIT(PULL_UP_ENABLE_OFF)) {
  235. pull_up_enable = "pull-up is enabled|";
  236. if (pin_reg & BIT(PULL_UP_SEL_OFF))
  237. pull_up_sel = "8k pull-up|";
  238. else
  239. pull_up_sel = "4k pull-up|";
  240. } else {
  241. pull_up_enable = "pull-up is disabled|";
  242. pull_up_sel = " ";
  243. }
  244. if (pin_reg & BIT(PULL_DOWN_ENABLE_OFF))
  245. pull_down_enable = "pull-down is enabled|";
  246. else
  247. pull_down_enable = "Pull-down is disabled|";
  248. if (pin_reg & BIT(OUTPUT_ENABLE_OFF)) {
  249. pin_sts = " ";
  250. output_enable = "output is enabled|";
  251. if (pin_reg & BIT(OUTPUT_VALUE_OFF))
  252. output_value = "output is high|";
  253. else
  254. output_value = "output is low|";
  255. } else {
  256. output_enable = "output is disabled|";
  257. output_value = " ";
  258. if (pin_reg & BIT(PIN_STS_OFF))
  259. pin_sts = "input is high|";
  260. else
  261. pin_sts = "input is low|";
  262. }
  263. seq_printf(s, "%s %s %s %s %s %s\n"
  264. " %s %s %s %s %s %s %s 0x%x\n",
  265. level_trig, active_level, interrupt_enable,
  266. interrupt_mask, wake_cntrl0, wake_cntrl1,
  267. wake_cntrl2, pin_sts, pull_up_sel,
  268. pull_up_enable, pull_down_enable,
  269. output_value, output_enable, pin_reg);
  270. }
  271. }
  272. }
  273. #else
  274. #define amd_gpio_dbg_show NULL
  275. #endif
  276. static void amd_gpio_irq_enable(struct irq_data *d)
  277. {
  278. u32 pin_reg;
  279. unsigned long flags;
  280. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  281. struct amd_gpio *gpio_dev = to_amd_gpio(gc);
  282. spin_lock_irqsave(&gpio_dev->lock, flags);
  283. pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
  284. pin_reg |= BIT(INTERRUPT_ENABLE_OFF);
  285. pin_reg |= BIT(INTERRUPT_MASK_OFF);
  286. writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
  287. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  288. }
  289. static void amd_gpio_irq_disable(struct irq_data *d)
  290. {
  291. u32 pin_reg;
  292. unsigned long flags;
  293. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  294. struct amd_gpio *gpio_dev = to_amd_gpio(gc);
  295. spin_lock_irqsave(&gpio_dev->lock, flags);
  296. pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
  297. pin_reg &= ~BIT(INTERRUPT_ENABLE_OFF);
  298. pin_reg &= ~BIT(INTERRUPT_MASK_OFF);
  299. writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
  300. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  301. }
  302. static void amd_gpio_irq_mask(struct irq_data *d)
  303. {
  304. u32 pin_reg;
  305. unsigned long flags;
  306. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  307. struct amd_gpio *gpio_dev = to_amd_gpio(gc);
  308. spin_lock_irqsave(&gpio_dev->lock, flags);
  309. pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
  310. pin_reg &= ~BIT(INTERRUPT_MASK_OFF);
  311. writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
  312. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  313. }
  314. static void amd_gpio_irq_unmask(struct irq_data *d)
  315. {
  316. u32 pin_reg;
  317. unsigned long flags;
  318. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  319. struct amd_gpio *gpio_dev = to_amd_gpio(gc);
  320. spin_lock_irqsave(&gpio_dev->lock, flags);
  321. pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
  322. pin_reg |= BIT(INTERRUPT_MASK_OFF);
  323. writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
  324. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  325. }
  326. static void amd_gpio_irq_eoi(struct irq_data *d)
  327. {
  328. u32 reg;
  329. unsigned long flags;
  330. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  331. struct amd_gpio *gpio_dev = to_amd_gpio(gc);
  332. spin_lock_irqsave(&gpio_dev->lock, flags);
  333. reg = readl(gpio_dev->base + WAKE_INT_MASTER_REG);
  334. reg |= EOI_MASK;
  335. writel(reg, gpio_dev->base + WAKE_INT_MASTER_REG);
  336. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  337. }
  338. static int amd_gpio_irq_set_type(struct irq_data *d, unsigned int type)
  339. {
  340. int ret = 0;
  341. u32 pin_reg;
  342. unsigned long flags;
  343. struct gpio_chip *gc = irq_data_get_irq_chip_data(d);
  344. struct amd_gpio *gpio_dev = to_amd_gpio(gc);
  345. spin_lock_irqsave(&gpio_dev->lock, flags);
  346. pin_reg = readl(gpio_dev->base + (d->hwirq)*4);
  347. switch (type & IRQ_TYPE_SENSE_MASK) {
  348. case IRQ_TYPE_EDGE_RISING:
  349. pin_reg &= ~BIT(LEVEL_TRIG_OFF);
  350. pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
  351. pin_reg |= ACTIVE_HIGH << ACTIVE_LEVEL_OFF;
  352. pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
  353. irq_set_handler_locked(d, handle_edge_irq);
  354. break;
  355. case IRQ_TYPE_EDGE_FALLING:
  356. pin_reg &= ~BIT(LEVEL_TRIG_OFF);
  357. pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
  358. pin_reg |= ACTIVE_LOW << ACTIVE_LEVEL_OFF;
  359. pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
  360. irq_set_handler_locked(d, handle_edge_irq);
  361. break;
  362. case IRQ_TYPE_EDGE_BOTH:
  363. pin_reg &= ~BIT(LEVEL_TRIG_OFF);
  364. pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
  365. pin_reg |= BOTH_EADGE << ACTIVE_LEVEL_OFF;
  366. pin_reg |= DB_TYPE_REMOVE_GLITCH << DB_CNTRL_OFF;
  367. irq_set_handler_locked(d, handle_edge_irq);
  368. break;
  369. case IRQ_TYPE_LEVEL_HIGH:
  370. pin_reg |= LEVEL_TRIGGER << LEVEL_TRIG_OFF;
  371. pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
  372. pin_reg |= ACTIVE_HIGH << ACTIVE_LEVEL_OFF;
  373. pin_reg &= ~(DB_CNTRl_MASK << DB_CNTRL_OFF);
  374. pin_reg |= DB_TYPE_PRESERVE_LOW_GLITCH << DB_CNTRL_OFF;
  375. irq_set_handler_locked(d, handle_level_irq);
  376. break;
  377. case IRQ_TYPE_LEVEL_LOW:
  378. pin_reg |= LEVEL_TRIGGER << LEVEL_TRIG_OFF;
  379. pin_reg &= ~(ACTIVE_LEVEL_MASK << ACTIVE_LEVEL_OFF);
  380. pin_reg |= ACTIVE_LOW << ACTIVE_LEVEL_OFF;
  381. pin_reg &= ~(DB_CNTRl_MASK << DB_CNTRL_OFF);
  382. pin_reg |= DB_TYPE_PRESERVE_HIGH_GLITCH << DB_CNTRL_OFF;
  383. irq_set_handler_locked(d, handle_level_irq);
  384. break;
  385. case IRQ_TYPE_NONE:
  386. break;
  387. default:
  388. dev_err(&gpio_dev->pdev->dev, "Invalid type value\n");
  389. ret = -EINVAL;
  390. }
  391. pin_reg |= CLR_INTR_STAT << INTERRUPT_STS_OFF;
  392. writel(pin_reg, gpio_dev->base + (d->hwirq)*4);
  393. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  394. return ret;
  395. }
  396. static void amd_irq_ack(struct irq_data *d)
  397. {
  398. /*
  399. * based on HW design,there is no need to ack HW
  400. * before handle current irq. But this routine is
  401. * necessary for handle_edge_irq
  402. */
  403. }
  404. static struct irq_chip amd_gpio_irqchip = {
  405. .name = "amd_gpio",
  406. .irq_ack = amd_irq_ack,
  407. .irq_enable = amd_gpio_irq_enable,
  408. .irq_disable = amd_gpio_irq_disable,
  409. .irq_mask = amd_gpio_irq_mask,
  410. .irq_unmask = amd_gpio_irq_unmask,
  411. .irq_eoi = amd_gpio_irq_eoi,
  412. .irq_set_type = amd_gpio_irq_set_type,
  413. };
  414. static void amd_gpio_irq_handler(struct irq_desc *desc)
  415. {
  416. u32 i;
  417. u32 off;
  418. u32 reg;
  419. u32 pin_reg;
  420. u64 reg64;
  421. int handled = 0;
  422. unsigned int irq;
  423. unsigned long flags;
  424. struct irq_chip *chip = irq_desc_get_chip(desc);
  425. struct gpio_chip *gc = irq_desc_get_handler_data(desc);
  426. struct amd_gpio *gpio_dev = to_amd_gpio(gc);
  427. chained_irq_enter(chip, desc);
  428. /*enable GPIO interrupt again*/
  429. spin_lock_irqsave(&gpio_dev->lock, flags);
  430. reg = readl(gpio_dev->base + WAKE_INT_STATUS_REG1);
  431. reg64 = reg;
  432. reg64 = reg64 << 32;
  433. reg = readl(gpio_dev->base + WAKE_INT_STATUS_REG0);
  434. reg64 |= reg;
  435. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  436. /*
  437. * first 46 bits indicates interrupt status.
  438. * one bit represents four interrupt sources.
  439. */
  440. for (off = 0; off < 46 ; off++) {
  441. if (reg64 & BIT(off)) {
  442. for (i = 0; i < 4; i++) {
  443. pin_reg = readl(gpio_dev->base +
  444. (off * 4 + i) * 4);
  445. if ((pin_reg & BIT(INTERRUPT_STS_OFF)) ||
  446. (pin_reg & BIT(WAKE_STS_OFF))) {
  447. irq = irq_find_mapping(gc->irqdomain,
  448. off * 4 + i);
  449. generic_handle_irq(irq);
  450. writel(pin_reg,
  451. gpio_dev->base
  452. + (off * 4 + i) * 4);
  453. handled++;
  454. }
  455. }
  456. }
  457. }
  458. if (handled == 0)
  459. handle_bad_irq(desc);
  460. spin_lock_irqsave(&gpio_dev->lock, flags);
  461. reg = readl(gpio_dev->base + WAKE_INT_MASTER_REG);
  462. reg |= EOI_MASK;
  463. writel(reg, gpio_dev->base + WAKE_INT_MASTER_REG);
  464. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  465. chained_irq_exit(chip, desc);
  466. }
  467. static int amd_get_groups_count(struct pinctrl_dev *pctldev)
  468. {
  469. struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
  470. return gpio_dev->ngroups;
  471. }
  472. static const char *amd_get_group_name(struct pinctrl_dev *pctldev,
  473. unsigned group)
  474. {
  475. struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
  476. return gpio_dev->groups[group].name;
  477. }
  478. static int amd_get_group_pins(struct pinctrl_dev *pctldev,
  479. unsigned group,
  480. const unsigned **pins,
  481. unsigned *num_pins)
  482. {
  483. struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
  484. *pins = gpio_dev->groups[group].pins;
  485. *num_pins = gpio_dev->groups[group].npins;
  486. return 0;
  487. }
  488. static const struct pinctrl_ops amd_pinctrl_ops = {
  489. .get_groups_count = amd_get_groups_count,
  490. .get_group_name = amd_get_group_name,
  491. .get_group_pins = amd_get_group_pins,
  492. #ifdef CONFIG_OF
  493. .dt_node_to_map = pinconf_generic_dt_node_to_map_group,
  494. .dt_free_map = pinctrl_utils_dt_free_map,
  495. #endif
  496. };
  497. static int amd_pinconf_get(struct pinctrl_dev *pctldev,
  498. unsigned int pin,
  499. unsigned long *config)
  500. {
  501. u32 pin_reg;
  502. unsigned arg;
  503. unsigned long flags;
  504. struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
  505. enum pin_config_param param = pinconf_to_config_param(*config);
  506. spin_lock_irqsave(&gpio_dev->lock, flags);
  507. pin_reg = readl(gpio_dev->base + pin*4);
  508. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  509. switch (param) {
  510. case PIN_CONFIG_INPUT_DEBOUNCE:
  511. arg = pin_reg & DB_TMR_OUT_MASK;
  512. break;
  513. case PIN_CONFIG_BIAS_PULL_DOWN:
  514. arg = (pin_reg >> PULL_DOWN_ENABLE_OFF) & BIT(0);
  515. break;
  516. case PIN_CONFIG_BIAS_PULL_UP:
  517. arg = (pin_reg >> PULL_UP_SEL_OFF) & (BIT(0) | BIT(1));
  518. break;
  519. case PIN_CONFIG_DRIVE_STRENGTH:
  520. arg = (pin_reg >> DRV_STRENGTH_SEL_OFF) & DRV_STRENGTH_SEL_MASK;
  521. break;
  522. default:
  523. dev_err(&gpio_dev->pdev->dev, "Invalid config param %04x\n",
  524. param);
  525. return -ENOTSUPP;
  526. }
  527. *config = pinconf_to_config_packed(param, arg);
  528. return 0;
  529. }
  530. static int amd_pinconf_set(struct pinctrl_dev *pctldev, unsigned int pin,
  531. unsigned long *configs, unsigned num_configs)
  532. {
  533. int i;
  534. u32 arg;
  535. int ret = 0;
  536. u32 pin_reg;
  537. unsigned long flags;
  538. enum pin_config_param param;
  539. struct amd_gpio *gpio_dev = pinctrl_dev_get_drvdata(pctldev);
  540. spin_lock_irqsave(&gpio_dev->lock, flags);
  541. for (i = 0; i < num_configs; i++) {
  542. param = pinconf_to_config_param(configs[i]);
  543. arg = pinconf_to_config_argument(configs[i]);
  544. pin_reg = readl(gpio_dev->base + pin*4);
  545. switch (param) {
  546. case PIN_CONFIG_INPUT_DEBOUNCE:
  547. pin_reg &= ~DB_TMR_OUT_MASK;
  548. pin_reg |= arg & DB_TMR_OUT_MASK;
  549. break;
  550. case PIN_CONFIG_BIAS_PULL_DOWN:
  551. pin_reg &= ~BIT(PULL_DOWN_ENABLE_OFF);
  552. pin_reg |= (arg & BIT(0)) << PULL_DOWN_ENABLE_OFF;
  553. break;
  554. case PIN_CONFIG_BIAS_PULL_UP:
  555. pin_reg &= ~BIT(PULL_UP_SEL_OFF);
  556. pin_reg |= (arg & BIT(0)) << PULL_UP_SEL_OFF;
  557. pin_reg &= ~BIT(PULL_UP_ENABLE_OFF);
  558. pin_reg |= ((arg>>1) & BIT(0)) << PULL_UP_ENABLE_OFF;
  559. break;
  560. case PIN_CONFIG_DRIVE_STRENGTH:
  561. pin_reg &= ~(DRV_STRENGTH_SEL_MASK
  562. << DRV_STRENGTH_SEL_OFF);
  563. pin_reg |= (arg & DRV_STRENGTH_SEL_MASK)
  564. << DRV_STRENGTH_SEL_OFF;
  565. break;
  566. default:
  567. dev_err(&gpio_dev->pdev->dev,
  568. "Invalid config param %04x\n", param);
  569. ret = -ENOTSUPP;
  570. }
  571. writel(pin_reg, gpio_dev->base + pin*4);
  572. }
  573. spin_unlock_irqrestore(&gpio_dev->lock, flags);
  574. return ret;
  575. }
  576. static int amd_pinconf_group_get(struct pinctrl_dev *pctldev,
  577. unsigned int group,
  578. unsigned long *config)
  579. {
  580. const unsigned *pins;
  581. unsigned npins;
  582. int ret;
  583. ret = amd_get_group_pins(pctldev, group, &pins, &npins);
  584. if (ret)
  585. return ret;
  586. if (amd_pinconf_get(pctldev, pins[0], config))
  587. return -ENOTSUPP;
  588. return 0;
  589. }
  590. static int amd_pinconf_group_set(struct pinctrl_dev *pctldev,
  591. unsigned group, unsigned long *configs,
  592. unsigned num_configs)
  593. {
  594. const unsigned *pins;
  595. unsigned npins;
  596. int i, ret;
  597. ret = amd_get_group_pins(pctldev, group, &pins, &npins);
  598. if (ret)
  599. return ret;
  600. for (i = 0; i < npins; i++) {
  601. if (amd_pinconf_set(pctldev, pins[i], configs, num_configs))
  602. return -ENOTSUPP;
  603. }
  604. return 0;
  605. }
  606. static const struct pinconf_ops amd_pinconf_ops = {
  607. .pin_config_get = amd_pinconf_get,
  608. .pin_config_set = amd_pinconf_set,
  609. .pin_config_group_get = amd_pinconf_group_get,
  610. .pin_config_group_set = amd_pinconf_group_set,
  611. };
  612. static struct pinctrl_desc amd_pinctrl_desc = {
  613. .pins = kerncz_pins,
  614. .npins = ARRAY_SIZE(kerncz_pins),
  615. .pctlops = &amd_pinctrl_ops,
  616. .confops = &amd_pinconf_ops,
  617. .owner = THIS_MODULE,
  618. };
  619. static int amd_gpio_probe(struct platform_device *pdev)
  620. {
  621. int ret = 0;
  622. int irq_base;
  623. struct resource *res;
  624. struct amd_gpio *gpio_dev;
  625. gpio_dev = devm_kzalloc(&pdev->dev,
  626. sizeof(struct amd_gpio), GFP_KERNEL);
  627. if (!gpio_dev)
  628. return -ENOMEM;
  629. spin_lock_init(&gpio_dev->lock);
  630. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  631. if (!res) {
  632. dev_err(&pdev->dev, "Failed to get gpio io resource.\n");
  633. return -EINVAL;
  634. }
  635. gpio_dev->base = devm_ioremap_nocache(&pdev->dev, res->start,
  636. resource_size(res));
  637. if (IS_ERR(gpio_dev->base))
  638. return PTR_ERR(gpio_dev->base);
  639. irq_base = platform_get_irq(pdev, 0);
  640. if (irq_base < 0) {
  641. dev_err(&pdev->dev, "Failed to get gpio IRQ.\n");
  642. return -EINVAL;
  643. }
  644. gpio_dev->pdev = pdev;
  645. gpio_dev->gc.direction_input = amd_gpio_direction_input;
  646. gpio_dev->gc.direction_output = amd_gpio_direction_output;
  647. gpio_dev->gc.get = amd_gpio_get_value;
  648. gpio_dev->gc.set = amd_gpio_set_value;
  649. gpio_dev->gc.set_debounce = amd_gpio_set_debounce;
  650. gpio_dev->gc.dbg_show = amd_gpio_dbg_show;
  651. gpio_dev->gc.base = 0;
  652. gpio_dev->gc.label = pdev->name;
  653. gpio_dev->gc.owner = THIS_MODULE;
  654. gpio_dev->gc.dev = &pdev->dev;
  655. gpio_dev->gc.ngpio = TOTAL_NUMBER_OF_PINS;
  656. #if defined(CONFIG_OF_GPIO)
  657. gpio_dev->gc.of_node = pdev->dev.of_node;
  658. #endif
  659. gpio_dev->groups = kerncz_groups;
  660. gpio_dev->ngroups = ARRAY_SIZE(kerncz_groups);
  661. amd_pinctrl_desc.name = dev_name(&pdev->dev);
  662. gpio_dev->pctrl = pinctrl_register(&amd_pinctrl_desc,
  663. &pdev->dev, gpio_dev);
  664. if (IS_ERR(gpio_dev->pctrl)) {
  665. dev_err(&pdev->dev, "Couldn't register pinctrl driver\n");
  666. return PTR_ERR(gpio_dev->pctrl);
  667. }
  668. ret = gpiochip_add(&gpio_dev->gc);
  669. if (ret)
  670. goto out1;
  671. ret = gpiochip_add_pin_range(&gpio_dev->gc, dev_name(&pdev->dev),
  672. 0, 0, TOTAL_NUMBER_OF_PINS);
  673. if (ret) {
  674. dev_err(&pdev->dev, "Failed to add pin range\n");
  675. goto out2;
  676. }
  677. ret = gpiochip_irqchip_add(&gpio_dev->gc,
  678. &amd_gpio_irqchip,
  679. 0,
  680. handle_simple_irq,
  681. IRQ_TYPE_NONE);
  682. if (ret) {
  683. dev_err(&pdev->dev, "could not add irqchip\n");
  684. ret = -ENODEV;
  685. goto out2;
  686. }
  687. gpiochip_set_chained_irqchip(&gpio_dev->gc,
  688. &amd_gpio_irqchip,
  689. irq_base,
  690. amd_gpio_irq_handler);
  691. platform_set_drvdata(pdev, gpio_dev);
  692. dev_dbg(&pdev->dev, "amd gpio driver loaded\n");
  693. return ret;
  694. out2:
  695. gpiochip_remove(&gpio_dev->gc);
  696. out1:
  697. pinctrl_unregister(gpio_dev->pctrl);
  698. return ret;
  699. }
  700. static int amd_gpio_remove(struct platform_device *pdev)
  701. {
  702. struct amd_gpio *gpio_dev;
  703. gpio_dev = platform_get_drvdata(pdev);
  704. gpiochip_remove(&gpio_dev->gc);
  705. pinctrl_unregister(gpio_dev->pctrl);
  706. return 0;
  707. }
  708. static const struct acpi_device_id amd_gpio_acpi_match[] = {
  709. { "AMD0030", 0 },
  710. { },
  711. };
  712. MODULE_DEVICE_TABLE(acpi, amd_gpio_acpi_match);
  713. static struct platform_driver amd_gpio_driver = {
  714. .driver = {
  715. .name = "amd_gpio",
  716. .acpi_match_table = ACPI_PTR(amd_gpio_acpi_match),
  717. },
  718. .probe = amd_gpio_probe,
  719. .remove = amd_gpio_remove,
  720. };
  721. module_platform_driver(amd_gpio_driver);
  722. MODULE_LICENSE("GPL v2");
  723. MODULE_AUTHOR("Ken Xue <Ken.Xue@amd.com>, Jeff Wu <Jeff.Wu@amd.com>");
  724. MODULE_DESCRIPTION("AMD GPIO pinctrl driver");