pfc-sh7786.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818
  1. /*
  2. * SH7786 Pinmux
  3. *
  4. * Copyright (C) 2008, 2009 Renesas Solutions Corp.
  5. * Kuninori Morimoto <morimoto.kuninori@renesas.com>
  6. *
  7. * Based on SH7785 pinmux
  8. *
  9. * Copyright (C) 2008 Magnus Damm
  10. *
  11. * This file is subject to the terms and conditions of the GNU General Public
  12. * License. See the file "COPYING" in the main directory of this archive
  13. * for more details.
  14. */
  15. #include <linux/init.h>
  16. #include <linux/kernel.h>
  17. #include <cpu/sh7786.h>
  18. #include "sh_pfc.h"
  19. enum {
  20. PINMUX_RESERVED = 0,
  21. PINMUX_DATA_BEGIN,
  22. PA7_DATA, PA6_DATA, PA5_DATA, PA4_DATA,
  23. PA3_DATA, PA2_DATA, PA1_DATA, PA0_DATA,
  24. PB7_DATA, PB6_DATA, PB5_DATA, PB4_DATA,
  25. PB3_DATA, PB2_DATA, PB1_DATA, PB0_DATA,
  26. PC7_DATA, PC6_DATA, PC5_DATA, PC4_DATA,
  27. PC3_DATA, PC2_DATA, PC1_DATA, PC0_DATA,
  28. PD7_DATA, PD6_DATA, PD5_DATA, PD4_DATA,
  29. PD3_DATA, PD2_DATA, PD1_DATA, PD0_DATA,
  30. PE7_DATA, PE6_DATA,
  31. PF7_DATA, PF6_DATA, PF5_DATA, PF4_DATA,
  32. PF3_DATA, PF2_DATA, PF1_DATA, PF0_DATA,
  33. PG7_DATA, PG6_DATA, PG5_DATA,
  34. PH7_DATA, PH6_DATA, PH5_DATA, PH4_DATA,
  35. PH3_DATA, PH2_DATA, PH1_DATA, PH0_DATA,
  36. PJ7_DATA, PJ6_DATA, PJ5_DATA, PJ4_DATA,
  37. PJ3_DATA, PJ2_DATA, PJ1_DATA,
  38. PINMUX_DATA_END,
  39. PINMUX_INPUT_BEGIN,
  40. PA7_IN, PA6_IN, PA5_IN, PA4_IN,
  41. PA3_IN, PA2_IN, PA1_IN, PA0_IN,
  42. PB7_IN, PB6_IN, PB5_IN, PB4_IN,
  43. PB3_IN, PB2_IN, PB1_IN, PB0_IN,
  44. PC7_IN, PC6_IN, PC5_IN, PC4_IN,
  45. PC3_IN, PC2_IN, PC1_IN, PC0_IN,
  46. PD7_IN, PD6_IN, PD5_IN, PD4_IN,
  47. PD3_IN, PD2_IN, PD1_IN, PD0_IN,
  48. PE7_IN, PE6_IN,
  49. PF7_IN, PF6_IN, PF5_IN, PF4_IN,
  50. PF3_IN, PF2_IN, PF1_IN, PF0_IN,
  51. PG7_IN, PG6_IN, PG5_IN,
  52. PH7_IN, PH6_IN, PH5_IN, PH4_IN,
  53. PH3_IN, PH2_IN, PH1_IN, PH0_IN,
  54. PJ7_IN, PJ6_IN, PJ5_IN, PJ4_IN,
  55. PJ3_IN, PJ2_IN, PJ1_IN,
  56. PINMUX_INPUT_END,
  57. PINMUX_OUTPUT_BEGIN,
  58. PA7_OUT, PA6_OUT, PA5_OUT, PA4_OUT,
  59. PA3_OUT, PA2_OUT, PA1_OUT, PA0_OUT,
  60. PB7_OUT, PB6_OUT, PB5_OUT, PB4_OUT,
  61. PB3_OUT, PB2_OUT, PB1_OUT, PB0_OUT,
  62. PC7_OUT, PC6_OUT, PC5_OUT, PC4_OUT,
  63. PC3_OUT, PC2_OUT, PC1_OUT, PC0_OUT,
  64. PD7_OUT, PD6_OUT, PD5_OUT, PD4_OUT,
  65. PD3_OUT, PD2_OUT, PD1_OUT, PD0_OUT,
  66. PE7_OUT, PE6_OUT,
  67. PF7_OUT, PF6_OUT, PF5_OUT, PF4_OUT,
  68. PF3_OUT, PF2_OUT, PF1_OUT, PF0_OUT,
  69. PG7_OUT, PG6_OUT, PG5_OUT,
  70. PH7_OUT, PH6_OUT, PH5_OUT, PH4_OUT,
  71. PH3_OUT, PH2_OUT, PH1_OUT, PH0_OUT,
  72. PJ7_OUT, PJ6_OUT, PJ5_OUT, PJ4_OUT,
  73. PJ3_OUT, PJ2_OUT, PJ1_OUT,
  74. PINMUX_OUTPUT_END,
  75. PINMUX_FUNCTION_BEGIN,
  76. PA7_FN, PA6_FN, PA5_FN, PA4_FN,
  77. PA3_FN, PA2_FN, PA1_FN, PA0_FN,
  78. PB7_FN, PB6_FN, PB5_FN, PB4_FN,
  79. PB3_FN, PB2_FN, PB1_FN, PB0_FN,
  80. PC7_FN, PC6_FN, PC5_FN, PC4_FN,
  81. PC3_FN, PC2_FN, PC1_FN, PC0_FN,
  82. PD7_FN, PD6_FN, PD5_FN, PD4_FN,
  83. PD3_FN, PD2_FN, PD1_FN, PD0_FN,
  84. PE7_FN, PE6_FN,
  85. PF7_FN, PF6_FN, PF5_FN, PF4_FN,
  86. PF3_FN, PF2_FN, PF1_FN, PF0_FN,
  87. PG7_FN, PG6_FN, PG5_FN,
  88. PH7_FN, PH6_FN, PH5_FN, PH4_FN,
  89. PH3_FN, PH2_FN, PH1_FN, PH0_FN,
  90. PJ7_FN, PJ6_FN, PJ5_FN, PJ4_FN,
  91. PJ3_FN, PJ2_FN, PJ1_FN,
  92. P1MSEL14_0, P1MSEL14_1,
  93. P1MSEL13_0, P1MSEL13_1,
  94. P1MSEL12_0, P1MSEL12_1,
  95. P1MSEL11_0, P1MSEL11_1,
  96. P1MSEL10_0, P1MSEL10_1,
  97. P1MSEL9_0, P1MSEL9_1,
  98. P1MSEL8_0, P1MSEL8_1,
  99. P1MSEL7_0, P1MSEL7_1,
  100. P1MSEL6_0, P1MSEL6_1,
  101. P1MSEL5_0, P1MSEL5_1,
  102. P1MSEL4_0, P1MSEL4_1,
  103. P1MSEL3_0, P1MSEL3_1,
  104. P1MSEL2_0, P1MSEL2_1,
  105. P1MSEL1_0, P1MSEL1_1,
  106. P1MSEL0_0, P1MSEL0_1,
  107. P2MSEL15_0, P2MSEL15_1,
  108. P2MSEL14_0, P2MSEL14_1,
  109. P2MSEL13_0, P2MSEL13_1,
  110. P2MSEL12_0, P2MSEL12_1,
  111. P2MSEL11_0, P2MSEL11_1,
  112. P2MSEL10_0, P2MSEL10_1,
  113. P2MSEL9_0, P2MSEL9_1,
  114. P2MSEL8_0, P2MSEL8_1,
  115. P2MSEL7_0, P2MSEL7_1,
  116. P2MSEL6_0, P2MSEL6_1,
  117. P2MSEL5_0, P2MSEL5_1,
  118. P2MSEL4_0, P2MSEL4_1,
  119. P2MSEL3_0, P2MSEL3_1,
  120. P2MSEL2_0, P2MSEL2_1,
  121. P2MSEL1_0, P2MSEL1_1,
  122. P2MSEL0_0, P2MSEL0_1,
  123. PINMUX_FUNCTION_END,
  124. PINMUX_MARK_BEGIN,
  125. DCLKIN_MARK, DCLKOUT_MARK, ODDF_MARK,
  126. VSYNC_MARK, HSYNC_MARK, CDE_MARK, DISP_MARK,
  127. DR0_MARK, DR1_MARK, DR2_MARK, DR3_MARK, DR4_MARK, DR5_MARK,
  128. DG0_MARK, DG1_MARK, DG2_MARK, DG3_MARK, DG4_MARK, DG5_MARK,
  129. DB0_MARK, DB1_MARK, DB2_MARK, DB3_MARK, DB4_MARK, DB5_MARK,
  130. ETH_MAGIC_MARK, ETH_LINK_MARK, ETH_TX_ER_MARK, ETH_TX_EN_MARK,
  131. ETH_MDIO_MARK, ETH_RX_CLK_MARK, ETH_MDC_MARK, ETH_COL_MARK,
  132. ETH_TX_CLK_MARK, ETH_CRS_MARK, ETH_RX_DV_MARK, ETH_RX_ER_MARK,
  133. ETH_TXD3_MARK, ETH_TXD2_MARK, ETH_TXD1_MARK, ETH_TXD0_MARK,
  134. ETH_RXD3_MARK, ETH_RXD2_MARK, ETH_RXD1_MARK, ETH_RXD0_MARK,
  135. HSPI_CLK_MARK, HSPI_CS_MARK, HSPI_RX_MARK, HSPI_TX_MARK,
  136. SCIF0_CTS_MARK, SCIF0_RTS_MARK,
  137. SCIF0_SCK_MARK, SCIF0_RXD_MARK, SCIF0_TXD_MARK,
  138. SCIF1_SCK_MARK, SCIF1_RXD_MARK, SCIF1_TXD_MARK,
  139. SCIF3_SCK_MARK, SCIF3_RXD_MARK, SCIF3_TXD_MARK,
  140. SCIF4_SCK_MARK, SCIF4_RXD_MARK, SCIF4_TXD_MARK,
  141. SCIF5_SCK_MARK, SCIF5_RXD_MARK, SCIF5_TXD_MARK,
  142. BREQ_MARK, IOIS16_MARK, CE2B_MARK, CE2A_MARK, BACK_MARK,
  143. FALE_MARK, FRB_MARK, FSTATUS_MARK,
  144. FSE_MARK, FCLE_MARK,
  145. DACK0_MARK, DACK1_MARK, DACK2_MARK, DACK3_MARK,
  146. DREQ0_MARK, DREQ1_MARK, DREQ2_MARK, DREQ3_MARK,
  147. DRAK0_MARK, DRAK1_MARK, DRAK2_MARK, DRAK3_MARK,
  148. USB_OVC1_MARK, USB_OVC0_MARK,
  149. USB_PENC1_MARK, USB_PENC0_MARK,
  150. HAC_RES_MARK,
  151. HAC1_SDOUT_MARK, HAC1_SDIN_MARK, HAC1_SYNC_MARK, HAC1_BITCLK_MARK,
  152. HAC0_SDOUT_MARK, HAC0_SDIN_MARK, HAC0_SYNC_MARK, HAC0_BITCLK_MARK,
  153. SSI0_SDATA_MARK, SSI0_SCK_MARK, SSI0_WS_MARK, SSI0_CLK_MARK,
  154. SSI1_SDATA_MARK, SSI1_SCK_MARK, SSI1_WS_MARK, SSI1_CLK_MARK,
  155. SSI2_SDATA_MARK, SSI2_SCK_MARK, SSI2_WS_MARK,
  156. SSI3_SDATA_MARK, SSI3_SCK_MARK, SSI3_WS_MARK,
  157. SDIF1CMD_MARK, SDIF1CD_MARK, SDIF1WP_MARK, SDIF1CLK_MARK,
  158. SDIF1D3_MARK, SDIF1D2_MARK, SDIF1D1_MARK, SDIF1D0_MARK,
  159. SDIF0CMD_MARK, SDIF0CD_MARK, SDIF0WP_MARK, SDIF0CLK_MARK,
  160. SDIF0D3_MARK, SDIF0D2_MARK, SDIF0D1_MARK, SDIF0D0_MARK,
  161. TCLK_MARK,
  162. IRL7_MARK, IRL6_MARK, IRL5_MARK, IRL4_MARK,
  163. PINMUX_MARK_END,
  164. };
  165. static const u16 pinmux_data[] = {
  166. /* PA GPIO */
  167. PINMUX_DATA(PA7_DATA, PA7_IN, PA7_OUT),
  168. PINMUX_DATA(PA6_DATA, PA6_IN, PA6_OUT),
  169. PINMUX_DATA(PA5_DATA, PA5_IN, PA5_OUT),
  170. PINMUX_DATA(PA4_DATA, PA4_IN, PA4_OUT),
  171. PINMUX_DATA(PA3_DATA, PA3_IN, PA3_OUT),
  172. PINMUX_DATA(PA2_DATA, PA2_IN, PA2_OUT),
  173. PINMUX_DATA(PA1_DATA, PA1_IN, PA1_OUT),
  174. PINMUX_DATA(PA0_DATA, PA0_IN, PA0_OUT),
  175. /* PB GPIO */
  176. PINMUX_DATA(PB7_DATA, PB7_IN, PB7_OUT),
  177. PINMUX_DATA(PB6_DATA, PB6_IN, PB6_OUT),
  178. PINMUX_DATA(PB5_DATA, PB5_IN, PB5_OUT),
  179. PINMUX_DATA(PB4_DATA, PB4_IN, PB4_OUT),
  180. PINMUX_DATA(PB3_DATA, PB3_IN, PB3_OUT),
  181. PINMUX_DATA(PB2_DATA, PB2_IN, PB2_OUT),
  182. PINMUX_DATA(PB1_DATA, PB1_IN, PB1_OUT),
  183. PINMUX_DATA(PB0_DATA, PB0_IN, PB0_OUT),
  184. /* PC GPIO */
  185. PINMUX_DATA(PC7_DATA, PC7_IN, PC7_OUT),
  186. PINMUX_DATA(PC6_DATA, PC6_IN, PC6_OUT),
  187. PINMUX_DATA(PC5_DATA, PC5_IN, PC5_OUT),
  188. PINMUX_DATA(PC4_DATA, PC4_IN, PC4_OUT),
  189. PINMUX_DATA(PC3_DATA, PC3_IN, PC3_OUT),
  190. PINMUX_DATA(PC2_DATA, PC2_IN, PC2_OUT),
  191. PINMUX_DATA(PC1_DATA, PC1_IN, PC1_OUT),
  192. PINMUX_DATA(PC0_DATA, PC0_IN, PC0_OUT),
  193. /* PD GPIO */
  194. PINMUX_DATA(PD7_DATA, PD7_IN, PD7_OUT),
  195. PINMUX_DATA(PD6_DATA, PD6_IN, PD6_OUT),
  196. PINMUX_DATA(PD5_DATA, PD5_IN, PD5_OUT),
  197. PINMUX_DATA(PD4_DATA, PD4_IN, PD4_OUT),
  198. PINMUX_DATA(PD3_DATA, PD3_IN, PD3_OUT),
  199. PINMUX_DATA(PD2_DATA, PD2_IN, PD2_OUT),
  200. PINMUX_DATA(PD1_DATA, PD1_IN, PD1_OUT),
  201. PINMUX_DATA(PD0_DATA, PD0_IN, PD0_OUT),
  202. /* PE GPIO */
  203. PINMUX_DATA(PE7_DATA, PE7_IN, PE7_OUT),
  204. PINMUX_DATA(PE6_DATA, PE6_IN, PE6_OUT),
  205. /* PF GPIO */
  206. PINMUX_DATA(PF7_DATA, PF7_IN, PF7_OUT),
  207. PINMUX_DATA(PF6_DATA, PF6_IN, PF6_OUT),
  208. PINMUX_DATA(PF5_DATA, PF5_IN, PF5_OUT),
  209. PINMUX_DATA(PF4_DATA, PF4_IN, PF4_OUT),
  210. PINMUX_DATA(PF3_DATA, PF3_IN, PF3_OUT),
  211. PINMUX_DATA(PF2_DATA, PF2_IN, PF2_OUT),
  212. PINMUX_DATA(PF1_DATA, PF1_IN, PF1_OUT),
  213. PINMUX_DATA(PF0_DATA, PF0_IN, PF0_OUT),
  214. /* PG GPIO */
  215. PINMUX_DATA(PG7_DATA, PG7_IN, PG7_OUT),
  216. PINMUX_DATA(PG6_DATA, PG6_IN, PG6_OUT),
  217. PINMUX_DATA(PG5_DATA, PG5_IN, PG5_OUT),
  218. /* PH GPIO */
  219. PINMUX_DATA(PH7_DATA, PH7_IN, PH7_OUT),
  220. PINMUX_DATA(PH6_DATA, PH6_IN, PH6_OUT),
  221. PINMUX_DATA(PH5_DATA, PH5_IN, PH5_OUT),
  222. PINMUX_DATA(PH4_DATA, PH4_IN, PH4_OUT),
  223. PINMUX_DATA(PH3_DATA, PH3_IN, PH3_OUT),
  224. PINMUX_DATA(PH2_DATA, PH2_IN, PH2_OUT),
  225. PINMUX_DATA(PH1_DATA, PH1_IN, PH1_OUT),
  226. PINMUX_DATA(PH0_DATA, PH0_IN, PH0_OUT),
  227. /* PJ GPIO */
  228. PINMUX_DATA(PJ7_DATA, PJ7_IN, PJ7_OUT),
  229. PINMUX_DATA(PJ6_DATA, PJ6_IN, PJ6_OUT),
  230. PINMUX_DATA(PJ5_DATA, PJ5_IN, PJ5_OUT),
  231. PINMUX_DATA(PJ4_DATA, PJ4_IN, PJ4_OUT),
  232. PINMUX_DATA(PJ3_DATA, PJ3_IN, PJ3_OUT),
  233. PINMUX_DATA(PJ2_DATA, PJ2_IN, PJ2_OUT),
  234. PINMUX_DATA(PJ1_DATA, PJ1_IN, PJ1_OUT),
  235. /* PA FN */
  236. PINMUX_DATA(CDE_MARK, P1MSEL2_0, PA7_FN),
  237. PINMUX_DATA(DISP_MARK, P1MSEL2_0, PA6_FN),
  238. PINMUX_DATA(DR5_MARK, P1MSEL2_0, PA5_FN),
  239. PINMUX_DATA(DR4_MARK, P1MSEL2_0, PA4_FN),
  240. PINMUX_DATA(DR3_MARK, P1MSEL2_0, PA3_FN),
  241. PINMUX_DATA(DR2_MARK, P1MSEL2_0, PA2_FN),
  242. PINMUX_DATA(DR1_MARK, P1MSEL2_0, PA1_FN),
  243. PINMUX_DATA(DR0_MARK, P1MSEL2_0, PA0_FN),
  244. PINMUX_DATA(ETH_MAGIC_MARK, P1MSEL2_1, PA7_FN),
  245. PINMUX_DATA(ETH_LINK_MARK, P1MSEL2_1, PA6_FN),
  246. PINMUX_DATA(ETH_TX_ER_MARK, P1MSEL2_1, PA5_FN),
  247. PINMUX_DATA(ETH_TX_EN_MARK, P1MSEL2_1, PA4_FN),
  248. PINMUX_DATA(ETH_TXD3_MARK, P1MSEL2_1, PA3_FN),
  249. PINMUX_DATA(ETH_TXD2_MARK, P1MSEL2_1, PA2_FN),
  250. PINMUX_DATA(ETH_TXD1_MARK, P1MSEL2_1, PA1_FN),
  251. PINMUX_DATA(ETH_TXD0_MARK, P1MSEL2_1, PA0_FN),
  252. /* PB FN */
  253. PINMUX_DATA(VSYNC_MARK, P1MSEL3_0, PB7_FN),
  254. PINMUX_DATA(ODDF_MARK, P1MSEL3_0, PB6_FN),
  255. PINMUX_DATA(DG5_MARK, P1MSEL2_0, PB5_FN),
  256. PINMUX_DATA(DG4_MARK, P1MSEL2_0, PB4_FN),
  257. PINMUX_DATA(DG3_MARK, P1MSEL2_0, PB3_FN),
  258. PINMUX_DATA(DG2_MARK, P1MSEL2_0, PB2_FN),
  259. PINMUX_DATA(DG1_MARK, P1MSEL2_0, PB1_FN),
  260. PINMUX_DATA(DG0_MARK, P1MSEL2_0, PB0_FN),
  261. PINMUX_DATA(HSPI_CLK_MARK, P1MSEL3_1, PB7_FN),
  262. PINMUX_DATA(HSPI_CS_MARK, P1MSEL3_1, PB6_FN),
  263. PINMUX_DATA(ETH_MDIO_MARK, P1MSEL2_1, PB5_FN),
  264. PINMUX_DATA(ETH_RX_CLK_MARK, P1MSEL2_1, PB4_FN),
  265. PINMUX_DATA(ETH_MDC_MARK, P1MSEL2_1, PB3_FN),
  266. PINMUX_DATA(ETH_COL_MARK, P1MSEL2_1, PB2_FN),
  267. PINMUX_DATA(ETH_TX_CLK_MARK, P1MSEL2_1, PB1_FN),
  268. PINMUX_DATA(ETH_CRS_MARK, P1MSEL2_1, PB0_FN),
  269. /* PC FN */
  270. PINMUX_DATA(DCLKIN_MARK, P1MSEL3_0, PC7_FN),
  271. PINMUX_DATA(HSYNC_MARK, P1MSEL3_0, PC6_FN),
  272. PINMUX_DATA(DB5_MARK, P1MSEL2_0, PC5_FN),
  273. PINMUX_DATA(DB4_MARK, P1MSEL2_0, PC4_FN),
  274. PINMUX_DATA(DB3_MARK, P1MSEL2_0, PC3_FN),
  275. PINMUX_DATA(DB2_MARK, P1MSEL2_0, PC2_FN),
  276. PINMUX_DATA(DB1_MARK, P1MSEL2_0, PC1_FN),
  277. PINMUX_DATA(DB0_MARK, P1MSEL2_0, PC0_FN),
  278. PINMUX_DATA(HSPI_RX_MARK, P1MSEL3_1, PC7_FN),
  279. PINMUX_DATA(HSPI_TX_MARK, P1MSEL3_1, PC6_FN),
  280. PINMUX_DATA(ETH_RXD3_MARK, P1MSEL2_1, PC5_FN),
  281. PINMUX_DATA(ETH_RXD2_MARK, P1MSEL2_1, PC4_FN),
  282. PINMUX_DATA(ETH_RXD1_MARK, P1MSEL2_1, PC3_FN),
  283. PINMUX_DATA(ETH_RXD0_MARK, P1MSEL2_1, PC2_FN),
  284. PINMUX_DATA(ETH_RX_DV_MARK, P1MSEL2_1, PC1_FN),
  285. PINMUX_DATA(ETH_RX_ER_MARK, P1MSEL2_1, PC0_FN),
  286. /* PD FN */
  287. PINMUX_DATA(DCLKOUT_MARK, PD7_FN),
  288. PINMUX_DATA(SCIF1_SCK_MARK, PD6_FN),
  289. PINMUX_DATA(SCIF1_RXD_MARK, PD5_FN),
  290. PINMUX_DATA(SCIF1_TXD_MARK, PD4_FN),
  291. PINMUX_DATA(DACK1_MARK, P1MSEL13_1, P1MSEL12_0, PD3_FN),
  292. PINMUX_DATA(BACK_MARK, P1MSEL13_0, P1MSEL12_1, PD3_FN),
  293. PINMUX_DATA(FALE_MARK, P1MSEL13_0, P1MSEL12_0, PD3_FN),
  294. PINMUX_DATA(DACK0_MARK, P1MSEL14_1, PD2_FN),
  295. PINMUX_DATA(FCLE_MARK, P1MSEL14_0, PD2_FN),
  296. PINMUX_DATA(DREQ1_MARK, P1MSEL10_0, P1MSEL9_1, PD1_FN),
  297. PINMUX_DATA(BREQ_MARK, P1MSEL10_1, P1MSEL9_0, PD1_FN),
  298. PINMUX_DATA(USB_OVC1_MARK, P1MSEL10_0, P1MSEL9_0, PD1_FN),
  299. PINMUX_DATA(DREQ0_MARK, P1MSEL11_1, PD0_FN),
  300. PINMUX_DATA(USB_OVC0_MARK, P1MSEL11_0, PD0_FN),
  301. /* PE FN */
  302. PINMUX_DATA(USB_PENC1_MARK, PE7_FN),
  303. PINMUX_DATA(USB_PENC0_MARK, PE6_FN),
  304. /* PF FN */
  305. PINMUX_DATA(HAC1_SDOUT_MARK, P2MSEL15_0, P2MSEL14_0, PF7_FN),
  306. PINMUX_DATA(HAC1_SDIN_MARK, P2MSEL15_0, P2MSEL14_0, PF6_FN),
  307. PINMUX_DATA(HAC1_SYNC_MARK, P2MSEL15_0, P2MSEL14_0, PF5_FN),
  308. PINMUX_DATA(HAC1_BITCLK_MARK, P2MSEL15_0, P2MSEL14_0, PF4_FN),
  309. PINMUX_DATA(HAC0_SDOUT_MARK, P2MSEL13_0, P2MSEL12_0, PF3_FN),
  310. PINMUX_DATA(HAC0_SDIN_MARK, P2MSEL13_0, P2MSEL12_0, PF2_FN),
  311. PINMUX_DATA(HAC0_SYNC_MARK, P2MSEL13_0, P2MSEL12_0, PF1_FN),
  312. PINMUX_DATA(HAC0_BITCLK_MARK, P2MSEL13_0, P2MSEL12_0, PF0_FN),
  313. PINMUX_DATA(SSI1_SDATA_MARK, P2MSEL15_0, P2MSEL14_1, PF7_FN),
  314. PINMUX_DATA(SSI1_SCK_MARK, P2MSEL15_0, P2MSEL14_1, PF6_FN),
  315. PINMUX_DATA(SSI1_WS_MARK, P2MSEL15_0, P2MSEL14_1, PF5_FN),
  316. PINMUX_DATA(SSI1_CLK_MARK, P2MSEL15_0, P2MSEL14_1, PF4_FN),
  317. PINMUX_DATA(SSI0_SDATA_MARK, P2MSEL13_0, P2MSEL12_1, PF3_FN),
  318. PINMUX_DATA(SSI0_SCK_MARK, P2MSEL13_0, P2MSEL12_1, PF2_FN),
  319. PINMUX_DATA(SSI0_WS_MARK, P2MSEL13_0, P2MSEL12_1, PF1_FN),
  320. PINMUX_DATA(SSI0_CLK_MARK, P2MSEL13_0, P2MSEL12_1, PF0_FN),
  321. PINMUX_DATA(SDIF1CMD_MARK, P2MSEL15_1, P2MSEL14_0, PF7_FN),
  322. PINMUX_DATA(SDIF1CD_MARK, P2MSEL15_1, P2MSEL14_0, PF6_FN),
  323. PINMUX_DATA(SDIF1WP_MARK, P2MSEL15_1, P2MSEL14_0, PF5_FN),
  324. PINMUX_DATA(SDIF1CLK_MARK, P2MSEL15_1, P2MSEL14_0, PF4_FN),
  325. PINMUX_DATA(SDIF1D3_MARK, P2MSEL13_1, P2MSEL12_0, PF3_FN),
  326. PINMUX_DATA(SDIF1D2_MARK, P2MSEL13_1, P2MSEL12_0, PF2_FN),
  327. PINMUX_DATA(SDIF1D1_MARK, P2MSEL13_1, P2MSEL12_0, PF1_FN),
  328. PINMUX_DATA(SDIF1D0_MARK, P2MSEL13_1, P2MSEL12_0, PF0_FN),
  329. /* PG FN */
  330. PINMUX_DATA(SCIF3_SCK_MARK, P1MSEL8_0, PG7_FN),
  331. PINMUX_DATA(SSI2_SDATA_MARK, P1MSEL8_1, PG7_FN),
  332. PINMUX_DATA(SCIF3_RXD_MARK, P1MSEL7_0, P1MSEL6_0, PG6_FN),
  333. PINMUX_DATA(SSI2_SCK_MARK, P1MSEL7_1, P1MSEL6_0, PG6_FN),
  334. PINMUX_DATA(TCLK_MARK, P1MSEL7_0, P1MSEL6_1, PG6_FN),
  335. PINMUX_DATA(SCIF3_TXD_MARK, P1MSEL5_0, P1MSEL4_0, PG5_FN),
  336. PINMUX_DATA(SSI2_WS_MARK, P1MSEL5_1, P1MSEL4_0, PG5_FN),
  337. PINMUX_DATA(HAC_RES_MARK, P1MSEL5_0, P1MSEL4_1, PG5_FN),
  338. /* PH FN */
  339. PINMUX_DATA(DACK3_MARK, P2MSEL4_0, PH7_FN),
  340. PINMUX_DATA(SDIF0CMD_MARK, P2MSEL4_1, PH7_FN),
  341. PINMUX_DATA(DACK2_MARK, P2MSEL4_0, PH6_FN),
  342. PINMUX_DATA(SDIF0CD_MARK, P2MSEL4_1, PH6_FN),
  343. PINMUX_DATA(DREQ3_MARK, P2MSEL4_0, PH5_FN),
  344. PINMUX_DATA(SDIF0WP_MARK, P2MSEL4_1, PH5_FN),
  345. PINMUX_DATA(DREQ2_MARK, P2MSEL3_0, P2MSEL2_1, PH4_FN),
  346. PINMUX_DATA(SDIF0CLK_MARK, P2MSEL3_1, P2MSEL2_0, PH4_FN),
  347. PINMUX_DATA(SCIF0_CTS_MARK, P2MSEL3_0, P2MSEL2_0, PH4_FN),
  348. PINMUX_DATA(SDIF0D3_MARK, P2MSEL1_1, P2MSEL0_0, PH3_FN),
  349. PINMUX_DATA(SCIF0_RTS_MARK, P2MSEL1_0, P2MSEL0_0, PH3_FN),
  350. PINMUX_DATA(IRL7_MARK, P2MSEL1_0, P2MSEL0_1, PH3_FN),
  351. PINMUX_DATA(SDIF0D2_MARK, P2MSEL1_1, P2MSEL0_0, PH2_FN),
  352. PINMUX_DATA(SCIF0_SCK_MARK, P2MSEL1_0, P2MSEL0_0, PH2_FN),
  353. PINMUX_DATA(IRL6_MARK, P2MSEL1_0, P2MSEL0_1, PH2_FN),
  354. PINMUX_DATA(SDIF0D1_MARK, P2MSEL1_1, P2MSEL0_0, PH1_FN),
  355. PINMUX_DATA(SCIF0_RXD_MARK, P2MSEL1_0, P2MSEL0_0, PH1_FN),
  356. PINMUX_DATA(IRL5_MARK, P2MSEL1_0, P2MSEL0_1, PH1_FN),
  357. PINMUX_DATA(SDIF0D0_MARK, P2MSEL1_1, P2MSEL0_0, PH0_FN),
  358. PINMUX_DATA(SCIF0_TXD_MARK, P2MSEL1_0, P2MSEL0_0, PH0_FN),
  359. PINMUX_DATA(IRL4_MARK, P2MSEL1_0, P2MSEL0_1, PH0_FN),
  360. /* PJ FN */
  361. PINMUX_DATA(SCIF5_SCK_MARK, P2MSEL11_1, PJ7_FN),
  362. PINMUX_DATA(FRB_MARK, P2MSEL11_0, PJ7_FN),
  363. PINMUX_DATA(SCIF5_RXD_MARK, P2MSEL10_0, PJ6_FN),
  364. PINMUX_DATA(IOIS16_MARK, P2MSEL10_1, PJ6_FN),
  365. PINMUX_DATA(SCIF5_TXD_MARK, P2MSEL10_0, PJ5_FN),
  366. PINMUX_DATA(CE2B_MARK, P2MSEL10_1, PJ5_FN),
  367. PINMUX_DATA(DRAK3_MARK, P2MSEL7_0, PJ4_FN),
  368. PINMUX_DATA(CE2A_MARK, P2MSEL7_1, PJ4_FN),
  369. PINMUX_DATA(SCIF4_SCK_MARK, P2MSEL9_0, P2MSEL8_0, PJ3_FN),
  370. PINMUX_DATA(DRAK2_MARK, P2MSEL9_0, P2MSEL8_1, PJ3_FN),
  371. PINMUX_DATA(SSI3_WS_MARK, P2MSEL9_1, P2MSEL8_0, PJ3_FN),
  372. PINMUX_DATA(SCIF4_RXD_MARK, P2MSEL6_1, P2MSEL5_0, PJ2_FN),
  373. PINMUX_DATA(DRAK1_MARK, P2MSEL6_0, P2MSEL5_1, PJ2_FN),
  374. PINMUX_DATA(FSTATUS_MARK, P2MSEL6_0, P2MSEL5_0, PJ2_FN),
  375. PINMUX_DATA(SSI3_SDATA_MARK, P2MSEL6_1, P2MSEL5_1, PJ2_FN),
  376. PINMUX_DATA(SCIF4_TXD_MARK, P2MSEL6_1, P2MSEL5_0, PJ1_FN),
  377. PINMUX_DATA(DRAK0_MARK, P2MSEL6_0, P2MSEL5_1, PJ1_FN),
  378. PINMUX_DATA(FSE_MARK, P2MSEL6_0, P2MSEL5_0, PJ1_FN),
  379. PINMUX_DATA(SSI3_SCK_MARK, P2MSEL6_1, P2MSEL5_1, PJ1_FN),
  380. };
  381. static const struct sh_pfc_pin pinmux_pins[] = {
  382. /* PA */
  383. PINMUX_GPIO(PA7),
  384. PINMUX_GPIO(PA6),
  385. PINMUX_GPIO(PA5),
  386. PINMUX_GPIO(PA4),
  387. PINMUX_GPIO(PA3),
  388. PINMUX_GPIO(PA2),
  389. PINMUX_GPIO(PA1),
  390. PINMUX_GPIO(PA0),
  391. /* PB */
  392. PINMUX_GPIO(PB7),
  393. PINMUX_GPIO(PB6),
  394. PINMUX_GPIO(PB5),
  395. PINMUX_GPIO(PB4),
  396. PINMUX_GPIO(PB3),
  397. PINMUX_GPIO(PB2),
  398. PINMUX_GPIO(PB1),
  399. PINMUX_GPIO(PB0),
  400. /* PC */
  401. PINMUX_GPIO(PC7),
  402. PINMUX_GPIO(PC6),
  403. PINMUX_GPIO(PC5),
  404. PINMUX_GPIO(PC4),
  405. PINMUX_GPIO(PC3),
  406. PINMUX_GPIO(PC2),
  407. PINMUX_GPIO(PC1),
  408. PINMUX_GPIO(PC0),
  409. /* PD */
  410. PINMUX_GPIO(PD7),
  411. PINMUX_GPIO(PD6),
  412. PINMUX_GPIO(PD5),
  413. PINMUX_GPIO(PD4),
  414. PINMUX_GPIO(PD3),
  415. PINMUX_GPIO(PD2),
  416. PINMUX_GPIO(PD1),
  417. PINMUX_GPIO(PD0),
  418. /* PE */
  419. PINMUX_GPIO(PE7),
  420. PINMUX_GPIO(PE6),
  421. /* PF */
  422. PINMUX_GPIO(PF7),
  423. PINMUX_GPIO(PF6),
  424. PINMUX_GPIO(PF5),
  425. PINMUX_GPIO(PF4),
  426. PINMUX_GPIO(PF3),
  427. PINMUX_GPIO(PF2),
  428. PINMUX_GPIO(PF1),
  429. PINMUX_GPIO(PF0),
  430. /* PG */
  431. PINMUX_GPIO(PG7),
  432. PINMUX_GPIO(PG6),
  433. PINMUX_GPIO(PG5),
  434. /* PH */
  435. PINMUX_GPIO(PH7),
  436. PINMUX_GPIO(PH6),
  437. PINMUX_GPIO(PH5),
  438. PINMUX_GPIO(PH4),
  439. PINMUX_GPIO(PH3),
  440. PINMUX_GPIO(PH2),
  441. PINMUX_GPIO(PH1),
  442. PINMUX_GPIO(PH0),
  443. /* PJ */
  444. PINMUX_GPIO(PJ7),
  445. PINMUX_GPIO(PJ6),
  446. PINMUX_GPIO(PJ5),
  447. PINMUX_GPIO(PJ4),
  448. PINMUX_GPIO(PJ3),
  449. PINMUX_GPIO(PJ2),
  450. PINMUX_GPIO(PJ1),
  451. };
  452. #define PINMUX_FN_BASE ARRAY_SIZE(pinmux_pins)
  453. static const struct pinmux_func pinmux_func_gpios[] = {
  454. /* FN */
  455. GPIO_FN(CDE),
  456. GPIO_FN(ETH_MAGIC),
  457. GPIO_FN(DISP),
  458. GPIO_FN(ETH_LINK),
  459. GPIO_FN(DR5),
  460. GPIO_FN(ETH_TX_ER),
  461. GPIO_FN(DR4),
  462. GPIO_FN(ETH_TX_EN),
  463. GPIO_FN(DR3),
  464. GPIO_FN(ETH_TXD3),
  465. GPIO_FN(DR2),
  466. GPIO_FN(ETH_TXD2),
  467. GPIO_FN(DR1),
  468. GPIO_FN(ETH_TXD1),
  469. GPIO_FN(DR0),
  470. GPIO_FN(ETH_TXD0),
  471. GPIO_FN(VSYNC),
  472. GPIO_FN(HSPI_CLK),
  473. GPIO_FN(ODDF),
  474. GPIO_FN(HSPI_CS),
  475. GPIO_FN(DG5),
  476. GPIO_FN(ETH_MDIO),
  477. GPIO_FN(DG4),
  478. GPIO_FN(ETH_RX_CLK),
  479. GPIO_FN(DG3),
  480. GPIO_FN(ETH_MDC),
  481. GPIO_FN(DG2),
  482. GPIO_FN(ETH_COL),
  483. GPIO_FN(DG1),
  484. GPIO_FN(ETH_TX_CLK),
  485. GPIO_FN(DG0),
  486. GPIO_FN(ETH_CRS),
  487. GPIO_FN(DCLKIN),
  488. GPIO_FN(HSPI_RX),
  489. GPIO_FN(HSYNC),
  490. GPIO_FN(HSPI_TX),
  491. GPIO_FN(DB5),
  492. GPIO_FN(ETH_RXD3),
  493. GPIO_FN(DB4),
  494. GPIO_FN(ETH_RXD2),
  495. GPIO_FN(DB3),
  496. GPIO_FN(ETH_RXD1),
  497. GPIO_FN(DB2),
  498. GPIO_FN(ETH_RXD0),
  499. GPIO_FN(DB1),
  500. GPIO_FN(ETH_RX_DV),
  501. GPIO_FN(DB0),
  502. GPIO_FN(ETH_RX_ER),
  503. GPIO_FN(DCLKOUT),
  504. GPIO_FN(SCIF1_SCK),
  505. GPIO_FN(SCIF1_RXD),
  506. GPIO_FN(SCIF1_TXD),
  507. GPIO_FN(DACK1),
  508. GPIO_FN(BACK),
  509. GPIO_FN(FALE),
  510. GPIO_FN(DACK0),
  511. GPIO_FN(FCLE),
  512. GPIO_FN(DREQ1),
  513. GPIO_FN(BREQ),
  514. GPIO_FN(USB_OVC1),
  515. GPIO_FN(DREQ0),
  516. GPIO_FN(USB_OVC0),
  517. GPIO_FN(USB_PENC1),
  518. GPIO_FN(USB_PENC0),
  519. GPIO_FN(HAC1_SDOUT),
  520. GPIO_FN(SSI1_SDATA),
  521. GPIO_FN(SDIF1CMD),
  522. GPIO_FN(HAC1_SDIN),
  523. GPIO_FN(SSI1_SCK),
  524. GPIO_FN(SDIF1CD),
  525. GPIO_FN(HAC1_SYNC),
  526. GPIO_FN(SSI1_WS),
  527. GPIO_FN(SDIF1WP),
  528. GPIO_FN(HAC1_BITCLK),
  529. GPIO_FN(SSI1_CLK),
  530. GPIO_FN(SDIF1CLK),
  531. GPIO_FN(HAC0_SDOUT),
  532. GPIO_FN(SSI0_SDATA),
  533. GPIO_FN(SDIF1D3),
  534. GPIO_FN(HAC0_SDIN),
  535. GPIO_FN(SSI0_SCK),
  536. GPIO_FN(SDIF1D2),
  537. GPIO_FN(HAC0_SYNC),
  538. GPIO_FN(SSI0_WS),
  539. GPIO_FN(SDIF1D1),
  540. GPIO_FN(HAC0_BITCLK),
  541. GPIO_FN(SSI0_CLK),
  542. GPIO_FN(SDIF1D0),
  543. GPIO_FN(SCIF3_SCK),
  544. GPIO_FN(SSI2_SDATA),
  545. GPIO_FN(SCIF3_RXD),
  546. GPIO_FN(TCLK),
  547. GPIO_FN(SSI2_SCK),
  548. GPIO_FN(SCIF3_TXD),
  549. GPIO_FN(HAC_RES),
  550. GPIO_FN(SSI2_WS),
  551. GPIO_FN(DACK3),
  552. GPIO_FN(SDIF0CMD),
  553. GPIO_FN(DACK2),
  554. GPIO_FN(SDIF0CD),
  555. GPIO_FN(DREQ3),
  556. GPIO_FN(SDIF0WP),
  557. GPIO_FN(SCIF0_CTS),
  558. GPIO_FN(DREQ2),
  559. GPIO_FN(SDIF0CLK),
  560. GPIO_FN(SCIF0_RTS),
  561. GPIO_FN(IRL7),
  562. GPIO_FN(SDIF0D3),
  563. GPIO_FN(SCIF0_SCK),
  564. GPIO_FN(IRL6),
  565. GPIO_FN(SDIF0D2),
  566. GPIO_FN(SCIF0_RXD),
  567. GPIO_FN(IRL5),
  568. GPIO_FN(SDIF0D1),
  569. GPIO_FN(SCIF0_TXD),
  570. GPIO_FN(IRL4),
  571. GPIO_FN(SDIF0D0),
  572. GPIO_FN(SCIF5_SCK),
  573. GPIO_FN(FRB),
  574. GPIO_FN(SCIF5_RXD),
  575. GPIO_FN(IOIS16),
  576. GPIO_FN(SCIF5_TXD),
  577. GPIO_FN(CE2B),
  578. GPIO_FN(DRAK3),
  579. GPIO_FN(CE2A),
  580. GPIO_FN(SCIF4_SCK),
  581. GPIO_FN(DRAK2),
  582. GPIO_FN(SSI3_WS),
  583. GPIO_FN(SCIF4_RXD),
  584. GPIO_FN(DRAK1),
  585. GPIO_FN(SSI3_SDATA),
  586. GPIO_FN(FSTATUS),
  587. GPIO_FN(SCIF4_TXD),
  588. GPIO_FN(DRAK0),
  589. GPIO_FN(SSI3_SCK),
  590. GPIO_FN(FSE),
  591. };
  592. static const struct pinmux_cfg_reg pinmux_config_regs[] = {
  593. { PINMUX_CFG_REG("PACR", 0xffcc0000, 16, 2) {
  594. PA7_FN, PA7_OUT, PA7_IN, 0,
  595. PA6_FN, PA6_OUT, PA6_IN, 0,
  596. PA5_FN, PA5_OUT, PA5_IN, 0,
  597. PA4_FN, PA4_OUT, PA4_IN, 0,
  598. PA3_FN, PA3_OUT, PA3_IN, 0,
  599. PA2_FN, PA2_OUT, PA2_IN, 0,
  600. PA1_FN, PA1_OUT, PA1_IN, 0,
  601. PA0_FN, PA0_OUT, PA0_IN, 0 }
  602. },
  603. { PINMUX_CFG_REG("PBCR", 0xffcc0002, 16, 2) {
  604. PB7_FN, PB7_OUT, PB7_IN, 0,
  605. PB6_FN, PB6_OUT, PB6_IN, 0,
  606. PB5_FN, PB5_OUT, PB5_IN, 0,
  607. PB4_FN, PB4_OUT, PB4_IN, 0,
  608. PB3_FN, PB3_OUT, PB3_IN, 0,
  609. PB2_FN, PB2_OUT, PB2_IN, 0,
  610. PB1_FN, PB1_OUT, PB1_IN, 0,
  611. PB0_FN, PB0_OUT, PB0_IN, 0 }
  612. },
  613. { PINMUX_CFG_REG("PCCR", 0xffcc0004, 16, 2) {
  614. PC7_FN, PC7_OUT, PC7_IN, 0,
  615. PC6_FN, PC6_OUT, PC6_IN, 0,
  616. PC5_FN, PC5_OUT, PC5_IN, 0,
  617. PC4_FN, PC4_OUT, PC4_IN, 0,
  618. PC3_FN, PC3_OUT, PC3_IN, 0,
  619. PC2_FN, PC2_OUT, PC2_IN, 0,
  620. PC1_FN, PC1_OUT, PC1_IN, 0,
  621. PC0_FN, PC0_OUT, PC0_IN, 0 }
  622. },
  623. { PINMUX_CFG_REG("PDCR", 0xffcc0006, 16, 2) {
  624. PD7_FN, PD7_OUT, PD7_IN, 0,
  625. PD6_FN, PD6_OUT, PD6_IN, 0,
  626. PD5_FN, PD5_OUT, PD5_IN, 0,
  627. PD4_FN, PD4_OUT, PD4_IN, 0,
  628. PD3_FN, PD3_OUT, PD3_IN, 0,
  629. PD2_FN, PD2_OUT, PD2_IN, 0,
  630. PD1_FN, PD1_OUT, PD1_IN, 0,
  631. PD0_FN, PD0_OUT, PD0_IN, 0 }
  632. },
  633. { PINMUX_CFG_REG("PECR", 0xffcc0008, 16, 2) {
  634. PE7_FN, PE7_OUT, PE7_IN, 0,
  635. PE6_FN, PE6_OUT, PE6_IN, 0,
  636. 0, 0, 0, 0,
  637. 0, 0, 0, 0,
  638. 0, 0, 0, 0,
  639. 0, 0, 0, 0,
  640. 0, 0, 0, 0,
  641. 0, 0, 0, 0, }
  642. },
  643. { PINMUX_CFG_REG("PFCR", 0xffcc000a, 16, 2) {
  644. PF7_FN, PF7_OUT, PF7_IN, 0,
  645. PF6_FN, PF6_OUT, PF6_IN, 0,
  646. PF5_FN, PF5_OUT, PF5_IN, 0,
  647. PF4_FN, PF4_OUT, PF4_IN, 0,
  648. PF3_FN, PF3_OUT, PF3_IN, 0,
  649. PF2_FN, PF2_OUT, PF2_IN, 0,
  650. PF1_FN, PF1_OUT, PF1_IN, 0,
  651. PF0_FN, PF0_OUT, PF0_IN, 0 }
  652. },
  653. { PINMUX_CFG_REG("PGCR", 0xffcc000c, 16, 2) {
  654. PG7_FN, PG7_OUT, PG7_IN, 0,
  655. PG6_FN, PG6_OUT, PG6_IN, 0,
  656. PG5_FN, PG5_OUT, PG5_IN, 0,
  657. 0, 0, 0, 0,
  658. 0, 0, 0, 0,
  659. 0, 0, 0, 0,
  660. 0, 0, 0, 0,
  661. 0, 0, 0, 0, }
  662. },
  663. { PINMUX_CFG_REG("PHCR", 0xffcc000e, 16, 2) {
  664. PH7_FN, PH7_OUT, PH7_IN, 0,
  665. PH6_FN, PH6_OUT, PH6_IN, 0,
  666. PH5_FN, PH5_OUT, PH5_IN, 0,
  667. PH4_FN, PH4_OUT, PH4_IN, 0,
  668. PH3_FN, PH3_OUT, PH3_IN, 0,
  669. PH2_FN, PH2_OUT, PH2_IN, 0,
  670. PH1_FN, PH1_OUT, PH1_IN, 0,
  671. PH0_FN, PH0_OUT, PH0_IN, 0 }
  672. },
  673. { PINMUX_CFG_REG("PJCR", 0xffcc0010, 16, 2) {
  674. PJ7_FN, PJ7_OUT, PJ7_IN, 0,
  675. PJ6_FN, PJ6_OUT, PJ6_IN, 0,
  676. PJ5_FN, PJ5_OUT, PJ5_IN, 0,
  677. PJ4_FN, PJ4_OUT, PJ4_IN, 0,
  678. PJ3_FN, PJ3_OUT, PJ3_IN, 0,
  679. PJ2_FN, PJ2_OUT, PJ2_IN, 0,
  680. PJ1_FN, PJ1_OUT, PJ1_IN, 0,
  681. 0, 0, 0, 0, }
  682. },
  683. { PINMUX_CFG_REG("P1MSELR", 0xffcc0080, 16, 1) {
  684. 0, 0,
  685. P1MSEL14_0, P1MSEL14_1,
  686. P1MSEL13_0, P1MSEL13_1,
  687. P1MSEL12_0, P1MSEL12_1,
  688. P1MSEL11_0, P1MSEL11_1,
  689. P1MSEL10_0, P1MSEL10_1,
  690. P1MSEL9_0, P1MSEL9_1,
  691. P1MSEL8_0, P1MSEL8_1,
  692. P1MSEL7_0, P1MSEL7_1,
  693. P1MSEL6_0, P1MSEL6_1,
  694. P1MSEL5_0, P1MSEL5_1,
  695. P1MSEL4_0, P1MSEL4_1,
  696. P1MSEL3_0, P1MSEL3_1,
  697. P1MSEL2_0, P1MSEL2_1,
  698. P1MSEL1_0, P1MSEL1_1,
  699. P1MSEL0_0, P1MSEL0_1 }
  700. },
  701. { PINMUX_CFG_REG("P2MSELR", 0xffcc0082, 16, 1) {
  702. P2MSEL15_0, P2MSEL15_1,
  703. P2MSEL14_0, P2MSEL14_1,
  704. P2MSEL13_0, P2MSEL13_1,
  705. P2MSEL12_0, P2MSEL12_1,
  706. P2MSEL11_0, P2MSEL11_1,
  707. P2MSEL10_0, P2MSEL10_1,
  708. P2MSEL9_0, P2MSEL9_1,
  709. P2MSEL8_0, P2MSEL8_1,
  710. P2MSEL7_0, P2MSEL7_1,
  711. P2MSEL6_0, P2MSEL6_1,
  712. P2MSEL5_0, P2MSEL5_1,
  713. P2MSEL4_0, P2MSEL4_1,
  714. P2MSEL3_0, P2MSEL3_1,
  715. P2MSEL2_0, P2MSEL2_1,
  716. P2MSEL1_0, P2MSEL1_1,
  717. P2MSEL0_0, P2MSEL0_1 }
  718. },
  719. {}
  720. };
  721. static const struct pinmux_data_reg pinmux_data_regs[] = {
  722. { PINMUX_DATA_REG("PADR", 0xffcc0020, 8) {
  723. PA7_DATA, PA6_DATA, PA5_DATA, PA4_DATA,
  724. PA3_DATA, PA2_DATA, PA1_DATA, PA0_DATA }
  725. },
  726. { PINMUX_DATA_REG("PBDR", 0xffcc0022, 8) {
  727. PB7_DATA, PB6_DATA, PB5_DATA, PB4_DATA,
  728. PB3_DATA, PB2_DATA, PB1_DATA, PB0_DATA }
  729. },
  730. { PINMUX_DATA_REG("PCDR", 0xffcc0024, 8) {
  731. PC7_DATA, PC6_DATA, PC5_DATA, PC4_DATA,
  732. PC3_DATA, PC2_DATA, PC1_DATA, PC0_DATA }
  733. },
  734. { PINMUX_DATA_REG("PDDR", 0xffcc0026, 8) {
  735. PD7_DATA, PD6_DATA, PD5_DATA, PD4_DATA,
  736. PD3_DATA, PD2_DATA, PD1_DATA, PD0_DATA }
  737. },
  738. { PINMUX_DATA_REG("PEDR", 0xffcc0028, 8) {
  739. PE7_DATA, PE6_DATA,
  740. 0, 0, 0, 0, 0, 0 }
  741. },
  742. { PINMUX_DATA_REG("PFDR", 0xffcc002a, 8) {
  743. PF7_DATA, PF6_DATA, PF5_DATA, PF4_DATA,
  744. PF3_DATA, PF2_DATA, PF1_DATA, PF0_DATA }
  745. },
  746. { PINMUX_DATA_REG("PGDR", 0xffcc002c, 8) {
  747. PG7_DATA, PG6_DATA, PG5_DATA, 0,
  748. 0, 0, 0, 0 }
  749. },
  750. { PINMUX_DATA_REG("PHDR", 0xffcc002e, 8) {
  751. PH7_DATA, PH6_DATA, PH5_DATA, PH4_DATA,
  752. PH3_DATA, PH2_DATA, PH1_DATA, PH0_DATA }
  753. },
  754. { PINMUX_DATA_REG("PJDR", 0xffcc0030, 8) {
  755. PJ7_DATA, PJ6_DATA, PJ5_DATA, PJ4_DATA,
  756. PJ3_DATA, PJ2_DATA, PJ1_DATA, 0 }
  757. },
  758. { },
  759. };
  760. const struct sh_pfc_soc_info sh7786_pinmux_info = {
  761. .name = "sh7786_pfc",
  762. .input = { PINMUX_INPUT_BEGIN, PINMUX_INPUT_END },
  763. .output = { PINMUX_OUTPUT_BEGIN, PINMUX_OUTPUT_END },
  764. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  765. .pins = pinmux_pins,
  766. .nr_pins = ARRAY_SIZE(pinmux_pins),
  767. .func_gpios = pinmux_func_gpios,
  768. .nr_func_gpios = ARRAY_SIZE(pinmux_func_gpios),
  769. .cfg_regs = pinmux_config_regs,
  770. .data_regs = pinmux_data_regs,
  771. .pinmux_data = pinmux_data,
  772. .pinmux_data_size = ARRAY_SIZE(pinmux_data),
  773. };