sh_pfc.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354
  1. /*
  2. * SuperH Pin Function Controller Support
  3. *
  4. * Copyright (c) 2008 Magnus Damm
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file "COPYING" in the main directory of this archive
  8. * for more details.
  9. */
  10. #ifndef __SH_PFC_H
  11. #define __SH_PFC_H
  12. #include <linux/bug.h>
  13. #include <linux/pinctrl/pinconf-generic.h>
  14. #include <linux/stringify.h>
  15. enum {
  16. PINMUX_TYPE_NONE,
  17. PINMUX_TYPE_FUNCTION,
  18. PINMUX_TYPE_GPIO,
  19. PINMUX_TYPE_OUTPUT,
  20. PINMUX_TYPE_INPUT,
  21. };
  22. #define SH_PFC_PIN_CFG_INPUT (1 << 0)
  23. #define SH_PFC_PIN_CFG_OUTPUT (1 << 1)
  24. #define SH_PFC_PIN_CFG_PULL_UP (1 << 2)
  25. #define SH_PFC_PIN_CFG_PULL_DOWN (1 << 3)
  26. #define SH_PFC_PIN_CFG_IO_VOLTAGE (1 << 4)
  27. #define SH_PFC_PIN_CFG_NO_GPIO (1 << 31)
  28. struct sh_pfc_pin {
  29. u16 pin;
  30. u16 enum_id;
  31. const char *name;
  32. unsigned int configs;
  33. };
  34. #define SH_PFC_PIN_GROUP(n) \
  35. { \
  36. .name = #n, \
  37. .pins = n##_pins, \
  38. .mux = n##_mux, \
  39. .nr_pins = ARRAY_SIZE(n##_pins), \
  40. }
  41. struct sh_pfc_pin_group {
  42. const char *name;
  43. const unsigned int *pins;
  44. const unsigned int *mux;
  45. unsigned int nr_pins;
  46. };
  47. /*
  48. * Using union vin_data saves memory occupied by the VIN data pins.
  49. * VIN_DATA_PIN_GROUP() is a macro used to describe the VIN pin groups
  50. * in this case.
  51. */
  52. #define VIN_DATA_PIN_GROUP(n, s) \
  53. { \
  54. .name = #n#s, \
  55. .pins = n##_pins.data##s, \
  56. .mux = n##_mux.data##s, \
  57. .nr_pins = ARRAY_SIZE(n##_pins.data##s), \
  58. }
  59. union vin_data {
  60. unsigned int data24[24];
  61. unsigned int data20[20];
  62. unsigned int data16[16];
  63. unsigned int data12[12];
  64. unsigned int data10[10];
  65. unsigned int data8[8];
  66. unsigned int data4[4];
  67. };
  68. #define SH_PFC_FUNCTION(n) \
  69. { \
  70. .name = #n, \
  71. .groups = n##_groups, \
  72. .nr_groups = ARRAY_SIZE(n##_groups), \
  73. }
  74. struct sh_pfc_function {
  75. const char *name;
  76. const char * const *groups;
  77. unsigned int nr_groups;
  78. };
  79. struct pinmux_func {
  80. u16 enum_id;
  81. const char *name;
  82. };
  83. struct pinmux_cfg_reg {
  84. u32 reg;
  85. u8 reg_width, field_width;
  86. const u16 *enum_ids;
  87. const u8 *var_field_width;
  88. };
  89. #define PINMUX_CFG_REG(name, r, r_width, f_width) \
  90. .reg = r, .reg_width = r_width, .field_width = f_width, \
  91. .enum_ids = (const u16 [(r_width / f_width) * (1 << f_width)])
  92. #define PINMUX_CFG_REG_VAR(name, r, r_width, var_fw0, var_fwn...) \
  93. .reg = r, .reg_width = r_width, \
  94. .var_field_width = (const u8 [r_width]) \
  95. { var_fw0, var_fwn, 0 }, \
  96. .enum_ids = (const u16 [])
  97. struct pinmux_data_reg {
  98. u32 reg;
  99. u8 reg_width;
  100. const u16 *enum_ids;
  101. };
  102. #define PINMUX_DATA_REG(name, r, r_width) \
  103. .reg = r, .reg_width = r_width, \
  104. .enum_ids = (const u16 [r_width]) \
  105. struct pinmux_irq {
  106. const short *gpios;
  107. };
  108. #define PINMUX_IRQ(ids...) \
  109. { .gpios = (const short []) { ids, -1 } }
  110. struct pinmux_range {
  111. u16 begin;
  112. u16 end;
  113. u16 force;
  114. };
  115. struct sh_pfc;
  116. struct sh_pfc_soc_operations {
  117. int (*init)(struct sh_pfc *pfc);
  118. unsigned int (*get_bias)(struct sh_pfc *pfc, unsigned int pin);
  119. void (*set_bias)(struct sh_pfc *pfc, unsigned int pin,
  120. unsigned int bias);
  121. int (*get_io_voltage)(struct sh_pfc *pfc, unsigned int pin);
  122. int (*set_io_voltage)(struct sh_pfc *pfc, unsigned int pin,
  123. u16 voltage_mV);
  124. };
  125. struct sh_pfc_soc_info {
  126. const char *name;
  127. const struct sh_pfc_soc_operations *ops;
  128. struct pinmux_range input;
  129. struct pinmux_range output;
  130. struct pinmux_range function;
  131. const struct sh_pfc_pin *pins;
  132. unsigned int nr_pins;
  133. const struct sh_pfc_pin_group *groups;
  134. unsigned int nr_groups;
  135. const struct sh_pfc_function *functions;
  136. unsigned int nr_functions;
  137. #ifdef CONFIG_SUPERH
  138. const struct pinmux_func *func_gpios;
  139. unsigned int nr_func_gpios;
  140. #endif
  141. const struct pinmux_cfg_reg *cfg_regs;
  142. const struct pinmux_data_reg *data_regs;
  143. const u16 *pinmux_data;
  144. unsigned int pinmux_data_size;
  145. const struct pinmux_irq *gpio_irq;
  146. unsigned int gpio_irq_size;
  147. u32 unlock_reg;
  148. };
  149. /* -----------------------------------------------------------------------------
  150. * Helper macros to create pin and port lists
  151. */
  152. /*
  153. * sh_pfc_soc_info pinmux_data array macros
  154. */
  155. #define PINMUX_DATA(data_or_mark, ids...) data_or_mark, ids, 0
  156. #define PINMUX_IPSR_NOGP(ispr, fn) \
  157. PINMUX_DATA(fn##_MARK, FN_##fn)
  158. #define PINMUX_IPSR_DATA(ipsr, fn) \
  159. PINMUX_DATA(fn##_MARK, FN_##fn, FN_##ipsr)
  160. #define PINMUX_IPSR_NOGM(ispr, fn, ms) \
  161. PINMUX_DATA(fn##_MARK, FN_##fn, FN_##ms)
  162. #define PINMUX_IPSR_NOFN(ipsr, fn, ms) \
  163. PINMUX_DATA(fn##_MARK, FN_##ipsr, FN_##ms)
  164. #define PINMUX_IPSR_MSEL(ipsr, fn, ms) \
  165. PINMUX_DATA(fn##_MARK, FN_##ms, FN_##ipsr, FN_##fn)
  166. /*
  167. * GP port style (32 ports banks)
  168. */
  169. #define PORT_GP_CFG_1(bank, pin, fn, sfx, cfg) fn(bank, pin, GP_##bank##_##pin, sfx, cfg)
  170. #define PORT_GP_1(bank, pin, fn, sfx) PORT_GP_CFG_1(bank, pin, fn, sfx, 0)
  171. #define PORT_GP_CFG_32(bank, fn, sfx, cfg) \
  172. PORT_GP_CFG_1(bank, 0, fn, sfx, cfg), PORT_GP_CFG_1(bank, 1, fn, sfx, cfg), \
  173. PORT_GP_CFG_1(bank, 2, fn, sfx, cfg), PORT_GP_CFG_1(bank, 3, fn, sfx, cfg), \
  174. PORT_GP_CFG_1(bank, 4, fn, sfx, cfg), PORT_GP_CFG_1(bank, 5, fn, sfx, cfg), \
  175. PORT_GP_CFG_1(bank, 6, fn, sfx, cfg), PORT_GP_CFG_1(bank, 7, fn, sfx, cfg), \
  176. PORT_GP_CFG_1(bank, 8, fn, sfx, cfg), PORT_GP_CFG_1(bank, 9, fn, sfx, cfg), \
  177. PORT_GP_CFG_1(bank, 10, fn, sfx, cfg), PORT_GP_CFG_1(bank, 11, fn, sfx, cfg), \
  178. PORT_GP_CFG_1(bank, 12, fn, sfx, cfg), PORT_GP_CFG_1(bank, 13, fn, sfx, cfg), \
  179. PORT_GP_CFG_1(bank, 14, fn, sfx, cfg), PORT_GP_CFG_1(bank, 15, fn, sfx, cfg), \
  180. PORT_GP_CFG_1(bank, 16, fn, sfx, cfg), PORT_GP_CFG_1(bank, 17, fn, sfx, cfg), \
  181. PORT_GP_CFG_1(bank, 18, fn, sfx, cfg), PORT_GP_CFG_1(bank, 19, fn, sfx, cfg), \
  182. PORT_GP_CFG_1(bank, 20, fn, sfx, cfg), PORT_GP_CFG_1(bank, 21, fn, sfx, cfg), \
  183. PORT_GP_CFG_1(bank, 22, fn, sfx, cfg), PORT_GP_CFG_1(bank, 23, fn, sfx, cfg), \
  184. PORT_GP_CFG_1(bank, 24, fn, sfx, cfg), PORT_GP_CFG_1(bank, 25, fn, sfx, cfg), \
  185. PORT_GP_CFG_1(bank, 26, fn, sfx, cfg), PORT_GP_CFG_1(bank, 27, fn, sfx, cfg), \
  186. PORT_GP_CFG_1(bank, 28, fn, sfx, cfg), PORT_GP_CFG_1(bank, 29, fn, sfx, cfg), \
  187. PORT_GP_CFG_1(bank, 30, fn, sfx, cfg), PORT_GP_CFG_1(bank, 31, fn, sfx, cfg)
  188. #define PORT_GP_32(bank, fn, sfx) PORT_GP_CFG_32(bank, fn, sfx, 0)
  189. #define PORT_GP_32_REV(bank, fn, sfx) \
  190. PORT_GP_1(bank, 31, fn, sfx), PORT_GP_1(bank, 30, fn, sfx), \
  191. PORT_GP_1(bank, 29, fn, sfx), PORT_GP_1(bank, 28, fn, sfx), \
  192. PORT_GP_1(bank, 27, fn, sfx), PORT_GP_1(bank, 26, fn, sfx), \
  193. PORT_GP_1(bank, 25, fn, sfx), PORT_GP_1(bank, 24, fn, sfx), \
  194. PORT_GP_1(bank, 23, fn, sfx), PORT_GP_1(bank, 22, fn, sfx), \
  195. PORT_GP_1(bank, 21, fn, sfx), PORT_GP_1(bank, 20, fn, sfx), \
  196. PORT_GP_1(bank, 19, fn, sfx), PORT_GP_1(bank, 18, fn, sfx), \
  197. PORT_GP_1(bank, 17, fn, sfx), PORT_GP_1(bank, 16, fn, sfx), \
  198. PORT_GP_1(bank, 15, fn, sfx), PORT_GP_1(bank, 14, fn, sfx), \
  199. PORT_GP_1(bank, 13, fn, sfx), PORT_GP_1(bank, 12, fn, sfx), \
  200. PORT_GP_1(bank, 11, fn, sfx), PORT_GP_1(bank, 10, fn, sfx), \
  201. PORT_GP_1(bank, 9, fn, sfx), PORT_GP_1(bank, 8, fn, sfx), \
  202. PORT_GP_1(bank, 7, fn, sfx), PORT_GP_1(bank, 6, fn, sfx), \
  203. PORT_GP_1(bank, 5, fn, sfx), PORT_GP_1(bank, 4, fn, sfx), \
  204. PORT_GP_1(bank, 3, fn, sfx), PORT_GP_1(bank, 2, fn, sfx), \
  205. PORT_GP_1(bank, 1, fn, sfx), PORT_GP_1(bank, 0, fn, sfx)
  206. /* GP_ALL(suffix) - Expand to a list of GP_#_#_suffix */
  207. #define _GP_ALL(bank, pin, name, sfx, cfg) name##_##sfx
  208. #define GP_ALL(str) CPU_ALL_PORT(_GP_ALL, str)
  209. /* PINMUX_GPIO_GP_ALL - Expand to a list of sh_pfc_pin entries */
  210. #define _GP_GPIO(bank, _pin, _name, sfx, cfg) \
  211. { \
  212. .pin = (bank * 32) + _pin, \
  213. .name = __stringify(_name), \
  214. .enum_id = _name##_DATA, \
  215. .configs = cfg, \
  216. }
  217. #define PINMUX_GPIO_GP_ALL() CPU_ALL_PORT(_GP_GPIO, unused)
  218. /* PINMUX_DATA_GP_ALL - Expand to a list of name_DATA, name_FN marks */
  219. #define _GP_DATA(bank, pin, name, sfx, cfg) PINMUX_DATA(name##_DATA, name##_FN)
  220. #define PINMUX_DATA_GP_ALL() CPU_ALL_PORT(_GP_DATA, unused)
  221. /*
  222. * PORT style (linear pin space)
  223. */
  224. #define PORT_1(pn, fn, pfx, sfx) fn(pn, pfx, sfx)
  225. #define PORT_10(pn, fn, pfx, sfx) \
  226. PORT_1(pn, fn, pfx##0, sfx), PORT_1(pn+1, fn, pfx##1, sfx), \
  227. PORT_1(pn+2, fn, pfx##2, sfx), PORT_1(pn+3, fn, pfx##3, sfx), \
  228. PORT_1(pn+4, fn, pfx##4, sfx), PORT_1(pn+5, fn, pfx##5, sfx), \
  229. PORT_1(pn+6, fn, pfx##6, sfx), PORT_1(pn+7, fn, pfx##7, sfx), \
  230. PORT_1(pn+8, fn, pfx##8, sfx), PORT_1(pn+9, fn, pfx##9, sfx)
  231. #define PORT_90(pn, fn, pfx, sfx) \
  232. PORT_10(pn+10, fn, pfx##1, sfx), PORT_10(pn+20, fn, pfx##2, sfx), \
  233. PORT_10(pn+30, fn, pfx##3, sfx), PORT_10(pn+40, fn, pfx##4, sfx), \
  234. PORT_10(pn+50, fn, pfx##5, sfx), PORT_10(pn+60, fn, pfx##6, sfx), \
  235. PORT_10(pn+70, fn, pfx##7, sfx), PORT_10(pn+80, fn, pfx##8, sfx), \
  236. PORT_10(pn+90, fn, pfx##9, sfx)
  237. /* PORT_ALL(suffix) - Expand to a list of PORT_#_suffix */
  238. #define _PORT_ALL(pn, pfx, sfx) pfx##_##sfx
  239. #define PORT_ALL(str) CPU_ALL_PORT(_PORT_ALL, PORT, str)
  240. /* PINMUX_GPIO - Expand to a sh_pfc_pin entry */
  241. #define PINMUX_GPIO(_pin) \
  242. [GPIO_##_pin] = { \
  243. .pin = (u16)-1, \
  244. .name = __stringify(GPIO_##_pin), \
  245. .enum_id = _pin##_DATA, \
  246. }
  247. /* SH_PFC_PIN_CFG - Expand to a sh_pfc_pin entry (named PORT#) with config */
  248. #define SH_PFC_PIN_CFG(_pin, cfgs) \
  249. { \
  250. .pin = _pin, \
  251. .name = __stringify(PORT##_pin), \
  252. .enum_id = PORT##_pin##_DATA, \
  253. .configs = cfgs, \
  254. }
  255. /* SH_PFC_PIN_NAMED - Expand to a sh_pfc_pin entry with the given name */
  256. #define SH_PFC_PIN_NAMED(row, col, _name) \
  257. { \
  258. .pin = PIN_NUMBER(row, col), \
  259. .name = __stringify(PIN_##_name), \
  260. .configs = SH_PFC_PIN_CFG_NO_GPIO, \
  261. }
  262. /* PINMUX_DATA_ALL - Expand to a list of PORT_name_DATA, PORT_name_FN0,
  263. * PORT_name_OUT, PORT_name_IN marks
  264. */
  265. #define _PORT_DATA(pn, pfx, sfx) \
  266. PINMUX_DATA(PORT##pfx##_DATA, PORT##pfx##_FN0, \
  267. PORT##pfx##_OUT, PORT##pfx##_IN)
  268. #define PINMUX_DATA_ALL() CPU_ALL_PORT(_PORT_DATA, , unused)
  269. /* GPIO_FN(name) - Expand to a sh_pfc_pin entry for a function GPIO */
  270. #define PINMUX_GPIO_FN(gpio, base, data_or_mark) \
  271. [gpio - (base)] = { \
  272. .name = __stringify(gpio), \
  273. .enum_id = data_or_mark, \
  274. }
  275. #define GPIO_FN(str) \
  276. PINMUX_GPIO_FN(GPIO_FN_##str, PINMUX_FN_BASE, str##_MARK)
  277. /*
  278. * PORTnCR macro
  279. */
  280. #define PORTCR(nr, reg) \
  281. { \
  282. PINMUX_CFG_REG_VAR("PORT" nr "CR", reg, 8, 2, 2, 1, 3) {\
  283. /* PULMD[1:0], handled by .set_bias() */ \
  284. 0, 0, 0, 0, \
  285. /* IE and OE */ \
  286. 0, PORT##nr##_OUT, PORT##nr##_IN, 0, \
  287. /* SEC, not supported */ \
  288. 0, 0, \
  289. /* PTMD[2:0] */ \
  290. PORT##nr##_FN0, PORT##nr##_FN1, \
  291. PORT##nr##_FN2, PORT##nr##_FN3, \
  292. PORT##nr##_FN4, PORT##nr##_FN5, \
  293. PORT##nr##_FN6, PORT##nr##_FN7 \
  294. } \
  295. }
  296. /*
  297. * GPIO number helper macro for R-Car
  298. */
  299. #define RCAR_GP_PIN(bank, pin) (((bank) * 32) + (pin))
  300. #endif /* __SH_PFC_H */