pinctrl-sun5i-a10s.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690
  1. /*
  2. * Allwinner A10s SoCs pinctrl driver.
  3. *
  4. * Copyright (C) 2014 Maxime Ripard
  5. *
  6. * Maxime Ripard <maxime.ripard@free-electrons.com>
  7. *
  8. * This file is licensed under the terms of the GNU General Public
  9. * License version 2. This program is licensed "as is" without any
  10. * warranty of any kind, whether express or implied.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/of.h>
  15. #include <linux/of_device.h>
  16. #include <linux/pinctrl/pinctrl.h>
  17. #include "pinctrl-sunxi.h"
  18. static const struct sunxi_desc_pin sun5i_a10s_pins[] = {
  19. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 0),
  20. SUNXI_FUNCTION(0x0, "gpio_in"),
  21. SUNXI_FUNCTION(0x1, "gpio_out"),
  22. SUNXI_FUNCTION(0x2, "emac"), /* ERXD3 */
  23. SUNXI_FUNCTION(0x3, "ts0"), /* CLK */
  24. SUNXI_FUNCTION(0x5, "keypad")), /* IN0 */
  25. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 1),
  26. SUNXI_FUNCTION(0x0, "gpio_in"),
  27. SUNXI_FUNCTION(0x1, "gpio_out"),
  28. SUNXI_FUNCTION(0x2, "emac"), /* ERXD2 */
  29. SUNXI_FUNCTION(0x3, "ts0"), /* ERR */
  30. SUNXI_FUNCTION(0x5, "keypad")), /* IN1 */
  31. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 2),
  32. SUNXI_FUNCTION(0x0, "gpio_in"),
  33. SUNXI_FUNCTION(0x1, "gpio_out"),
  34. SUNXI_FUNCTION(0x2, "emac"), /* ERXD1 */
  35. SUNXI_FUNCTION(0x3, "ts0"), /* SYNC */
  36. SUNXI_FUNCTION(0x5, "keypad")), /* IN2 */
  37. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 3),
  38. SUNXI_FUNCTION(0x0, "gpio_in"),
  39. SUNXI_FUNCTION(0x1, "gpio_out"),
  40. SUNXI_FUNCTION(0x2, "emac"), /* ERXD0 */
  41. SUNXI_FUNCTION(0x3, "ts0"), /* DLVD */
  42. SUNXI_FUNCTION(0x5, "keypad")), /* IN3 */
  43. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 4),
  44. SUNXI_FUNCTION(0x0, "gpio_in"),
  45. SUNXI_FUNCTION(0x1, "gpio_out"),
  46. SUNXI_FUNCTION(0x2, "emac"), /* ETXD3 */
  47. SUNXI_FUNCTION(0x3, "ts0"), /* D0 */
  48. SUNXI_FUNCTION(0x5, "keypad")), /* IN4 */
  49. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 5),
  50. SUNXI_FUNCTION(0x0, "gpio_in"),
  51. SUNXI_FUNCTION(0x1, "gpio_out"),
  52. SUNXI_FUNCTION(0x2, "emac"), /* ETXD2 */
  53. SUNXI_FUNCTION(0x3, "ts0"), /* D1 */
  54. SUNXI_FUNCTION(0x5, "keypad")), /* IN5 */
  55. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 6),
  56. SUNXI_FUNCTION(0x0, "gpio_in"),
  57. SUNXI_FUNCTION(0x1, "gpio_out"),
  58. SUNXI_FUNCTION(0x2, "emac"), /* ETXD1 */
  59. SUNXI_FUNCTION(0x3, "ts0"), /* D2 */
  60. SUNXI_FUNCTION(0x5, "keypad")), /* IN6 */
  61. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 7),
  62. SUNXI_FUNCTION(0x0, "gpio_in"),
  63. SUNXI_FUNCTION(0x1, "gpio_out"),
  64. SUNXI_FUNCTION(0x2, "emac"), /* ETXD0 */
  65. SUNXI_FUNCTION(0x3, "ts0"), /* D3 */
  66. SUNXI_FUNCTION(0x5, "keypad")), /* IN7 */
  67. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 8),
  68. SUNXI_FUNCTION(0x0, "gpio_in"),
  69. SUNXI_FUNCTION(0x1, "gpio_out"),
  70. SUNXI_FUNCTION(0x2, "emac"), /* ERXCK */
  71. SUNXI_FUNCTION(0x3, "ts0"), /* D4 */
  72. SUNXI_FUNCTION(0x4, "uart1"), /* DTR */
  73. SUNXI_FUNCTION(0x5, "keypad")), /* OUT0 */
  74. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 9),
  75. SUNXI_FUNCTION(0x0, "gpio_in"),
  76. SUNXI_FUNCTION(0x1, "gpio_out"),
  77. SUNXI_FUNCTION(0x2, "emac"), /* ERXERR */
  78. SUNXI_FUNCTION(0x3, "ts0"), /* D5 */
  79. SUNXI_FUNCTION(0x4, "uart1"), /* DSR */
  80. SUNXI_FUNCTION(0x5, "keypad")), /* OUT1 */
  81. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 10),
  82. SUNXI_FUNCTION(0x0, "gpio_in"),
  83. SUNXI_FUNCTION(0x1, "gpio_out"),
  84. SUNXI_FUNCTION(0x2, "emac"), /* ERXDV */
  85. SUNXI_FUNCTION(0x3, "ts0"), /* D6 */
  86. SUNXI_FUNCTION(0x4, "uart1"), /* DCD */
  87. SUNXI_FUNCTION(0x5, "keypad")), /* OUT2 */
  88. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 11),
  89. SUNXI_FUNCTION(0x0, "gpio_in"),
  90. SUNXI_FUNCTION(0x1, "gpio_out"),
  91. SUNXI_FUNCTION(0x2, "emac"), /* EMDC */
  92. SUNXI_FUNCTION(0x3, "ts0"), /* D7 */
  93. SUNXI_FUNCTION(0x4, "uart1"), /* RING */
  94. SUNXI_FUNCTION(0x5, "keypad")), /* OUT3 */
  95. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 12),
  96. SUNXI_FUNCTION(0x0, "gpio_in"),
  97. SUNXI_FUNCTION(0x1, "gpio_out"),
  98. SUNXI_FUNCTION(0x2, "emac"), /* EMDIO */
  99. SUNXI_FUNCTION(0x3, "uart1"), /* TX */
  100. SUNXI_FUNCTION(0x5, "keypad")), /* OUT4 */
  101. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 13),
  102. SUNXI_FUNCTION(0x0, "gpio_in"),
  103. SUNXI_FUNCTION(0x1, "gpio_out"),
  104. SUNXI_FUNCTION(0x2, "emac"), /* ETXEN */
  105. SUNXI_FUNCTION(0x3, "uart1"), /* RX */
  106. SUNXI_FUNCTION(0x5, "keypad")), /* OUT5 */
  107. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 14),
  108. SUNXI_FUNCTION(0x0, "gpio_in"),
  109. SUNXI_FUNCTION(0x1, "gpio_out"),
  110. SUNXI_FUNCTION(0x2, "emac"), /* ETXCK */
  111. SUNXI_FUNCTION(0x3, "uart1"), /* CTS */
  112. SUNXI_FUNCTION(0x4, "uart3"), /* TX */
  113. SUNXI_FUNCTION(0x5, "keypad")), /* OUT6 */
  114. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 15),
  115. SUNXI_FUNCTION(0x0, "gpio_in"),
  116. SUNXI_FUNCTION(0x1, "gpio_out"),
  117. SUNXI_FUNCTION(0x2, "emac"), /* ECRS */
  118. SUNXI_FUNCTION(0x3, "uart1"), /* RTS */
  119. SUNXI_FUNCTION(0x4, "uart3"), /* RX */
  120. SUNXI_FUNCTION(0x5, "keypad")), /* OUT7 */
  121. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 16),
  122. SUNXI_FUNCTION(0x0, "gpio_in"),
  123. SUNXI_FUNCTION(0x1, "gpio_out"),
  124. SUNXI_FUNCTION(0x2, "emac"), /* ECOL */
  125. SUNXI_FUNCTION(0x3, "uart2")), /* TX */
  126. SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 17),
  127. SUNXI_FUNCTION(0x0, "gpio_in"),
  128. SUNXI_FUNCTION(0x1, "gpio_out"),
  129. SUNXI_FUNCTION(0x2, "emac"), /* ETXERR */
  130. SUNXI_FUNCTION(0x3, "uart2"), /* RX */
  131. SUNXI_FUNCTION_IRQ(0x6, 31)), /* EINT31 */
  132. /* Hole */
  133. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 0),
  134. SUNXI_FUNCTION(0x0, "gpio_in"),
  135. SUNXI_FUNCTION(0x1, "gpio_out"),
  136. SUNXI_FUNCTION(0x2, "i2c0")), /* SCK */
  137. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 1),
  138. SUNXI_FUNCTION(0x0, "gpio_in"),
  139. SUNXI_FUNCTION(0x1, "gpio_out"),
  140. SUNXI_FUNCTION(0x2, "i2c0")), /* SDA */
  141. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 2),
  142. SUNXI_FUNCTION(0x0, "gpio_in"),
  143. SUNXI_FUNCTION(0x1, "gpio_out"),
  144. SUNXI_FUNCTION(0x2, "pwm"), /* PWM0 */
  145. SUNXI_FUNCTION_IRQ(0x6, 16)), /* EINT16 */
  146. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 3),
  147. SUNXI_FUNCTION(0x0, "gpio_in"),
  148. SUNXI_FUNCTION(0x1, "gpio_out"),
  149. SUNXI_FUNCTION(0x2, "ir0"), /* TX */
  150. SUNXI_FUNCTION_IRQ(0x6, 17)), /* EINT17 */
  151. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 4),
  152. SUNXI_FUNCTION(0x0, "gpio_in"),
  153. SUNXI_FUNCTION(0x1, "gpio_out"),
  154. SUNXI_FUNCTION(0x2, "ir0"), /* RX */
  155. SUNXI_FUNCTION_IRQ(0x6, 18)), /* EINT18 */
  156. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 5),
  157. SUNXI_FUNCTION(0x0, "gpio_in"),
  158. SUNXI_FUNCTION(0x1, "gpio_out"),
  159. SUNXI_FUNCTION(0x2, "i2s"), /* MCLK */
  160. SUNXI_FUNCTION_IRQ(0x6, 19)), /* EINT19 */
  161. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 6),
  162. SUNXI_FUNCTION(0x0, "gpio_in"),
  163. SUNXI_FUNCTION(0x1, "gpio_out"),
  164. SUNXI_FUNCTION(0x2, "i2s"), /* BCLK */
  165. SUNXI_FUNCTION_IRQ(0x6, 20)), /* EINT20 */
  166. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 7),
  167. SUNXI_FUNCTION(0x0, "gpio_in"),
  168. SUNXI_FUNCTION(0x1, "gpio_out"),
  169. SUNXI_FUNCTION(0x2, "i2s"), /* LRCK */
  170. SUNXI_FUNCTION_IRQ(0x6, 21)), /* EINT21 */
  171. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 8),
  172. SUNXI_FUNCTION(0x0, "gpio_in"),
  173. SUNXI_FUNCTION(0x1, "gpio_out"),
  174. SUNXI_FUNCTION(0x2, "i2s"), /* DO */
  175. SUNXI_FUNCTION_IRQ(0x6, 22)), /* EINT22 */
  176. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 9),
  177. SUNXI_FUNCTION(0x0, "gpio_in"),
  178. SUNXI_FUNCTION(0x1, "gpio_out"),
  179. SUNXI_FUNCTION(0x2, "i2s"), /* DI */
  180. SUNXI_FUNCTION_IRQ(0x6, 23)), /* EINT23 */
  181. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 10),
  182. SUNXI_FUNCTION(0x0, "gpio_in"),
  183. SUNXI_FUNCTION(0x1, "gpio_out"),
  184. SUNXI_FUNCTION(0x2, "spi2"), /* CS1 */
  185. SUNXI_FUNCTION_IRQ(0x6, 24)), /* EINT24 */
  186. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 11),
  187. SUNXI_FUNCTION(0x0, "gpio_in"),
  188. SUNXI_FUNCTION(0x1, "gpio_out"),
  189. SUNXI_FUNCTION(0x2, "spi2"), /* CS0 */
  190. SUNXI_FUNCTION(0x3, "jtag"), /* MS0 */
  191. SUNXI_FUNCTION_IRQ(0x6, 25)), /* EINT25 */
  192. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 12),
  193. SUNXI_FUNCTION(0x0, "gpio_in"),
  194. SUNXI_FUNCTION(0x1, "gpio_out"),
  195. SUNXI_FUNCTION(0x2, "spi2"), /* CLK */
  196. SUNXI_FUNCTION(0x3, "jtag"), /* CK0 */
  197. SUNXI_FUNCTION_IRQ(0x6, 26)), /* EINT26 */
  198. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 13),
  199. SUNXI_FUNCTION(0x0, "gpio_in"),
  200. SUNXI_FUNCTION(0x1, "gpio_out"),
  201. SUNXI_FUNCTION(0x2, "spi2"), /* MOSI */
  202. SUNXI_FUNCTION(0x3, "jtag"), /* DO0 */
  203. SUNXI_FUNCTION_IRQ(0x6, 27)), /* EINT27 */
  204. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 14),
  205. SUNXI_FUNCTION(0x0, "gpio_in"),
  206. SUNXI_FUNCTION(0x1, "gpio_out"),
  207. SUNXI_FUNCTION(0x2, "spi2"), /* MISO */
  208. SUNXI_FUNCTION(0x3, "jtag"), /* DI0 */
  209. SUNXI_FUNCTION_IRQ(0x6, 28)), /* EINT28 */
  210. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 15),
  211. SUNXI_FUNCTION(0x0, "gpio_in"),
  212. SUNXI_FUNCTION(0x1, "gpio_out"),
  213. SUNXI_FUNCTION(0x2, "i2c1")), /* SCK */
  214. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 16),
  215. SUNXI_FUNCTION(0x0, "gpio_in"),
  216. SUNXI_FUNCTION(0x1, "gpio_out"),
  217. SUNXI_FUNCTION(0x2, "i2c1")), /* SDA */
  218. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 17),
  219. SUNXI_FUNCTION(0x0, "gpio_in"),
  220. SUNXI_FUNCTION(0x1, "gpio_out"),
  221. SUNXI_FUNCTION(0x2, "i2c2")), /* SCK */
  222. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 18),
  223. SUNXI_FUNCTION(0x0, "gpio_in"),
  224. SUNXI_FUNCTION(0x1, "gpio_out"),
  225. SUNXI_FUNCTION(0x2, "i2c2")), /* SDA */
  226. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 19),
  227. SUNXI_FUNCTION(0x0, "gpio_in"),
  228. SUNXI_FUNCTION(0x1, "gpio_out"),
  229. SUNXI_FUNCTION(0x2, "uart0"), /* TX */
  230. SUNXI_FUNCTION_IRQ(0x6, 29)), /* EINT29 */
  231. SUNXI_PIN(SUNXI_PINCTRL_PIN(B, 20),
  232. SUNXI_FUNCTION(0x0, "gpio_in"),
  233. SUNXI_FUNCTION(0x1, "gpio_out"),
  234. SUNXI_FUNCTION(0x2, "uart0"), /* RX */
  235. SUNXI_FUNCTION_IRQ(0x6, 30)), /* EINT30 */
  236. /* Hole */
  237. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 0),
  238. SUNXI_FUNCTION(0x0, "gpio_in"),
  239. SUNXI_FUNCTION(0x1, "gpio_out"),
  240. SUNXI_FUNCTION(0x2, "nand0"), /* NWE */
  241. SUNXI_FUNCTION(0x3, "spi0")), /* MOSI */
  242. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 1),
  243. SUNXI_FUNCTION(0x0, "gpio_in"),
  244. SUNXI_FUNCTION(0x1, "gpio_out"),
  245. SUNXI_FUNCTION(0x2, "nand0"), /* NALE */
  246. SUNXI_FUNCTION(0x3, "spi0")), /* MISO */
  247. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 2),
  248. SUNXI_FUNCTION(0x0, "gpio_in"),
  249. SUNXI_FUNCTION(0x1, "gpio_out"),
  250. SUNXI_FUNCTION(0x2, "nand0"), /* NCLE */
  251. SUNXI_FUNCTION(0x3, "spi0")), /* SCK */
  252. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 3),
  253. SUNXI_FUNCTION(0x0, "gpio_in"),
  254. SUNXI_FUNCTION(0x1, "gpio_out"),
  255. SUNXI_FUNCTION(0x2, "nand0"), /* NCE1 */
  256. SUNXI_FUNCTION(0x3, "spi0")), /* CS0 */
  257. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 4),
  258. SUNXI_FUNCTION(0x0, "gpio_in"),
  259. SUNXI_FUNCTION(0x1, "gpio_out"),
  260. SUNXI_FUNCTION(0x2, "nand0")), /* NCE0 */
  261. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 5),
  262. SUNXI_FUNCTION(0x0, "gpio_in"),
  263. SUNXI_FUNCTION(0x1, "gpio_out"),
  264. SUNXI_FUNCTION(0x2, "nand0")), /* NRE */
  265. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 6),
  266. SUNXI_FUNCTION(0x0, "gpio_in"),
  267. SUNXI_FUNCTION(0x1, "gpio_out"),
  268. SUNXI_FUNCTION(0x2, "nand0"), /* NRB0 */
  269. SUNXI_FUNCTION(0x3, "mmc2")), /* CMD */
  270. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 7),
  271. SUNXI_FUNCTION(0x0, "gpio_in"),
  272. SUNXI_FUNCTION(0x1, "gpio_out"),
  273. SUNXI_FUNCTION(0x2, "nand0"), /* NRB1 */
  274. SUNXI_FUNCTION(0x3, "mmc2")), /* CLK */
  275. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 8),
  276. SUNXI_FUNCTION(0x0, "gpio_in"),
  277. SUNXI_FUNCTION(0x1, "gpio_out"),
  278. SUNXI_FUNCTION(0x2, "nand0"), /* NDQ0 */
  279. SUNXI_FUNCTION(0x3, "mmc2")), /* D0 */
  280. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 9),
  281. SUNXI_FUNCTION(0x0, "gpio_in"),
  282. SUNXI_FUNCTION(0x1, "gpio_out"),
  283. SUNXI_FUNCTION(0x2, "nand0"), /* NDQ1 */
  284. SUNXI_FUNCTION(0x3, "mmc2")), /* D1 */
  285. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 10),
  286. SUNXI_FUNCTION(0x0, "gpio_in"),
  287. SUNXI_FUNCTION(0x1, "gpio_out"),
  288. SUNXI_FUNCTION(0x2, "nand0"), /* NDQ2 */
  289. SUNXI_FUNCTION(0x3, "mmc2")), /* D2 */
  290. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 11),
  291. SUNXI_FUNCTION(0x0, "gpio_in"),
  292. SUNXI_FUNCTION(0x1, "gpio_out"),
  293. SUNXI_FUNCTION(0x2, "nand0"), /* NDQ3 */
  294. SUNXI_FUNCTION(0x3, "mmc2")), /* D3 */
  295. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 12),
  296. SUNXI_FUNCTION(0x0, "gpio_in"),
  297. SUNXI_FUNCTION(0x1, "gpio_out"),
  298. SUNXI_FUNCTION(0x2, "nand0"), /* NDQ4 */
  299. SUNXI_FUNCTION(0x3, "mmc2")), /* D4 */
  300. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 13),
  301. SUNXI_FUNCTION(0x0, "gpio_in"),
  302. SUNXI_FUNCTION(0x1, "gpio_out"),
  303. SUNXI_FUNCTION(0x2, "nand0"), /* NDQ5 */
  304. SUNXI_FUNCTION(0x3, "mmc2")), /* D5 */
  305. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 14),
  306. SUNXI_FUNCTION(0x0, "gpio_in"),
  307. SUNXI_FUNCTION(0x1, "gpio_out"),
  308. SUNXI_FUNCTION(0x2, "nand0"), /* NDQ6 */
  309. SUNXI_FUNCTION(0x3, "mmc2")), /* D6 */
  310. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 15),
  311. SUNXI_FUNCTION(0x0, "gpio_in"),
  312. SUNXI_FUNCTION(0x1, "gpio_out"),
  313. SUNXI_FUNCTION(0x2, "nand0"), /* NDQ7 */
  314. SUNXI_FUNCTION(0x3, "mmc2")), /* D7 */
  315. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 16),
  316. SUNXI_FUNCTION(0x0, "gpio_in"),
  317. SUNXI_FUNCTION(0x1, "gpio_out"),
  318. SUNXI_FUNCTION(0x2, "nand0"), /* NWP */
  319. SUNXI_FUNCTION(0x4, "uart3")), /* TX */
  320. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 17),
  321. SUNXI_FUNCTION(0x0, "gpio_in"),
  322. SUNXI_FUNCTION(0x1, "gpio_out"),
  323. SUNXI_FUNCTION(0x2, "nand0"), /* NCE2 */
  324. SUNXI_FUNCTION(0x4, "uart3")), /* RX */
  325. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 18),
  326. SUNXI_FUNCTION(0x0, "gpio_in"),
  327. SUNXI_FUNCTION(0x1, "gpio_out"),
  328. SUNXI_FUNCTION(0x2, "nand0"), /* NCE3 */
  329. SUNXI_FUNCTION(0x3, "uart2"), /* TX */
  330. SUNXI_FUNCTION(0x4, "uart3")), /* CTS */
  331. SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 19),
  332. SUNXI_FUNCTION(0x0, "gpio_in"),
  333. SUNXI_FUNCTION(0x1, "gpio_out"),
  334. SUNXI_FUNCTION(0x2, "nand0"), /* NCE4 */
  335. SUNXI_FUNCTION(0x3, "uart2"), /* RX */
  336. SUNXI_FUNCTION(0x4, "uart3")), /* RTS */
  337. /* Hole */
  338. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 0),
  339. SUNXI_FUNCTION(0x0, "gpio_in"),
  340. SUNXI_FUNCTION(0x1, "gpio_out"),
  341. SUNXI_FUNCTION(0x2, "lcd0")), /* D0 */
  342. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 1),
  343. SUNXI_FUNCTION(0x0, "gpio_in"),
  344. SUNXI_FUNCTION(0x1, "gpio_out"),
  345. SUNXI_FUNCTION(0x2, "lcd0")), /* D1 */
  346. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 2),
  347. SUNXI_FUNCTION(0x0, "gpio_in"),
  348. SUNXI_FUNCTION(0x1, "gpio_out"),
  349. SUNXI_FUNCTION(0x2, "lcd0"), /* D2 */
  350. SUNXI_FUNCTION(0x3, "uart2")), /* TX */
  351. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 3),
  352. SUNXI_FUNCTION(0x0, "gpio_in"),
  353. SUNXI_FUNCTION(0x1, "gpio_out"),
  354. SUNXI_FUNCTION(0x2, "lcd0"), /* D3 */
  355. SUNXI_FUNCTION(0x3, "uart2")), /* RX */
  356. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 4),
  357. SUNXI_FUNCTION(0x0, "gpio_in"),
  358. SUNXI_FUNCTION(0x1, "gpio_out"),
  359. SUNXI_FUNCTION(0x2, "lcd0"), /* D4 */
  360. SUNXI_FUNCTION(0x3, "uart2")), /* CTS */
  361. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 5),
  362. SUNXI_FUNCTION(0x0, "gpio_in"),
  363. SUNXI_FUNCTION(0x1, "gpio_out"),
  364. SUNXI_FUNCTION(0x2, "lcd0"), /* D5 */
  365. SUNXI_FUNCTION(0x3, "uart2")), /* RTS */
  366. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 6),
  367. SUNXI_FUNCTION(0x0, "gpio_in"),
  368. SUNXI_FUNCTION(0x1, "gpio_out"),
  369. SUNXI_FUNCTION(0x2, "lcd0"), /* D6 */
  370. SUNXI_FUNCTION(0x3, "emac")), /* ECRS */
  371. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 7),
  372. SUNXI_FUNCTION(0x0, "gpio_in"),
  373. SUNXI_FUNCTION(0x1, "gpio_out"),
  374. SUNXI_FUNCTION(0x2, "lcd0"), /* D7 */
  375. SUNXI_FUNCTION(0x3, "emac")), /* ECOL */
  376. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 8),
  377. SUNXI_FUNCTION(0x0, "gpio_in"),
  378. SUNXI_FUNCTION(0x1, "gpio_out"),
  379. SUNXI_FUNCTION(0x2, "lcd0")), /* D8 */
  380. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 9),
  381. SUNXI_FUNCTION(0x0, "gpio_in"),
  382. SUNXI_FUNCTION(0x1, "gpio_out"),
  383. SUNXI_FUNCTION(0x2, "lcd0")), /* D9 */
  384. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 10),
  385. SUNXI_FUNCTION(0x0, "gpio_in"),
  386. SUNXI_FUNCTION(0x1, "gpio_out"),
  387. SUNXI_FUNCTION(0x2, "lcd0"), /* D10 */
  388. SUNXI_FUNCTION(0x3, "emac")), /* ERXD0 */
  389. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 11),
  390. SUNXI_FUNCTION(0x0, "gpio_in"),
  391. SUNXI_FUNCTION(0x1, "gpio_out"),
  392. SUNXI_FUNCTION(0x2, "lcd0"), /* D11 */
  393. SUNXI_FUNCTION(0x3, "emac")), /* ERXD1 */
  394. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 12),
  395. SUNXI_FUNCTION(0x0, "gpio_in"),
  396. SUNXI_FUNCTION(0x1, "gpio_out"),
  397. SUNXI_FUNCTION(0x2, "lcd0"), /* D12 */
  398. SUNXI_FUNCTION(0x3, "emac")), /* ERXD2 */
  399. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 13),
  400. SUNXI_FUNCTION(0x0, "gpio_in"),
  401. SUNXI_FUNCTION(0x1, "gpio_out"),
  402. SUNXI_FUNCTION(0x2, "lcd0"), /* D13 */
  403. SUNXI_FUNCTION(0x3, "emac")), /* ERXD3 */
  404. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 14),
  405. SUNXI_FUNCTION(0x0, "gpio_in"),
  406. SUNXI_FUNCTION(0x1, "gpio_out"),
  407. SUNXI_FUNCTION(0x2, "lcd0"), /* D14 */
  408. SUNXI_FUNCTION(0x3, "emac")), /* ERXCK */
  409. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 15),
  410. SUNXI_FUNCTION(0x0, "gpio_in"),
  411. SUNXI_FUNCTION(0x1, "gpio_out"),
  412. SUNXI_FUNCTION(0x2, "lcd0"), /* D15 */
  413. SUNXI_FUNCTION(0x3, "emac")), /* ERXERR */
  414. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 16),
  415. SUNXI_FUNCTION(0x0, "gpio_in"),
  416. SUNXI_FUNCTION(0x1, "gpio_out"),
  417. SUNXI_FUNCTION(0x2, "lcd0")), /* D16 */
  418. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 17),
  419. SUNXI_FUNCTION(0x0, "gpio_in"),
  420. SUNXI_FUNCTION(0x1, "gpio_out"),
  421. SUNXI_FUNCTION(0x2, "lcd0")), /* D17 */
  422. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 18),
  423. SUNXI_FUNCTION(0x0, "gpio_in"),
  424. SUNXI_FUNCTION(0x1, "gpio_out"),
  425. SUNXI_FUNCTION(0x2, "lcd0"), /* D18 */
  426. SUNXI_FUNCTION(0x3, "emac")), /* ERXDV */
  427. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 19),
  428. SUNXI_FUNCTION(0x0, "gpio_in"),
  429. SUNXI_FUNCTION(0x1, "gpio_out"),
  430. SUNXI_FUNCTION(0x2, "lcd0"), /* D19 */
  431. SUNXI_FUNCTION(0x3, "emac")), /* ETXD0 */
  432. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 20),
  433. SUNXI_FUNCTION(0x0, "gpio_in"),
  434. SUNXI_FUNCTION(0x1, "gpio_out"),
  435. SUNXI_FUNCTION(0x2, "lcd0"), /* D20 */
  436. SUNXI_FUNCTION(0x3, "emac")), /* ETXD1 */
  437. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 21),
  438. SUNXI_FUNCTION(0x0, "gpio_in"),
  439. SUNXI_FUNCTION(0x1, "gpio_out"),
  440. SUNXI_FUNCTION(0x2, "lcd0"), /* D21 */
  441. SUNXI_FUNCTION(0x3, "emac")), /* ETXD2 */
  442. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 22),
  443. SUNXI_FUNCTION(0x0, "gpio_in"),
  444. SUNXI_FUNCTION(0x1, "gpio_out"),
  445. SUNXI_FUNCTION(0x2, "lcd0"), /* D22 */
  446. SUNXI_FUNCTION(0x3, "emac")), /* ETXD3 */
  447. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 23),
  448. SUNXI_FUNCTION(0x0, "gpio_in"),
  449. SUNXI_FUNCTION(0x1, "gpio_out"),
  450. SUNXI_FUNCTION(0x2, "lcd0"), /* D23 */
  451. SUNXI_FUNCTION(0x3, "emac")), /* ETXEN */
  452. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 24),
  453. SUNXI_FUNCTION(0x0, "gpio_in"),
  454. SUNXI_FUNCTION(0x1, "gpio_out"),
  455. SUNXI_FUNCTION(0x2, "lcd0"), /* CLK */
  456. SUNXI_FUNCTION(0x3, "emac")), /* ETXCK */
  457. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 25),
  458. SUNXI_FUNCTION(0x0, "gpio_in"),
  459. SUNXI_FUNCTION(0x1, "gpio_out"),
  460. SUNXI_FUNCTION(0x2, "lcd0"), /* DE */
  461. SUNXI_FUNCTION(0x3, "emac")), /* ETXERR */
  462. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 26),
  463. SUNXI_FUNCTION(0x0, "gpio_in"),
  464. SUNXI_FUNCTION(0x1, "gpio_out"),
  465. SUNXI_FUNCTION(0x2, "lcd0"), /* HSYNC */
  466. SUNXI_FUNCTION(0x3, "emac")), /* EMDC */
  467. SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 27),
  468. SUNXI_FUNCTION(0x0, "gpio_in"),
  469. SUNXI_FUNCTION(0x1, "gpio_out"),
  470. SUNXI_FUNCTION(0x2, "lcd0"), /* VSYNC */
  471. SUNXI_FUNCTION(0x3, "emac")), /* EMDIO */
  472. /* Hole */
  473. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 0),
  474. SUNXI_FUNCTION(0x0, "gpio_in"),
  475. SUNXI_FUNCTION(0x2, "ts0"), /* CLK */
  476. SUNXI_FUNCTION(0x3, "csi0"), /* PCK */
  477. SUNXI_FUNCTION(0x4, "spi2"), /* CS0 */
  478. SUNXI_FUNCTION_IRQ(0x6, 14)), /* EINT14 */
  479. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 1),
  480. SUNXI_FUNCTION(0x0, "gpio_in"),
  481. SUNXI_FUNCTION(0x2, "ts0"), /* ERR */
  482. SUNXI_FUNCTION(0x3, "csi0"), /* CK */
  483. SUNXI_FUNCTION(0x4, "spi2"), /* CLK */
  484. SUNXI_FUNCTION_IRQ(0x6, 15)), /* EINT15 */
  485. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 2),
  486. SUNXI_FUNCTION(0x0, "gpio_in"),
  487. SUNXI_FUNCTION(0x2, "ts0"), /* SYNC */
  488. SUNXI_FUNCTION(0x3, "csi0"), /* HSYNC */
  489. SUNXI_FUNCTION(0x4, "spi2")), /* MOSI */
  490. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 3),
  491. SUNXI_FUNCTION(0x0, "gpio_in"),
  492. SUNXI_FUNCTION(0x1, "gpio_out"),
  493. SUNXI_FUNCTION(0x2, "ts0"), /* DVLD */
  494. SUNXI_FUNCTION(0x3, "csi0"), /* VSYNC */
  495. SUNXI_FUNCTION(0x4, "spi2")), /* MISO */
  496. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 4),
  497. SUNXI_FUNCTION(0x0, "gpio_in"),
  498. SUNXI_FUNCTION(0x1, "gpio_out"),
  499. SUNXI_FUNCTION(0x2, "ts0"), /* D0 */
  500. SUNXI_FUNCTION(0x3, "csi0"), /* D0 */
  501. SUNXI_FUNCTION(0x4, "mmc2")), /* D0 */
  502. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 5),
  503. SUNXI_FUNCTION(0x0, "gpio_in"),
  504. SUNXI_FUNCTION(0x1, "gpio_out"),
  505. SUNXI_FUNCTION(0x2, "ts0"), /* D1 */
  506. SUNXI_FUNCTION(0x3, "csi0"), /* D1 */
  507. SUNXI_FUNCTION(0x4, "mmc2")), /* D1 */
  508. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 6),
  509. SUNXI_FUNCTION(0x0, "gpio_in"),
  510. SUNXI_FUNCTION(0x1, "gpio_out"),
  511. SUNXI_FUNCTION(0x2, "ts0"), /* D2 */
  512. SUNXI_FUNCTION(0x3, "csi0"), /* D2 */
  513. SUNXI_FUNCTION(0x4, "mmc2")), /* D2 */
  514. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 7),
  515. SUNXI_FUNCTION(0x0, "gpio_in"),
  516. SUNXI_FUNCTION(0x1, "gpio_out"),
  517. SUNXI_FUNCTION(0x2, "ts0"), /* D3 */
  518. SUNXI_FUNCTION(0x3, "csi0"), /* D3 */
  519. SUNXI_FUNCTION(0x4, "mmc2")), /* D3 */
  520. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 8),
  521. SUNXI_FUNCTION(0x0, "gpio_in"),
  522. SUNXI_FUNCTION(0x1, "gpio_out"),
  523. SUNXI_FUNCTION(0x2, "ts0"), /* D4 */
  524. SUNXI_FUNCTION(0x3, "csi0"), /* D4 */
  525. SUNXI_FUNCTION(0x4, "mmc2")), /* CMD */
  526. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 9),
  527. SUNXI_FUNCTION(0x0, "gpio_in"),
  528. SUNXI_FUNCTION(0x1, "gpio_out"),
  529. SUNXI_FUNCTION(0x2, "ts0"), /* D5 */
  530. SUNXI_FUNCTION(0x3, "csi0"), /* D5 */
  531. SUNXI_FUNCTION(0x4, "mmc2")), /* CLK */
  532. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 10),
  533. SUNXI_FUNCTION(0x0, "gpio_in"),
  534. SUNXI_FUNCTION(0x1, "gpio_out"),
  535. SUNXI_FUNCTION(0x2, "ts0"), /* D6 */
  536. SUNXI_FUNCTION(0x3, "csi0"), /* D6 */
  537. SUNXI_FUNCTION(0x4, "uart1")), /* TX */
  538. SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 11),
  539. SUNXI_FUNCTION(0x0, "gpio_in"),
  540. SUNXI_FUNCTION(0x1, "gpio_out"),
  541. SUNXI_FUNCTION(0x2, "ts0"), /* D7 */
  542. SUNXI_FUNCTION(0x3, "csi0"), /* D7 */
  543. SUNXI_FUNCTION(0x4, "uart1")), /* RX */
  544. /* Hole */
  545. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 0),
  546. SUNXI_FUNCTION(0x0, "gpio_in"),
  547. SUNXI_FUNCTION(0x1, "gpio_out"),
  548. SUNXI_FUNCTION(0x2, "mmc0"), /* D1 */
  549. SUNXI_FUNCTION(0x4, "jtag")), /* MS1 */
  550. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 1),
  551. SUNXI_FUNCTION(0x0, "gpio_in"),
  552. SUNXI_FUNCTION(0x1, "gpio_out"),
  553. SUNXI_FUNCTION(0x2, "mmc0"), /* D0 */
  554. SUNXI_FUNCTION(0x4, "jtag")), /* DI1 */
  555. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 2),
  556. SUNXI_FUNCTION(0x0, "gpio_in"),
  557. SUNXI_FUNCTION(0x1, "gpio_out"),
  558. SUNXI_FUNCTION(0x2, "mmc0"), /* CLK */
  559. SUNXI_FUNCTION(0x4, "uart0")), /* TX */
  560. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 3),
  561. SUNXI_FUNCTION(0x0, "gpio_in"),
  562. SUNXI_FUNCTION(0x1, "gpio_out"),
  563. SUNXI_FUNCTION(0x2, "mmc0"), /* CMD */
  564. SUNXI_FUNCTION(0x4, "jtag")), /* DO1 */
  565. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 4),
  566. SUNXI_FUNCTION(0x0, "gpio_in"),
  567. SUNXI_FUNCTION(0x1, "gpio_out"),
  568. SUNXI_FUNCTION(0x2, "mmc0"), /* D3 */
  569. SUNXI_FUNCTION(0x4, "uart0")), /* RX */
  570. SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 5),
  571. SUNXI_FUNCTION(0x0, "gpio_in"),
  572. SUNXI_FUNCTION(0x1, "gpio_out"),
  573. SUNXI_FUNCTION(0x2, "mmc0"), /* D2 */
  574. SUNXI_FUNCTION(0x4, "jtag")), /* CK1 */
  575. /* Hole */
  576. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 0),
  577. SUNXI_FUNCTION(0x0, "gpio_in"),
  578. SUNXI_FUNCTION(0x2, "gps"), /* CLK */
  579. SUNXI_FUNCTION_IRQ(0x6, 0)), /* EINT0 */
  580. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 1),
  581. SUNXI_FUNCTION(0x0, "gpio_in"),
  582. SUNXI_FUNCTION(0x2, "gps"), /* SIGN */
  583. SUNXI_FUNCTION_IRQ(0x6, 1)), /* EINT1 */
  584. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 2),
  585. SUNXI_FUNCTION(0x0, "gpio_in"),
  586. SUNXI_FUNCTION(0x2, "gps"), /* MAG */
  587. SUNXI_FUNCTION_IRQ(0x6, 2)), /* EINT2 */
  588. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 3),
  589. SUNXI_FUNCTION(0x0, "gpio_in"),
  590. SUNXI_FUNCTION(0x1, "gpio_out"),
  591. SUNXI_FUNCTION(0x2, "mmc1"), /* CMD */
  592. SUNXI_FUNCTION(0x4, "uart1"), /* TX */
  593. SUNXI_FUNCTION_IRQ(0x6, 3)), /* EINT3 */
  594. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 4),
  595. SUNXI_FUNCTION(0x0, "gpio_in"),
  596. SUNXI_FUNCTION(0x1, "gpio_out"),
  597. SUNXI_FUNCTION(0x2, "mmc1"), /* CLK */
  598. SUNXI_FUNCTION(0x4, "uart1"), /* RX */
  599. SUNXI_FUNCTION_IRQ(0x6, 4)), /* EINT4 */
  600. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 5),
  601. SUNXI_FUNCTION(0x0, "gpio_in"),
  602. SUNXI_FUNCTION(0x1, "gpio_out"),
  603. SUNXI_FUNCTION(0x2, "mmc1"), /* DO */
  604. SUNXI_FUNCTION(0x4, "uart1"), /* CTS */
  605. SUNXI_FUNCTION_IRQ(0x6, 5)), /* EINT5 */
  606. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 6),
  607. SUNXI_FUNCTION(0x0, "gpio_in"),
  608. SUNXI_FUNCTION(0x1, "gpio_out"),
  609. SUNXI_FUNCTION(0x2, "mmc1"), /* D1 */
  610. SUNXI_FUNCTION(0x4, "uart1"), /* RTS */
  611. SUNXI_FUNCTION(0x5, "uart2"), /* RTS */
  612. SUNXI_FUNCTION_IRQ(0x6, 6)), /* EINT6 */
  613. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 7),
  614. SUNXI_FUNCTION(0x0, "gpio_in"),
  615. SUNXI_FUNCTION(0x1, "gpio_out"),
  616. SUNXI_FUNCTION(0x2, "mmc1"), /* D2 */
  617. SUNXI_FUNCTION(0x5, "uart2"), /* TX */
  618. SUNXI_FUNCTION_IRQ(0x6, 7)), /* EINT7 */
  619. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 8),
  620. SUNXI_FUNCTION(0x0, "gpio_in"),
  621. SUNXI_FUNCTION(0x1, "gpio_out"),
  622. SUNXI_FUNCTION(0x2, "mmc1"), /* D3 */
  623. SUNXI_FUNCTION(0x5, "uart2"), /* RX */
  624. SUNXI_FUNCTION_IRQ(0x6, 8)), /* EINT8 */
  625. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 9),
  626. SUNXI_FUNCTION(0x0, "gpio_in"),
  627. SUNXI_FUNCTION(0x1, "gpio_out"),
  628. SUNXI_FUNCTION(0x2, "spi1"), /* CS0 */
  629. SUNXI_FUNCTION(0x3, "uart3"), /* TX */
  630. SUNXI_FUNCTION_IRQ(0x6, 9)), /* EINT9 */
  631. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 10),
  632. SUNXI_FUNCTION(0x0, "gpio_in"),
  633. SUNXI_FUNCTION(0x1, "gpio_out"),
  634. SUNXI_FUNCTION(0x2, "spi1"), /* CLK */
  635. SUNXI_FUNCTION(0x3, "uart3"), /* RX */
  636. SUNXI_FUNCTION_IRQ(0x6, 10)), /* EINT10 */
  637. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 11),
  638. SUNXI_FUNCTION(0x0, "gpio_in"),
  639. SUNXI_FUNCTION(0x1, "gpio_out"),
  640. SUNXI_FUNCTION(0x2, "spi1"), /* MOSI */
  641. SUNXI_FUNCTION(0x3, "uart3"), /* CTS */
  642. SUNXI_FUNCTION_IRQ(0x6, 11)), /* EINT11 */
  643. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 12),
  644. SUNXI_FUNCTION(0x0, "gpio_in"),
  645. SUNXI_FUNCTION(0x1, "gpio_out"),
  646. SUNXI_FUNCTION(0x2, "spi1"), /* MISO */
  647. SUNXI_FUNCTION(0x3, "uart3"), /* RTS */
  648. SUNXI_FUNCTION_IRQ(0x6, 12)), /* EINT12 */
  649. SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 13),
  650. SUNXI_FUNCTION(0x0, "gpio_in"),
  651. SUNXI_FUNCTION(0x1, "gpio_out"),
  652. SUNXI_FUNCTION(0x2, "spi1"), /* CS1 */
  653. SUNXI_FUNCTION(0x3, "pwm"), /* PWM1 */
  654. SUNXI_FUNCTION(0x5, "uart2"), /* CTS */
  655. SUNXI_FUNCTION_IRQ(0x6, 13)), /* EINT13 */
  656. };
  657. static const struct sunxi_pinctrl_desc sun5i_a10s_pinctrl_data = {
  658. .pins = sun5i_a10s_pins,
  659. .npins = ARRAY_SIZE(sun5i_a10s_pins),
  660. .irq_banks = 1,
  661. };
  662. static int sun5i_a10s_pinctrl_probe(struct platform_device *pdev)
  663. {
  664. return sunxi_pinctrl_init(pdev,
  665. &sun5i_a10s_pinctrl_data);
  666. }
  667. static const struct of_device_id sun5i_a10s_pinctrl_match[] = {
  668. { .compatible = "allwinner,sun5i-a10s-pinctrl", },
  669. {}
  670. };
  671. MODULE_DEVICE_TABLE(of, sun5i_a10s_pinctrl_match);
  672. static struct platform_driver sun5i_a10s_pinctrl_driver = {
  673. .probe = sun5i_a10s_pinctrl_probe,
  674. .driver = {
  675. .name = "sun5i-a10s-pinctrl",
  676. .of_match_table = sun5i_a10s_pinctrl_match,
  677. },
  678. };
  679. module_platform_driver(sun5i_a10s_pinctrl_driver);
  680. MODULE_AUTHOR("Maxime Ripard <maxime.ripard@free-electrons.com");
  681. MODULE_DESCRIPTION("Allwinner A10s pinctrl driver");
  682. MODULE_LICENSE("GPL");