pwm-atmel.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428
  1. /*
  2. * Driver for Atmel Pulse Width Modulation Controller
  3. *
  4. * Copyright (C) 2013 Atmel Corporation
  5. * Bo Shen <voice.shen@atmel.com>
  6. *
  7. * Licensed under GPLv2.
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/delay.h>
  11. #include <linux/err.h>
  12. #include <linux/io.h>
  13. #include <linux/module.h>
  14. #include <linux/mutex.h>
  15. #include <linux/of.h>
  16. #include <linux/of_device.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/pwm.h>
  19. #include <linux/slab.h>
  20. /* The following is global registers for PWM controller */
  21. #define PWM_ENA 0x04
  22. #define PWM_DIS 0x08
  23. #define PWM_SR 0x0C
  24. #define PWM_ISR 0x1C
  25. /* Bit field in SR */
  26. #define PWM_SR_ALL_CH_ON 0x0F
  27. /* The following register is PWM channel related registers */
  28. #define PWM_CH_REG_OFFSET 0x200
  29. #define PWM_CH_REG_SIZE 0x20
  30. #define PWM_CMR 0x0
  31. /* Bit field in CMR */
  32. #define PWM_CMR_CPOL (1 << 9)
  33. #define PWM_CMR_UPD_CDTY (1 << 10)
  34. #define PWM_CMR_CPRE_MSK 0xF
  35. /* The following registers for PWM v1 */
  36. #define PWMV1_CDTY 0x04
  37. #define PWMV1_CPRD 0x08
  38. #define PWMV1_CUPD 0x10
  39. /* The following registers for PWM v2 */
  40. #define PWMV2_CDTY 0x04
  41. #define PWMV2_CDTYUPD 0x08
  42. #define PWMV2_CPRD 0x0C
  43. #define PWMV2_CPRDUPD 0x10
  44. /*
  45. * Max value for duty and period
  46. *
  47. * Although the duty and period register is 32 bit,
  48. * however only the LSB 16 bits are significant.
  49. */
  50. #define PWM_MAX_DTY 0xFFFF
  51. #define PWM_MAX_PRD 0xFFFF
  52. #define PRD_MAX_PRES 10
  53. struct atmel_pwm_chip {
  54. struct pwm_chip chip;
  55. struct clk *clk;
  56. void __iomem *base;
  57. unsigned int updated_pwms;
  58. struct mutex isr_lock; /* ISR is cleared when read, ensure only one thread does that */
  59. void (*config)(struct pwm_chip *chip, struct pwm_device *pwm,
  60. unsigned long dty, unsigned long prd);
  61. };
  62. static inline struct atmel_pwm_chip *to_atmel_pwm_chip(struct pwm_chip *chip)
  63. {
  64. return container_of(chip, struct atmel_pwm_chip, chip);
  65. }
  66. static inline u32 atmel_pwm_readl(struct atmel_pwm_chip *chip,
  67. unsigned long offset)
  68. {
  69. return readl_relaxed(chip->base + offset);
  70. }
  71. static inline void atmel_pwm_writel(struct atmel_pwm_chip *chip,
  72. unsigned long offset, unsigned long val)
  73. {
  74. writel_relaxed(val, chip->base + offset);
  75. }
  76. static inline u32 atmel_pwm_ch_readl(struct atmel_pwm_chip *chip,
  77. unsigned int ch, unsigned long offset)
  78. {
  79. unsigned long base = PWM_CH_REG_OFFSET + ch * PWM_CH_REG_SIZE;
  80. return readl_relaxed(chip->base + base + offset);
  81. }
  82. static inline void atmel_pwm_ch_writel(struct atmel_pwm_chip *chip,
  83. unsigned int ch, unsigned long offset,
  84. unsigned long val)
  85. {
  86. unsigned long base = PWM_CH_REG_OFFSET + ch * PWM_CH_REG_SIZE;
  87. writel_relaxed(val, chip->base + base + offset);
  88. }
  89. static int atmel_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
  90. int duty_ns, int period_ns)
  91. {
  92. struct atmel_pwm_chip *atmel_pwm = to_atmel_pwm_chip(chip);
  93. unsigned long prd, dty;
  94. unsigned long long div;
  95. unsigned int pres = 0;
  96. u32 val;
  97. int ret;
  98. if (pwm_is_enabled(pwm) && (period_ns != pwm_get_period(pwm))) {
  99. dev_err(chip->dev, "cannot change PWM period while enabled\n");
  100. return -EBUSY;
  101. }
  102. /* Calculate the period cycles and prescale value */
  103. div = (unsigned long long)clk_get_rate(atmel_pwm->clk) * period_ns;
  104. do_div(div, NSEC_PER_SEC);
  105. while (div > PWM_MAX_PRD) {
  106. div >>= 1;
  107. pres++;
  108. }
  109. if (pres > PRD_MAX_PRES) {
  110. dev_err(chip->dev, "pres exceeds the maximum value\n");
  111. return -EINVAL;
  112. }
  113. /* Calculate the duty cycles */
  114. prd = div;
  115. div *= duty_ns;
  116. do_div(div, period_ns);
  117. dty = prd - div;
  118. ret = clk_enable(atmel_pwm->clk);
  119. if (ret) {
  120. dev_err(chip->dev, "failed to enable PWM clock\n");
  121. return ret;
  122. }
  123. /* It is necessary to preserve CPOL, inside CMR */
  124. val = atmel_pwm_ch_readl(atmel_pwm, pwm->hwpwm, PWM_CMR);
  125. val = (val & ~PWM_CMR_CPRE_MSK) | (pres & PWM_CMR_CPRE_MSK);
  126. atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm, PWM_CMR, val);
  127. atmel_pwm->config(chip, pwm, dty, prd);
  128. mutex_lock(&atmel_pwm->isr_lock);
  129. atmel_pwm->updated_pwms |= atmel_pwm_readl(atmel_pwm, PWM_ISR);
  130. atmel_pwm->updated_pwms &= ~(1 << pwm->hwpwm);
  131. mutex_unlock(&atmel_pwm->isr_lock);
  132. clk_disable(atmel_pwm->clk);
  133. return ret;
  134. }
  135. static void atmel_pwm_config_v1(struct pwm_chip *chip, struct pwm_device *pwm,
  136. unsigned long dty, unsigned long prd)
  137. {
  138. struct atmel_pwm_chip *atmel_pwm = to_atmel_pwm_chip(chip);
  139. unsigned int val;
  140. atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm, PWMV1_CUPD, dty);
  141. val = atmel_pwm_ch_readl(atmel_pwm, pwm->hwpwm, PWM_CMR);
  142. val &= ~PWM_CMR_UPD_CDTY;
  143. atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm, PWM_CMR, val);
  144. /*
  145. * If the PWM channel is enabled, only update CDTY by using the update
  146. * register, it needs to set bit 10 of CMR to 0
  147. */
  148. if (pwm_is_enabled(pwm))
  149. return;
  150. /*
  151. * If the PWM channel is disabled, write value to duty and period
  152. * registers directly.
  153. */
  154. atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm, PWMV1_CDTY, dty);
  155. atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm, PWMV1_CPRD, prd);
  156. }
  157. static void atmel_pwm_config_v2(struct pwm_chip *chip, struct pwm_device *pwm,
  158. unsigned long dty, unsigned long prd)
  159. {
  160. struct atmel_pwm_chip *atmel_pwm = to_atmel_pwm_chip(chip);
  161. if (pwm_is_enabled(pwm)) {
  162. /*
  163. * If the PWM channel is enabled, using the duty update register
  164. * to update the value.
  165. */
  166. atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm, PWMV2_CDTYUPD, dty);
  167. } else {
  168. /*
  169. * If the PWM channel is disabled, write value to duty and
  170. * period registers directly.
  171. */
  172. atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm, PWMV2_CDTY, dty);
  173. atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm, PWMV2_CPRD, prd);
  174. }
  175. }
  176. static int atmel_pwm_set_polarity(struct pwm_chip *chip, struct pwm_device *pwm,
  177. enum pwm_polarity polarity)
  178. {
  179. struct atmel_pwm_chip *atmel_pwm = to_atmel_pwm_chip(chip);
  180. u32 val;
  181. int ret;
  182. val = atmel_pwm_ch_readl(atmel_pwm, pwm->hwpwm, PWM_CMR);
  183. if (polarity == PWM_POLARITY_NORMAL)
  184. val &= ~PWM_CMR_CPOL;
  185. else
  186. val |= PWM_CMR_CPOL;
  187. ret = clk_enable(atmel_pwm->clk);
  188. if (ret) {
  189. dev_err(chip->dev, "failed to enable PWM clock\n");
  190. return ret;
  191. }
  192. atmel_pwm_ch_writel(atmel_pwm, pwm->hwpwm, PWM_CMR, val);
  193. clk_disable(atmel_pwm->clk);
  194. return 0;
  195. }
  196. static int atmel_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
  197. {
  198. struct atmel_pwm_chip *atmel_pwm = to_atmel_pwm_chip(chip);
  199. int ret;
  200. ret = clk_enable(atmel_pwm->clk);
  201. if (ret) {
  202. dev_err(chip->dev, "failed to enable PWM clock\n");
  203. return ret;
  204. }
  205. atmel_pwm_writel(atmel_pwm, PWM_ENA, 1 << pwm->hwpwm);
  206. return 0;
  207. }
  208. static void atmel_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
  209. {
  210. struct atmel_pwm_chip *atmel_pwm = to_atmel_pwm_chip(chip);
  211. unsigned long timeout = jiffies + 2 * HZ;
  212. /*
  213. * Wait for at least a complete period to have passed before disabling a
  214. * channel to be sure that CDTY has been updated
  215. */
  216. mutex_lock(&atmel_pwm->isr_lock);
  217. atmel_pwm->updated_pwms |= atmel_pwm_readl(atmel_pwm, PWM_ISR);
  218. while (!(atmel_pwm->updated_pwms & (1 << pwm->hwpwm)) &&
  219. time_before(jiffies, timeout)) {
  220. usleep_range(10, 100);
  221. atmel_pwm->updated_pwms |= atmel_pwm_readl(atmel_pwm, PWM_ISR);
  222. }
  223. mutex_unlock(&atmel_pwm->isr_lock);
  224. atmel_pwm_writel(atmel_pwm, PWM_DIS, 1 << pwm->hwpwm);
  225. clk_disable(atmel_pwm->clk);
  226. }
  227. static const struct pwm_ops atmel_pwm_ops = {
  228. .config = atmel_pwm_config,
  229. .set_polarity = atmel_pwm_set_polarity,
  230. .enable = atmel_pwm_enable,
  231. .disable = atmel_pwm_disable,
  232. .owner = THIS_MODULE,
  233. };
  234. struct atmel_pwm_data {
  235. void (*config)(struct pwm_chip *chip, struct pwm_device *pwm,
  236. unsigned long dty, unsigned long prd);
  237. };
  238. static const struct atmel_pwm_data atmel_pwm_data_v1 = {
  239. .config = atmel_pwm_config_v1,
  240. };
  241. static const struct atmel_pwm_data atmel_pwm_data_v2 = {
  242. .config = atmel_pwm_config_v2,
  243. };
  244. static const struct platform_device_id atmel_pwm_devtypes[] = {
  245. {
  246. .name = "at91sam9rl-pwm",
  247. .driver_data = (kernel_ulong_t)&atmel_pwm_data_v1,
  248. }, {
  249. .name = "sama5d3-pwm",
  250. .driver_data = (kernel_ulong_t)&atmel_pwm_data_v2,
  251. }, {
  252. /* sentinel */
  253. },
  254. };
  255. MODULE_DEVICE_TABLE(platform, atmel_pwm_devtypes);
  256. static const struct of_device_id atmel_pwm_dt_ids[] = {
  257. {
  258. .compatible = "atmel,at91sam9rl-pwm",
  259. .data = &atmel_pwm_data_v1,
  260. }, {
  261. .compatible = "atmel,sama5d3-pwm",
  262. .data = &atmel_pwm_data_v2,
  263. }, {
  264. /* sentinel */
  265. },
  266. };
  267. MODULE_DEVICE_TABLE(of, atmel_pwm_dt_ids);
  268. static inline const struct atmel_pwm_data *
  269. atmel_pwm_get_driver_data(struct platform_device *pdev)
  270. {
  271. if (pdev->dev.of_node) {
  272. const struct of_device_id *match;
  273. match = of_match_device(atmel_pwm_dt_ids, &pdev->dev);
  274. if (!match)
  275. return NULL;
  276. return match->data;
  277. } else {
  278. const struct platform_device_id *id;
  279. id = platform_get_device_id(pdev);
  280. return (struct atmel_pwm_data *)id->driver_data;
  281. }
  282. }
  283. static int atmel_pwm_probe(struct platform_device *pdev)
  284. {
  285. const struct atmel_pwm_data *data;
  286. struct atmel_pwm_chip *atmel_pwm;
  287. struct resource *res;
  288. int ret;
  289. data = atmel_pwm_get_driver_data(pdev);
  290. if (!data)
  291. return -ENODEV;
  292. atmel_pwm = devm_kzalloc(&pdev->dev, sizeof(*atmel_pwm), GFP_KERNEL);
  293. if (!atmel_pwm)
  294. return -ENOMEM;
  295. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  296. atmel_pwm->base = devm_ioremap_resource(&pdev->dev, res);
  297. if (IS_ERR(atmel_pwm->base))
  298. return PTR_ERR(atmel_pwm->base);
  299. atmel_pwm->clk = devm_clk_get(&pdev->dev, NULL);
  300. if (IS_ERR(atmel_pwm->clk))
  301. return PTR_ERR(atmel_pwm->clk);
  302. ret = clk_prepare(atmel_pwm->clk);
  303. if (ret) {
  304. dev_err(&pdev->dev, "failed to prepare PWM clock\n");
  305. return ret;
  306. }
  307. atmel_pwm->chip.dev = &pdev->dev;
  308. atmel_pwm->chip.ops = &atmel_pwm_ops;
  309. if (pdev->dev.of_node) {
  310. atmel_pwm->chip.of_xlate = of_pwm_xlate_with_flags;
  311. atmel_pwm->chip.of_pwm_n_cells = 3;
  312. }
  313. atmel_pwm->chip.base = -1;
  314. atmel_pwm->chip.npwm = 4;
  315. atmel_pwm->chip.can_sleep = true;
  316. atmel_pwm->config = data->config;
  317. atmel_pwm->updated_pwms = 0;
  318. mutex_init(&atmel_pwm->isr_lock);
  319. ret = pwmchip_add(&atmel_pwm->chip);
  320. if (ret < 0) {
  321. dev_err(&pdev->dev, "failed to add PWM chip %d\n", ret);
  322. goto unprepare_clk;
  323. }
  324. platform_set_drvdata(pdev, atmel_pwm);
  325. return ret;
  326. unprepare_clk:
  327. clk_unprepare(atmel_pwm->clk);
  328. return ret;
  329. }
  330. static int atmel_pwm_remove(struct platform_device *pdev)
  331. {
  332. struct atmel_pwm_chip *atmel_pwm = platform_get_drvdata(pdev);
  333. clk_unprepare(atmel_pwm->clk);
  334. mutex_destroy(&atmel_pwm->isr_lock);
  335. return pwmchip_remove(&atmel_pwm->chip);
  336. }
  337. static struct platform_driver atmel_pwm_driver = {
  338. .driver = {
  339. .name = "atmel-pwm",
  340. .of_match_table = of_match_ptr(atmel_pwm_dt_ids),
  341. },
  342. .id_table = atmel_pwm_devtypes,
  343. .probe = atmel_pwm_probe,
  344. .remove = atmel_pwm_remove,
  345. };
  346. module_platform_driver(atmel_pwm_driver);
  347. MODULE_ALIAS("platform:atmel-pwm");
  348. MODULE_AUTHOR("Bo Shen <voice.shen@atmel.com>");
  349. MODULE_DESCRIPTION("Atmel PWM driver");
  350. MODULE_LICENSE("GPL v2");