pwm-samsung.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645
  1. /*
  2. * Copyright (c) 2007 Ben Dooks
  3. * Copyright (c) 2008 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>, <ben-linux@fluff.org>
  5. * Copyright (c) 2013 Tomasz Figa <tomasz.figa@gmail.com>
  6. *
  7. * PWM driver for Samsung SoCs
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License.
  12. */
  13. #include <linux/bitops.h>
  14. #include <linux/clk.h>
  15. #include <linux/export.h>
  16. #include <linux/err.h>
  17. #include <linux/io.h>
  18. #include <linux/kernel.h>
  19. #include <linux/module.h>
  20. #include <linux/of.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/pwm.h>
  23. #include <linux/slab.h>
  24. #include <linux/spinlock.h>
  25. #include <linux/time.h>
  26. /* For struct samsung_timer_variant and samsung_pwm_lock. */
  27. #include <clocksource/samsung_pwm.h>
  28. #define REG_TCFG0 0x00
  29. #define REG_TCFG1 0x04
  30. #define REG_TCON 0x08
  31. #define REG_TCNTB(chan) (0x0c + ((chan) * 0xc))
  32. #define REG_TCMPB(chan) (0x10 + ((chan) * 0xc))
  33. #define TCFG0_PRESCALER_MASK 0xff
  34. #define TCFG0_PRESCALER1_SHIFT 8
  35. #define TCFG1_MUX_MASK 0xf
  36. #define TCFG1_SHIFT(chan) (4 * (chan))
  37. /*
  38. * Each channel occupies 4 bits in TCON register, but there is a gap of 4
  39. * bits (one channel) after channel 0, so channels have different numbering
  40. * when accessing TCON register. See to_tcon_channel() function.
  41. *
  42. * In addition, the location of autoreload bit for channel 4 (TCON channel 5)
  43. * in its set of bits is 2 as opposed to 3 for other channels.
  44. */
  45. #define TCON_START(chan) BIT(4 * (chan) + 0)
  46. #define TCON_MANUALUPDATE(chan) BIT(4 * (chan) + 1)
  47. #define TCON_INVERT(chan) BIT(4 * (chan) + 2)
  48. #define _TCON_AUTORELOAD(chan) BIT(4 * (chan) + 3)
  49. #define _TCON_AUTORELOAD4(chan) BIT(4 * (chan) + 2)
  50. #define TCON_AUTORELOAD(chan) \
  51. ((chan < 5) ? _TCON_AUTORELOAD(chan) : _TCON_AUTORELOAD4(chan))
  52. /**
  53. * struct samsung_pwm_channel - private data of PWM channel
  54. * @period_ns: current period in nanoseconds programmed to the hardware
  55. * @duty_ns: current duty time in nanoseconds programmed to the hardware
  56. * @tin_ns: time of one timer tick in nanoseconds with current timer rate
  57. */
  58. struct samsung_pwm_channel {
  59. u32 period_ns;
  60. u32 duty_ns;
  61. u32 tin_ns;
  62. };
  63. /**
  64. * struct samsung_pwm_chip - private data of PWM chip
  65. * @chip: generic PWM chip
  66. * @variant: local copy of hardware variant data
  67. * @inverter_mask: inverter status for all channels - one bit per channel
  68. * @base: base address of mapped PWM registers
  69. * @base_clk: base clock used to drive the timers
  70. * @tclk0: external clock 0 (can be ERR_PTR if not present)
  71. * @tclk1: external clock 1 (can be ERR_PTR if not present)
  72. */
  73. struct samsung_pwm_chip {
  74. struct pwm_chip chip;
  75. struct samsung_pwm_variant variant;
  76. u8 inverter_mask;
  77. void __iomem *base;
  78. struct clk *base_clk;
  79. struct clk *tclk0;
  80. struct clk *tclk1;
  81. };
  82. #ifndef CONFIG_CLKSRC_SAMSUNG_PWM
  83. /*
  84. * PWM block is shared between pwm-samsung and samsung_pwm_timer drivers
  85. * and some registers need access synchronization. If both drivers are
  86. * compiled in, the spinlock is defined in the clocksource driver,
  87. * otherwise following definition is used.
  88. *
  89. * Currently we do not need any more complex synchronization method
  90. * because all the supported SoCs contain only one instance of the PWM
  91. * IP. Should this change, both drivers will need to be modified to
  92. * properly synchronize accesses to particular instances.
  93. */
  94. static DEFINE_SPINLOCK(samsung_pwm_lock);
  95. #endif
  96. static inline
  97. struct samsung_pwm_chip *to_samsung_pwm_chip(struct pwm_chip *chip)
  98. {
  99. return container_of(chip, struct samsung_pwm_chip, chip);
  100. }
  101. static inline unsigned int to_tcon_channel(unsigned int channel)
  102. {
  103. /* TCON register has a gap of 4 bits (1 channel) after channel 0 */
  104. return (channel == 0) ? 0 : (channel + 1);
  105. }
  106. static void pwm_samsung_set_divisor(struct samsung_pwm_chip *pwm,
  107. unsigned int channel, u8 divisor)
  108. {
  109. u8 shift = TCFG1_SHIFT(channel);
  110. unsigned long flags;
  111. u32 reg;
  112. u8 bits;
  113. bits = (fls(divisor) - 1) - pwm->variant.div_base;
  114. spin_lock_irqsave(&samsung_pwm_lock, flags);
  115. reg = readl(pwm->base + REG_TCFG1);
  116. reg &= ~(TCFG1_MUX_MASK << shift);
  117. reg |= bits << shift;
  118. writel(reg, pwm->base + REG_TCFG1);
  119. spin_unlock_irqrestore(&samsung_pwm_lock, flags);
  120. }
  121. static int pwm_samsung_is_tdiv(struct samsung_pwm_chip *chip, unsigned int chan)
  122. {
  123. struct samsung_pwm_variant *variant = &chip->variant;
  124. u32 reg;
  125. reg = readl(chip->base + REG_TCFG1);
  126. reg >>= TCFG1_SHIFT(chan);
  127. reg &= TCFG1_MUX_MASK;
  128. return (BIT(reg) & variant->tclk_mask) == 0;
  129. }
  130. static unsigned long pwm_samsung_get_tin_rate(struct samsung_pwm_chip *chip,
  131. unsigned int chan)
  132. {
  133. unsigned long rate;
  134. u32 reg;
  135. rate = clk_get_rate(chip->base_clk);
  136. reg = readl(chip->base + REG_TCFG0);
  137. if (chan >= 2)
  138. reg >>= TCFG0_PRESCALER1_SHIFT;
  139. reg &= TCFG0_PRESCALER_MASK;
  140. return rate / (reg + 1);
  141. }
  142. static unsigned long pwm_samsung_calc_tin(struct samsung_pwm_chip *chip,
  143. unsigned int chan, unsigned long freq)
  144. {
  145. struct samsung_pwm_variant *variant = &chip->variant;
  146. unsigned long rate;
  147. struct clk *clk;
  148. u8 div;
  149. if (!pwm_samsung_is_tdiv(chip, chan)) {
  150. clk = (chan < 2) ? chip->tclk0 : chip->tclk1;
  151. if (!IS_ERR(clk)) {
  152. rate = clk_get_rate(clk);
  153. if (rate)
  154. return rate;
  155. }
  156. dev_warn(chip->chip.dev,
  157. "tclk of PWM %d is inoperational, using tdiv\n", chan);
  158. }
  159. rate = pwm_samsung_get_tin_rate(chip, chan);
  160. dev_dbg(chip->chip.dev, "tin parent at %lu\n", rate);
  161. /*
  162. * Compare minimum PWM frequency that can be achieved with possible
  163. * divider settings and choose the lowest divisor that can generate
  164. * frequencies lower than requested.
  165. */
  166. for (div = variant->div_base; div < 4; ++div)
  167. if ((rate >> (variant->bits + div)) < freq)
  168. break;
  169. pwm_samsung_set_divisor(chip, chan, BIT(div));
  170. return rate >> div;
  171. }
  172. static int pwm_samsung_request(struct pwm_chip *chip, struct pwm_device *pwm)
  173. {
  174. struct samsung_pwm_chip *our_chip = to_samsung_pwm_chip(chip);
  175. struct samsung_pwm_channel *our_chan;
  176. if (!(our_chip->variant.output_mask & BIT(pwm->hwpwm))) {
  177. dev_warn(chip->dev,
  178. "tried to request PWM channel %d without output\n",
  179. pwm->hwpwm);
  180. return -EINVAL;
  181. }
  182. our_chan = devm_kzalloc(chip->dev, sizeof(*our_chan), GFP_KERNEL);
  183. if (!our_chan)
  184. return -ENOMEM;
  185. pwm_set_chip_data(pwm, our_chan);
  186. return 0;
  187. }
  188. static void pwm_samsung_free(struct pwm_chip *chip, struct pwm_device *pwm)
  189. {
  190. devm_kfree(chip->dev, pwm_get_chip_data(pwm));
  191. pwm_set_chip_data(pwm, NULL);
  192. }
  193. static int pwm_samsung_enable(struct pwm_chip *chip, struct pwm_device *pwm)
  194. {
  195. struct samsung_pwm_chip *our_chip = to_samsung_pwm_chip(chip);
  196. unsigned int tcon_chan = to_tcon_channel(pwm->hwpwm);
  197. unsigned long flags;
  198. u32 tcon;
  199. spin_lock_irqsave(&samsung_pwm_lock, flags);
  200. tcon = readl(our_chip->base + REG_TCON);
  201. tcon &= ~TCON_START(tcon_chan);
  202. tcon |= TCON_MANUALUPDATE(tcon_chan);
  203. writel(tcon, our_chip->base + REG_TCON);
  204. tcon &= ~TCON_MANUALUPDATE(tcon_chan);
  205. tcon |= TCON_START(tcon_chan) | TCON_AUTORELOAD(tcon_chan);
  206. writel(tcon, our_chip->base + REG_TCON);
  207. spin_unlock_irqrestore(&samsung_pwm_lock, flags);
  208. return 0;
  209. }
  210. static void pwm_samsung_disable(struct pwm_chip *chip, struct pwm_device *pwm)
  211. {
  212. struct samsung_pwm_chip *our_chip = to_samsung_pwm_chip(chip);
  213. unsigned int tcon_chan = to_tcon_channel(pwm->hwpwm);
  214. unsigned long flags;
  215. u32 tcon;
  216. spin_lock_irqsave(&samsung_pwm_lock, flags);
  217. tcon = readl(our_chip->base + REG_TCON);
  218. tcon &= ~TCON_AUTORELOAD(tcon_chan);
  219. writel(tcon, our_chip->base + REG_TCON);
  220. spin_unlock_irqrestore(&samsung_pwm_lock, flags);
  221. }
  222. static void pwm_samsung_manual_update(struct samsung_pwm_chip *chip,
  223. struct pwm_device *pwm)
  224. {
  225. unsigned int tcon_chan = to_tcon_channel(pwm->hwpwm);
  226. u32 tcon;
  227. unsigned long flags;
  228. spin_lock_irqsave(&samsung_pwm_lock, flags);
  229. tcon = readl(chip->base + REG_TCON);
  230. tcon |= TCON_MANUALUPDATE(tcon_chan);
  231. writel(tcon, chip->base + REG_TCON);
  232. tcon &= ~TCON_MANUALUPDATE(tcon_chan);
  233. writel(tcon, chip->base + REG_TCON);
  234. spin_unlock_irqrestore(&samsung_pwm_lock, flags);
  235. }
  236. static int pwm_samsung_config(struct pwm_chip *chip, struct pwm_device *pwm,
  237. int duty_ns, int period_ns)
  238. {
  239. struct samsung_pwm_chip *our_chip = to_samsung_pwm_chip(chip);
  240. struct samsung_pwm_channel *chan = pwm_get_chip_data(pwm);
  241. u32 tin_ns = chan->tin_ns, tcnt, tcmp, oldtcmp;
  242. /*
  243. * We currently avoid using 64bit arithmetic by using the
  244. * fact that anything faster than 1Hz is easily representable
  245. * by 32bits.
  246. */
  247. if (period_ns > NSEC_PER_SEC)
  248. return -ERANGE;
  249. if (period_ns == chan->period_ns && duty_ns == chan->duty_ns)
  250. return 0;
  251. tcnt = readl(our_chip->base + REG_TCNTB(pwm->hwpwm));
  252. oldtcmp = readl(our_chip->base + REG_TCMPB(pwm->hwpwm));
  253. /* We need tick count for calculation, not last tick. */
  254. ++tcnt;
  255. /* Check to see if we are changing the clock rate of the PWM. */
  256. if (chan->period_ns != period_ns) {
  257. unsigned long tin_rate;
  258. u32 period;
  259. period = NSEC_PER_SEC / period_ns;
  260. dev_dbg(our_chip->chip.dev, "duty_ns=%d, period_ns=%d (%u)\n",
  261. duty_ns, period_ns, period);
  262. tin_rate = pwm_samsung_calc_tin(our_chip, pwm->hwpwm, period);
  263. dev_dbg(our_chip->chip.dev, "tin_rate=%lu\n", tin_rate);
  264. tin_ns = NSEC_PER_SEC / tin_rate;
  265. tcnt = period_ns / tin_ns;
  266. }
  267. /* Period is too short. */
  268. if (tcnt <= 1)
  269. return -ERANGE;
  270. /* Note that counters count down. */
  271. tcmp = duty_ns / tin_ns;
  272. /* 0% duty is not available */
  273. if (!tcmp)
  274. ++tcmp;
  275. tcmp = tcnt - tcmp;
  276. /* Decrement to get tick numbers, instead of tick counts. */
  277. --tcnt;
  278. /* -1UL will give 100% duty. */
  279. --tcmp;
  280. dev_dbg(our_chip->chip.dev,
  281. "tin_ns=%u, tcmp=%u/%u\n", tin_ns, tcmp, tcnt);
  282. /* Update PWM registers. */
  283. writel(tcnt, our_chip->base + REG_TCNTB(pwm->hwpwm));
  284. writel(tcmp, our_chip->base + REG_TCMPB(pwm->hwpwm));
  285. /*
  286. * In case the PWM is currently at 100% duty cycle, force a manual
  287. * update to prevent the signal staying high if the PWM is disabled
  288. * shortly afer this update (before it autoreloaded the new values).
  289. */
  290. if (oldtcmp == (u32) -1) {
  291. dev_dbg(our_chip->chip.dev, "Forcing manual update");
  292. pwm_samsung_manual_update(our_chip, pwm);
  293. }
  294. chan->period_ns = period_ns;
  295. chan->tin_ns = tin_ns;
  296. chan->duty_ns = duty_ns;
  297. return 0;
  298. }
  299. static void pwm_samsung_set_invert(struct samsung_pwm_chip *chip,
  300. unsigned int channel, bool invert)
  301. {
  302. unsigned int tcon_chan = to_tcon_channel(channel);
  303. unsigned long flags;
  304. u32 tcon;
  305. spin_lock_irqsave(&samsung_pwm_lock, flags);
  306. tcon = readl(chip->base + REG_TCON);
  307. if (invert) {
  308. chip->inverter_mask |= BIT(channel);
  309. tcon |= TCON_INVERT(tcon_chan);
  310. } else {
  311. chip->inverter_mask &= ~BIT(channel);
  312. tcon &= ~TCON_INVERT(tcon_chan);
  313. }
  314. writel(tcon, chip->base + REG_TCON);
  315. spin_unlock_irqrestore(&samsung_pwm_lock, flags);
  316. }
  317. static int pwm_samsung_set_polarity(struct pwm_chip *chip,
  318. struct pwm_device *pwm,
  319. enum pwm_polarity polarity)
  320. {
  321. struct samsung_pwm_chip *our_chip = to_samsung_pwm_chip(chip);
  322. bool invert = (polarity == PWM_POLARITY_NORMAL);
  323. /* Inverted means normal in the hardware. */
  324. pwm_samsung_set_invert(our_chip, pwm->hwpwm, invert);
  325. return 0;
  326. }
  327. static const struct pwm_ops pwm_samsung_ops = {
  328. .request = pwm_samsung_request,
  329. .free = pwm_samsung_free,
  330. .enable = pwm_samsung_enable,
  331. .disable = pwm_samsung_disable,
  332. .config = pwm_samsung_config,
  333. .set_polarity = pwm_samsung_set_polarity,
  334. .owner = THIS_MODULE,
  335. };
  336. #ifdef CONFIG_OF
  337. static const struct samsung_pwm_variant s3c24xx_variant = {
  338. .bits = 16,
  339. .div_base = 1,
  340. .has_tint_cstat = false,
  341. .tclk_mask = BIT(4),
  342. };
  343. static const struct samsung_pwm_variant s3c64xx_variant = {
  344. .bits = 32,
  345. .div_base = 0,
  346. .has_tint_cstat = true,
  347. .tclk_mask = BIT(7) | BIT(6) | BIT(5),
  348. };
  349. static const struct samsung_pwm_variant s5p64x0_variant = {
  350. .bits = 32,
  351. .div_base = 0,
  352. .has_tint_cstat = true,
  353. .tclk_mask = 0,
  354. };
  355. static const struct samsung_pwm_variant s5pc100_variant = {
  356. .bits = 32,
  357. .div_base = 0,
  358. .has_tint_cstat = true,
  359. .tclk_mask = BIT(5),
  360. };
  361. static const struct of_device_id samsung_pwm_matches[] = {
  362. { .compatible = "samsung,s3c2410-pwm", .data = &s3c24xx_variant },
  363. { .compatible = "samsung,s3c6400-pwm", .data = &s3c64xx_variant },
  364. { .compatible = "samsung,s5p6440-pwm", .data = &s5p64x0_variant },
  365. { .compatible = "samsung,s5pc100-pwm", .data = &s5pc100_variant },
  366. { .compatible = "samsung,exynos4210-pwm", .data = &s5p64x0_variant },
  367. {},
  368. };
  369. MODULE_DEVICE_TABLE(of, samsung_pwm_matches);
  370. static int pwm_samsung_parse_dt(struct samsung_pwm_chip *chip)
  371. {
  372. struct device_node *np = chip->chip.dev->of_node;
  373. const struct of_device_id *match;
  374. struct property *prop;
  375. const __be32 *cur;
  376. u32 val;
  377. match = of_match_node(samsung_pwm_matches, np);
  378. if (!match)
  379. return -ENODEV;
  380. memcpy(&chip->variant, match->data, sizeof(chip->variant));
  381. of_property_for_each_u32(np, "samsung,pwm-outputs", prop, cur, val) {
  382. if (val >= SAMSUNG_PWM_NUM) {
  383. dev_err(chip->chip.dev,
  384. "%s: invalid channel index in samsung,pwm-outputs property\n",
  385. __func__);
  386. continue;
  387. }
  388. chip->variant.output_mask |= BIT(val);
  389. }
  390. return 0;
  391. }
  392. #else
  393. static int pwm_samsung_parse_dt(struct samsung_pwm_chip *chip)
  394. {
  395. return -ENODEV;
  396. }
  397. #endif
  398. static int pwm_samsung_probe(struct platform_device *pdev)
  399. {
  400. struct device *dev = &pdev->dev;
  401. struct samsung_pwm_chip *chip;
  402. struct resource *res;
  403. unsigned int chan;
  404. int ret;
  405. chip = devm_kzalloc(&pdev->dev, sizeof(*chip), GFP_KERNEL);
  406. if (chip == NULL)
  407. return -ENOMEM;
  408. chip->chip.dev = &pdev->dev;
  409. chip->chip.ops = &pwm_samsung_ops;
  410. chip->chip.base = -1;
  411. chip->chip.npwm = SAMSUNG_PWM_NUM;
  412. chip->inverter_mask = BIT(SAMSUNG_PWM_NUM) - 1;
  413. if (IS_ENABLED(CONFIG_OF) && pdev->dev.of_node) {
  414. ret = pwm_samsung_parse_dt(chip);
  415. if (ret)
  416. return ret;
  417. chip->chip.of_xlate = of_pwm_xlate_with_flags;
  418. chip->chip.of_pwm_n_cells = 3;
  419. } else {
  420. if (!pdev->dev.platform_data) {
  421. dev_err(&pdev->dev, "no platform data specified\n");
  422. return -EINVAL;
  423. }
  424. memcpy(&chip->variant, pdev->dev.platform_data,
  425. sizeof(chip->variant));
  426. }
  427. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  428. chip->base = devm_ioremap_resource(&pdev->dev, res);
  429. if (IS_ERR(chip->base))
  430. return PTR_ERR(chip->base);
  431. chip->base_clk = devm_clk_get(&pdev->dev, "timers");
  432. if (IS_ERR(chip->base_clk)) {
  433. dev_err(dev, "failed to get timer base clk\n");
  434. return PTR_ERR(chip->base_clk);
  435. }
  436. ret = clk_prepare_enable(chip->base_clk);
  437. if (ret < 0) {
  438. dev_err(dev, "failed to enable base clock\n");
  439. return ret;
  440. }
  441. for (chan = 0; chan < SAMSUNG_PWM_NUM; ++chan)
  442. if (chip->variant.output_mask & BIT(chan))
  443. pwm_samsung_set_invert(chip, chan, true);
  444. /* Following clocks are optional. */
  445. chip->tclk0 = devm_clk_get(&pdev->dev, "pwm-tclk0");
  446. chip->tclk1 = devm_clk_get(&pdev->dev, "pwm-tclk1");
  447. platform_set_drvdata(pdev, chip);
  448. ret = pwmchip_add(&chip->chip);
  449. if (ret < 0) {
  450. dev_err(dev, "failed to register PWM chip\n");
  451. clk_disable_unprepare(chip->base_clk);
  452. return ret;
  453. }
  454. dev_dbg(dev, "base_clk at %lu, tclk0 at %lu, tclk1 at %lu\n",
  455. clk_get_rate(chip->base_clk),
  456. !IS_ERR(chip->tclk0) ? clk_get_rate(chip->tclk0) : 0,
  457. !IS_ERR(chip->tclk1) ? clk_get_rate(chip->tclk1) : 0);
  458. return 0;
  459. }
  460. static int pwm_samsung_remove(struct platform_device *pdev)
  461. {
  462. struct samsung_pwm_chip *chip = platform_get_drvdata(pdev);
  463. int ret;
  464. ret = pwmchip_remove(&chip->chip);
  465. if (ret < 0)
  466. return ret;
  467. clk_disable_unprepare(chip->base_clk);
  468. return 0;
  469. }
  470. #ifdef CONFIG_PM_SLEEP
  471. static int pwm_samsung_suspend(struct device *dev)
  472. {
  473. struct samsung_pwm_chip *chip = dev_get_drvdata(dev);
  474. unsigned int i;
  475. /*
  476. * No one preserves these values during suspend so reset them.
  477. * Otherwise driver leaves PWM unconfigured if same values are
  478. * passed to pwm_config() next time.
  479. */
  480. for (i = 0; i < SAMSUNG_PWM_NUM; ++i) {
  481. struct pwm_device *pwm = &chip->chip.pwms[i];
  482. struct samsung_pwm_channel *chan = pwm_get_chip_data(pwm);
  483. if (!chan)
  484. continue;
  485. chan->period_ns = 0;
  486. chan->duty_ns = 0;
  487. }
  488. return 0;
  489. }
  490. static int pwm_samsung_resume(struct device *dev)
  491. {
  492. struct samsung_pwm_chip *chip = dev_get_drvdata(dev);
  493. unsigned int chan;
  494. /*
  495. * Inverter setting must be preserved across suspend/resume
  496. * as nobody really seems to configure it more than once.
  497. */
  498. for (chan = 0; chan < SAMSUNG_PWM_NUM; ++chan) {
  499. if (chip->variant.output_mask & BIT(chan))
  500. pwm_samsung_set_invert(chip, chan,
  501. chip->inverter_mask & BIT(chan));
  502. }
  503. return 0;
  504. }
  505. #endif
  506. static SIMPLE_DEV_PM_OPS(pwm_samsung_pm_ops, pwm_samsung_suspend,
  507. pwm_samsung_resume);
  508. static struct platform_driver pwm_samsung_driver = {
  509. .driver = {
  510. .name = "samsung-pwm",
  511. .pm = &pwm_samsung_pm_ops,
  512. .of_match_table = of_match_ptr(samsung_pwm_matches),
  513. },
  514. .probe = pwm_samsung_probe,
  515. .remove = pwm_samsung_remove,
  516. };
  517. module_platform_driver(pwm_samsung_driver);
  518. MODULE_LICENSE("GPL");
  519. MODULE_AUTHOR("Tomasz Figa <tomasz.figa@gmail.com>");
  520. MODULE_ALIAS("platform:samsung-pwm");