pwm-tegra.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253
  1. /*
  2. * drivers/pwm/pwm-tegra.c
  3. *
  4. * Tegra pulse-width-modulation controller driver
  5. *
  6. * Copyright (c) 2010, NVIDIA Corporation.
  7. * Based on arch/arm/plat-mxc/pwm.c by Sascha Hauer <s.hauer@pengutronix.de>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along
  20. * with this program; if not, write to the Free Software Foundation, Inc.,
  21. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  22. */
  23. #include <linux/clk.h>
  24. #include <linux/err.h>
  25. #include <linux/io.h>
  26. #include <linux/module.h>
  27. #include <linux/of.h>
  28. #include <linux/pwm.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/slab.h>
  31. #define PWM_ENABLE (1 << 31)
  32. #define PWM_DUTY_WIDTH 8
  33. #define PWM_DUTY_SHIFT 16
  34. #define PWM_SCALE_WIDTH 13
  35. #define PWM_SCALE_SHIFT 0
  36. #define NUM_PWM 4
  37. struct tegra_pwm_chip {
  38. struct pwm_chip chip;
  39. struct device *dev;
  40. struct clk *clk;
  41. void __iomem *mmio_base;
  42. };
  43. static inline struct tegra_pwm_chip *to_tegra_pwm_chip(struct pwm_chip *chip)
  44. {
  45. return container_of(chip, struct tegra_pwm_chip, chip);
  46. }
  47. static inline u32 pwm_readl(struct tegra_pwm_chip *chip, unsigned int num)
  48. {
  49. return readl(chip->mmio_base + (num << 4));
  50. }
  51. static inline void pwm_writel(struct tegra_pwm_chip *chip, unsigned int num,
  52. unsigned long val)
  53. {
  54. writel(val, chip->mmio_base + (num << 4));
  55. }
  56. static int tegra_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
  57. int duty_ns, int period_ns)
  58. {
  59. struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
  60. unsigned long long c;
  61. unsigned long rate, hz;
  62. unsigned long long ns100 = NSEC_PER_SEC;
  63. u32 val = 0;
  64. int err;
  65. /*
  66. * Convert from duty_ns / period_ns to a fixed number of duty ticks
  67. * per (1 << PWM_DUTY_WIDTH) cycles and make sure to round to the
  68. * nearest integer during division.
  69. */
  70. c = duty_ns * ((1 << PWM_DUTY_WIDTH) - 1) + period_ns / 2;
  71. do_div(c, period_ns);
  72. val = (u32)c << PWM_DUTY_SHIFT;
  73. /*
  74. * Compute the prescaler value for which (1 << PWM_DUTY_WIDTH)
  75. * cycles at the PWM clock rate will take period_ns nanoseconds.
  76. */
  77. rate = clk_get_rate(pc->clk) >> PWM_DUTY_WIDTH;
  78. /* Consider precision in PWM_SCALE_WIDTH rate calculation */
  79. ns100 *= 100;
  80. hz = DIV_ROUND_CLOSEST_ULL(ns100, period_ns);
  81. rate = DIV_ROUND_CLOSEST(rate * 100, hz);
  82. /*
  83. * Since the actual PWM divider is the register's frequency divider
  84. * field minus 1, we need to decrement to get the correct value to
  85. * write to the register.
  86. */
  87. if (rate > 0)
  88. rate--;
  89. /*
  90. * Make sure that the rate will fit in the register's frequency
  91. * divider field.
  92. */
  93. if (rate >> PWM_SCALE_WIDTH)
  94. return -EINVAL;
  95. val |= rate << PWM_SCALE_SHIFT;
  96. /*
  97. * If the PWM channel is disabled, make sure to turn on the clock
  98. * before writing the register. Otherwise, keep it enabled.
  99. */
  100. if (!pwm_is_enabled(pwm)) {
  101. err = clk_prepare_enable(pc->clk);
  102. if (err < 0)
  103. return err;
  104. } else
  105. val |= PWM_ENABLE;
  106. pwm_writel(pc, pwm->hwpwm, val);
  107. /*
  108. * If the PWM is not enabled, turn the clock off again to save power.
  109. */
  110. if (!pwm_is_enabled(pwm))
  111. clk_disable_unprepare(pc->clk);
  112. return 0;
  113. }
  114. static int tegra_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
  115. {
  116. struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
  117. int rc = 0;
  118. u32 val;
  119. rc = clk_prepare_enable(pc->clk);
  120. if (rc < 0)
  121. return rc;
  122. val = pwm_readl(pc, pwm->hwpwm);
  123. val |= PWM_ENABLE;
  124. pwm_writel(pc, pwm->hwpwm, val);
  125. return 0;
  126. }
  127. static void tegra_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
  128. {
  129. struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
  130. u32 val;
  131. val = pwm_readl(pc, pwm->hwpwm);
  132. val &= ~PWM_ENABLE;
  133. pwm_writel(pc, pwm->hwpwm, val);
  134. clk_disable_unprepare(pc->clk);
  135. }
  136. static const struct pwm_ops tegra_pwm_ops = {
  137. .config = tegra_pwm_config,
  138. .enable = tegra_pwm_enable,
  139. .disable = tegra_pwm_disable,
  140. .owner = THIS_MODULE,
  141. };
  142. static int tegra_pwm_probe(struct platform_device *pdev)
  143. {
  144. struct tegra_pwm_chip *pwm;
  145. struct resource *r;
  146. int ret;
  147. pwm = devm_kzalloc(&pdev->dev, sizeof(*pwm), GFP_KERNEL);
  148. if (!pwm)
  149. return -ENOMEM;
  150. pwm->dev = &pdev->dev;
  151. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  152. pwm->mmio_base = devm_ioremap_resource(&pdev->dev, r);
  153. if (IS_ERR(pwm->mmio_base))
  154. return PTR_ERR(pwm->mmio_base);
  155. platform_set_drvdata(pdev, pwm);
  156. pwm->clk = devm_clk_get(&pdev->dev, NULL);
  157. if (IS_ERR(pwm->clk))
  158. return PTR_ERR(pwm->clk);
  159. pwm->chip.dev = &pdev->dev;
  160. pwm->chip.ops = &tegra_pwm_ops;
  161. pwm->chip.base = -1;
  162. pwm->chip.npwm = NUM_PWM;
  163. ret = pwmchip_add(&pwm->chip);
  164. if (ret < 0) {
  165. dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
  166. return ret;
  167. }
  168. return 0;
  169. }
  170. static int tegra_pwm_remove(struct platform_device *pdev)
  171. {
  172. struct tegra_pwm_chip *pc = platform_get_drvdata(pdev);
  173. int i;
  174. if (WARN_ON(!pc))
  175. return -ENODEV;
  176. for (i = 0; i < NUM_PWM; i++) {
  177. struct pwm_device *pwm = &pc->chip.pwms[i];
  178. if (!pwm_is_enabled(pwm))
  179. if (clk_prepare_enable(pc->clk) < 0)
  180. continue;
  181. pwm_writel(pc, i, 0);
  182. clk_disable_unprepare(pc->clk);
  183. }
  184. return pwmchip_remove(&pc->chip);
  185. }
  186. static const struct of_device_id tegra_pwm_of_match[] = {
  187. { .compatible = "nvidia,tegra20-pwm" },
  188. { .compatible = "nvidia,tegra30-pwm" },
  189. { }
  190. };
  191. MODULE_DEVICE_TABLE(of, tegra_pwm_of_match);
  192. static struct platform_driver tegra_pwm_driver = {
  193. .driver = {
  194. .name = "tegra-pwm",
  195. .of_match_table = tegra_pwm_of_match,
  196. },
  197. .probe = tegra_pwm_probe,
  198. .remove = tegra_pwm_remove,
  199. };
  200. module_platform_driver(tegra_pwm_driver);
  201. MODULE_LICENSE("GPL");
  202. MODULE_AUTHOR("NVIDIA Corporation");
  203. MODULE_ALIAS("platform:tegra-pwm");