reset-zynq.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155
  1. /*
  2. * Copyright (c) 2015, National Instruments Corp.
  3. *
  4. * Xilinx Zynq Reset controller driver
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; version 2 of the License.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/err.h>
  16. #include <linux/io.h>
  17. #include <linux/module.h>
  18. #include <linux/mfd/syscon.h>
  19. #include <linux/of.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/reset-controller.h>
  22. #include <linux/regmap.h>
  23. #include <linux/types.h>
  24. struct zynq_reset_data {
  25. struct regmap *slcr;
  26. struct reset_controller_dev rcdev;
  27. u32 offset;
  28. };
  29. #define to_zynq_reset_data(p) \
  30. container_of((p), struct zynq_reset_data, rcdev)
  31. static int zynq_reset_assert(struct reset_controller_dev *rcdev,
  32. unsigned long id)
  33. {
  34. struct zynq_reset_data *priv = to_zynq_reset_data(rcdev);
  35. int bank = id / BITS_PER_LONG;
  36. int offset = id % BITS_PER_LONG;
  37. pr_debug("%s: %s reset bank %u offset %u\n", KBUILD_MODNAME, __func__,
  38. bank, offset);
  39. return regmap_update_bits(priv->slcr,
  40. priv->offset + (bank * 4),
  41. BIT(offset),
  42. BIT(offset));
  43. }
  44. static int zynq_reset_deassert(struct reset_controller_dev *rcdev,
  45. unsigned long id)
  46. {
  47. struct zynq_reset_data *priv = to_zynq_reset_data(rcdev);
  48. int bank = id / BITS_PER_LONG;
  49. int offset = id % BITS_PER_LONG;
  50. pr_debug("%s: %s reset bank %u offset %u\n", KBUILD_MODNAME, __func__,
  51. bank, offset);
  52. return regmap_update_bits(priv->slcr,
  53. priv->offset + (bank * 4),
  54. BIT(offset),
  55. ~BIT(offset));
  56. }
  57. static int zynq_reset_status(struct reset_controller_dev *rcdev,
  58. unsigned long id)
  59. {
  60. struct zynq_reset_data *priv = to_zynq_reset_data(rcdev);
  61. int bank = id / BITS_PER_LONG;
  62. int offset = id % BITS_PER_LONG;
  63. int ret;
  64. u32 reg;
  65. pr_debug("%s: %s reset bank %u offset %u\n", KBUILD_MODNAME, __func__,
  66. bank, offset);
  67. ret = regmap_read(priv->slcr, priv->offset + (bank * 4), &reg);
  68. if (ret)
  69. return ret;
  70. return !!(reg & BIT(offset));
  71. }
  72. static struct reset_control_ops zynq_reset_ops = {
  73. .assert = zynq_reset_assert,
  74. .deassert = zynq_reset_deassert,
  75. .status = zynq_reset_status,
  76. };
  77. static int zynq_reset_probe(struct platform_device *pdev)
  78. {
  79. struct resource *res;
  80. struct zynq_reset_data *priv;
  81. priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
  82. if (!priv)
  83. return -ENOMEM;
  84. platform_set_drvdata(pdev, priv);
  85. priv->slcr = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
  86. "syscon");
  87. if (IS_ERR(priv->slcr)) {
  88. dev_err(&pdev->dev, "unable to get zynq-slcr regmap");
  89. return PTR_ERR(priv->slcr);
  90. }
  91. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  92. if (!res) {
  93. dev_err(&pdev->dev, "missing IO resource\n");
  94. return -ENODEV;
  95. }
  96. priv->offset = res->start;
  97. priv->rcdev.owner = THIS_MODULE;
  98. priv->rcdev.nr_resets = resource_size(res) / 4 * BITS_PER_LONG;
  99. priv->rcdev.ops = &zynq_reset_ops;
  100. priv->rcdev.of_node = pdev->dev.of_node;
  101. reset_controller_register(&priv->rcdev);
  102. return 0;
  103. }
  104. static int zynq_reset_remove(struct platform_device *pdev)
  105. {
  106. struct zynq_reset_data *priv = platform_get_drvdata(pdev);
  107. reset_controller_unregister(&priv->rcdev);
  108. return 0;
  109. }
  110. static const struct of_device_id zynq_reset_dt_ids[] = {
  111. { .compatible = "xlnx,zynq-reset", },
  112. { /* sentinel */ },
  113. };
  114. static struct platform_driver zynq_reset_driver = {
  115. .probe = zynq_reset_probe,
  116. .remove = zynq_reset_remove,
  117. .driver = {
  118. .name = KBUILD_MODNAME,
  119. .of_match_table = zynq_reset_dt_ids,
  120. },
  121. };
  122. module_platform_driver(zynq_reset_driver);
  123. MODULE_LICENSE("GPL v2");
  124. MODULE_AUTHOR("Moritz Fischer <moritz.fischer@ettus.com>");
  125. MODULE_DESCRIPTION("Zynq Reset Controller Driver");