be_main.h 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085
  1. /**
  2. * Copyright (C) 2005 - 2015 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Written by: Jayamohan Kallickal (jayamohan.kallickal@avagotech.com)
  11. *
  12. * Contact Information:
  13. * linux-drivers@avagotech.com
  14. *
  15. * Emulex
  16. * 3333 Susan Street
  17. * Costa Mesa, CA 92626
  18. */
  19. #ifndef _BEISCSI_MAIN_
  20. #define _BEISCSI_MAIN_
  21. #include <linux/kernel.h>
  22. #include <linux/pci.h>
  23. #include <linux/if_ether.h>
  24. #include <linux/in.h>
  25. #include <linux/ctype.h>
  26. #include <linux/module.h>
  27. #include <linux/aer.h>
  28. #include <scsi/scsi.h>
  29. #include <scsi/scsi_cmnd.h>
  30. #include <scsi/scsi_device.h>
  31. #include <scsi/scsi_host.h>
  32. #include <scsi/iscsi_proto.h>
  33. #include <scsi/libiscsi.h>
  34. #include <scsi/scsi_transport_iscsi.h>
  35. #define DRV_NAME "be2iscsi"
  36. #define BUILD_STR "10.6.0.1"
  37. #define BE_NAME "Emulex OneConnect" \
  38. "Open-iSCSI Driver version" BUILD_STR
  39. #define DRV_DESC BE_NAME " " "Driver"
  40. #define BE_VENDOR_ID 0x19A2
  41. #define ELX_VENDOR_ID 0x10DF
  42. /* DEVICE ID's for BE2 */
  43. #define BE_DEVICE_ID1 0x212
  44. #define OC_DEVICE_ID1 0x702
  45. #define OC_DEVICE_ID2 0x703
  46. /* DEVICE ID's for BE3 */
  47. #define BE_DEVICE_ID2 0x222
  48. #define OC_DEVICE_ID3 0x712
  49. /* DEVICE ID for SKH */
  50. #define OC_SKH_ID1 0x722
  51. #define BE2_IO_DEPTH 1024
  52. #define BE2_MAX_SESSIONS 256
  53. #define BE2_CMDS_PER_CXN 128
  54. #define BE2_TMFS 16
  55. #define BE2_NOPOUT_REQ 16
  56. #define BE2_SGE 32
  57. #define BE2_DEFPDU_HDR_SZ 64
  58. #define BE2_DEFPDU_DATA_SZ 8192
  59. #define MAX_CPUS 64
  60. #define BEISCSI_MAX_NUM_CPUS 7
  61. #define BEISCSI_VER_STRLEN 32
  62. #define BEISCSI_SGLIST_ELEMENTS 30
  63. #define BEISCSI_CMD_PER_LUN 128 /* scsi_host->cmd_per_lun */
  64. #define BEISCSI_MAX_SECTORS 1024 /* scsi_host->max_sectors */
  65. #define BEISCSI_TEMPLATE_HDR_PER_CXN_SIZE 128 /* Template size per cxn */
  66. #define BEISCSI_MAX_CMD_LEN 16 /* scsi_host->max_cmd_len */
  67. #define BEISCSI_NUM_MAX_LUN 256 /* scsi_host->max_lun */
  68. #define BEISCSI_NUM_DEVICES_SUPPORTED 0x01
  69. #define BEISCSI_MAX_FRAGS_INIT 192
  70. #define BE_NUM_MSIX_ENTRIES 1
  71. #define MPU_EP_CONTROL 0
  72. #define MPU_EP_SEMAPHORE 0xac
  73. #define BE2_SOFT_RESET 0x5c
  74. #define BE2_PCI_ONLINE0 0xb0
  75. #define BE2_PCI_ONLINE1 0xb4
  76. #define BE2_SET_RESET 0x80
  77. #define BE2_MPU_IRAM_ONLINE 0x00000080
  78. #define BE_SENSE_INFO_SIZE 258
  79. #define BE_ISCSI_PDU_HEADER_SIZE 64
  80. #define BE_MIN_MEM_SIZE 16384
  81. #define MAX_CMD_SZ 65536
  82. #define IIOC_SCSI_DATA 0x05 /* Write Operation */
  83. #define INVALID_SESS_HANDLE 0xFFFFFFFF
  84. /**
  85. * Adapter States
  86. **/
  87. #define BE_ADAPTER_LINK_UP 0x001
  88. #define BE_ADAPTER_LINK_DOWN 0x002
  89. #define BE_ADAPTER_PCI_ERR 0x004
  90. #define BE_ADAPTER_STATE_SHUTDOWN 0x008
  91. #define BE_ADAPTER_CHECK_BOOT 0x010
  92. #define BEISCSI_CLEAN_UNLOAD 0x01
  93. #define BEISCSI_EEH_UNLOAD 0x02
  94. #define BE_GET_BOOT_RETRIES 45
  95. #define BE_GET_BOOT_TO 20
  96. /**
  97. * hardware needs the async PDU buffers to be posted in multiples of 8
  98. * So have atleast 8 of them by default
  99. */
  100. #define HWI_GET_ASYNC_PDU_CTX(phwi, ulp_num) \
  101. (phwi->phwi_ctxt->pasync_ctx[ulp_num])
  102. /********* Memory BAR register ************/
  103. #define PCICFG_MEMBAR_CTRL_INT_CTRL_OFFSET 0xfc
  104. /**
  105. * Host Interrupt Enable, if set interrupts are enabled although "PCI Interrupt
  106. * Disable" may still globally block interrupts in addition to individual
  107. * interrupt masks; a mechanism for the device driver to block all interrupts
  108. * atomically without having to arbitrate for the PCI Interrupt Disable bit
  109. * with the OS.
  110. */
  111. #define MEMBAR_CTRL_INT_CTRL_HOSTINTR_MASK (1 << 29) /* bit 29 */
  112. /********* ISR0 Register offset **********/
  113. #define CEV_ISR0_OFFSET 0xC18
  114. #define CEV_ISR_SIZE 4
  115. /**
  116. * Macros for reading/writing a protection domain or CSR registers
  117. * in BladeEngine.
  118. */
  119. #define DB_TXULP0_OFFSET 0x40
  120. #define DB_RXULP0_OFFSET 0xA0
  121. /********* Event Q door bell *************/
  122. #define DB_EQ_OFFSET DB_CQ_OFFSET
  123. #define DB_EQ_RING_ID_LOW_MASK 0x1FF /* bits 0 - 8 */
  124. /* Clear the interrupt for this eq */
  125. #define DB_EQ_CLR_SHIFT (9) /* bit 9 */
  126. /* Must be 1 */
  127. #define DB_EQ_EVNT_SHIFT (10) /* bit 10 */
  128. /* Higher Order EQ_ID bit */
  129. #define DB_EQ_RING_ID_HIGH_MASK 0x1F /* bits 11 - 15 */
  130. #define DB_EQ_HIGH_SET_SHIFT 11
  131. #define DB_EQ_HIGH_FEILD_SHIFT 9
  132. /* Number of event entries processed */
  133. #define DB_EQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  134. /* Rearm bit */
  135. #define DB_EQ_REARM_SHIFT (29) /* bit 29 */
  136. /********* Compl Q door bell *************/
  137. #define DB_CQ_OFFSET 0x120
  138. #define DB_CQ_RING_ID_LOW_MASK 0x3FF /* bits 0 - 9 */
  139. /* Higher Order CQ_ID bit */
  140. #define DB_CQ_RING_ID_HIGH_MASK 0x1F /* bits 11 - 15 */
  141. #define DB_CQ_HIGH_SET_SHIFT 11
  142. #define DB_CQ_HIGH_FEILD_SHIFT 10
  143. /* Number of event entries processed */
  144. #define DB_CQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  145. /* Rearm bit */
  146. #define DB_CQ_REARM_SHIFT (29) /* bit 29 */
  147. #define GET_HWI_CONTROLLER_WS(pc) (pc->phwi_ctrlr)
  148. #define HWI_GET_DEF_BUFQ_ID(pc, ulp_num) (((struct hwi_controller *)\
  149. (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_data[ulp_num].id)
  150. #define HWI_GET_DEF_HDRQ_ID(pc, ulp_num) (((struct hwi_controller *)\
  151. (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_hdr[ulp_num].id)
  152. #define PAGES_REQUIRED(x) \
  153. ((x < PAGE_SIZE) ? 1 : ((x + PAGE_SIZE - 1) / PAGE_SIZE))
  154. #define BEISCSI_MSI_NAME 20 /* size of msi_name string */
  155. #define MEM_DESCR_OFFSET 8
  156. #define BEISCSI_DEFQ_HDR 1
  157. #define BEISCSI_DEFQ_DATA 0
  158. enum be_mem_enum {
  159. HWI_MEM_ADDN_CONTEXT,
  160. HWI_MEM_WRB,
  161. HWI_MEM_WRBH,
  162. HWI_MEM_SGLH,
  163. HWI_MEM_SGE,
  164. HWI_MEM_TEMPLATE_HDR_ULP0,
  165. HWI_MEM_ASYNC_HEADER_BUF_ULP0, /* 6 */
  166. HWI_MEM_ASYNC_DATA_BUF_ULP0,
  167. HWI_MEM_ASYNC_HEADER_RING_ULP0,
  168. HWI_MEM_ASYNC_DATA_RING_ULP0,
  169. HWI_MEM_ASYNC_HEADER_HANDLE_ULP0,
  170. HWI_MEM_ASYNC_DATA_HANDLE_ULP0, /* 11 */
  171. HWI_MEM_ASYNC_PDU_CONTEXT_ULP0,
  172. HWI_MEM_TEMPLATE_HDR_ULP1,
  173. HWI_MEM_ASYNC_HEADER_BUF_ULP1, /* 14 */
  174. HWI_MEM_ASYNC_DATA_BUF_ULP1,
  175. HWI_MEM_ASYNC_HEADER_RING_ULP1,
  176. HWI_MEM_ASYNC_DATA_RING_ULP1,
  177. HWI_MEM_ASYNC_HEADER_HANDLE_ULP1,
  178. HWI_MEM_ASYNC_DATA_HANDLE_ULP1, /* 19 */
  179. HWI_MEM_ASYNC_PDU_CONTEXT_ULP1,
  180. ISCSI_MEM_GLOBAL_HEADER,
  181. SE_MEM_MAX
  182. };
  183. struct be_bus_address32 {
  184. unsigned int address_lo;
  185. unsigned int address_hi;
  186. };
  187. struct be_bus_address64 {
  188. unsigned long long address;
  189. };
  190. struct be_bus_address {
  191. union {
  192. struct be_bus_address32 a32;
  193. struct be_bus_address64 a64;
  194. } u;
  195. };
  196. struct mem_array {
  197. struct be_bus_address bus_address; /* Bus address of location */
  198. void *virtual_address; /* virtual address to the location */
  199. unsigned int size; /* Size required by memory block */
  200. };
  201. struct be_mem_descriptor {
  202. unsigned int index; /* Index of this memory parameter */
  203. unsigned int category; /* type indicates cached/non-cached */
  204. unsigned int num_elements; /* number of elements in this
  205. * descriptor
  206. */
  207. unsigned int alignment_mask; /* Alignment mask for this block */
  208. unsigned int size_in_bytes; /* Size required by memory block */
  209. struct mem_array *mem_array;
  210. };
  211. struct sgl_handle {
  212. unsigned int sgl_index;
  213. unsigned int type;
  214. unsigned int cid;
  215. struct iscsi_task *task;
  216. struct iscsi_sge *pfrag;
  217. };
  218. struct hba_parameters {
  219. unsigned int ios_per_ctrl;
  220. unsigned int cxns_per_ctrl;
  221. unsigned int asyncpdus_per_ctrl;
  222. unsigned int icds_per_ctrl;
  223. unsigned int num_sge_per_io;
  224. unsigned int defpdu_hdr_sz;
  225. unsigned int defpdu_data_sz;
  226. unsigned int num_cq_entries;
  227. unsigned int num_eq_entries;
  228. unsigned int wrbs_per_cxn;
  229. unsigned int crashmode;
  230. unsigned int hba_num;
  231. unsigned int mgmt_ws_sz;
  232. unsigned int hwi_ws_sz;
  233. unsigned int eto;
  234. unsigned int ldto;
  235. unsigned int dbg_flags;
  236. unsigned int num_cxn;
  237. unsigned int eq_timer;
  238. /**
  239. * These are calculated from other params. They're here
  240. * for debug purposes
  241. */
  242. unsigned int num_mcc_pages;
  243. unsigned int num_mcc_cq_pages;
  244. unsigned int num_cq_pages;
  245. unsigned int num_eq_pages;
  246. unsigned int num_async_pdu_buf_pages;
  247. unsigned int num_async_pdu_buf_sgl_pages;
  248. unsigned int num_async_pdu_buf_cq_pages;
  249. unsigned int num_async_pdu_hdr_pages;
  250. unsigned int num_async_pdu_hdr_sgl_pages;
  251. unsigned int num_async_pdu_hdr_cq_pages;
  252. unsigned int num_sge;
  253. };
  254. struct invalidate_command_table {
  255. unsigned short icd;
  256. unsigned short cid;
  257. } __packed;
  258. #define BEISCSI_GET_ULP_FROM_CRI(phwi_ctrlr, cri) \
  259. (phwi_ctrlr->wrb_context[cri].ulp_num)
  260. struct hwi_wrb_context {
  261. struct list_head wrb_handle_list;
  262. struct list_head wrb_handle_drvr_list;
  263. struct wrb_handle **pwrb_handle_base;
  264. struct wrb_handle **pwrb_handle_basestd;
  265. struct iscsi_wrb *plast_wrb;
  266. unsigned short alloc_index;
  267. unsigned short free_index;
  268. unsigned short wrb_handles_available;
  269. unsigned short cid;
  270. uint8_t ulp_num; /* ULP to which CID binded */
  271. uint16_t register_set;
  272. uint16_t doorbell_format;
  273. uint32_t doorbell_offset;
  274. };
  275. struct ulp_cid_info {
  276. unsigned short *cid_array;
  277. unsigned short avlbl_cids;
  278. unsigned short cid_alloc;
  279. unsigned short cid_free;
  280. };
  281. #include "be.h"
  282. #define chip_be2(phba) (phba->generation == BE_GEN2)
  283. #define chip_be3_r(phba) (phba->generation == BE_GEN3)
  284. #define is_chip_be2_be3r(phba) (chip_be3_r(phba) || (chip_be2(phba)))
  285. #define BEISCSI_ULP0 0
  286. #define BEISCSI_ULP1 1
  287. #define BEISCSI_ULP_COUNT 2
  288. #define BEISCSI_ULP0_LOADED 0x01
  289. #define BEISCSI_ULP1_LOADED 0x02
  290. #define BEISCSI_ULP_AVLBL_CID(phba, ulp_num) \
  291. (((struct ulp_cid_info *)phba->cid_array_info[ulp_num])->avlbl_cids)
  292. #define BEISCSI_ULP0_AVLBL_CID(phba) \
  293. BEISCSI_ULP_AVLBL_CID(phba, BEISCSI_ULP0)
  294. #define BEISCSI_ULP1_AVLBL_CID(phba) \
  295. BEISCSI_ULP_AVLBL_CID(phba, BEISCSI_ULP1)
  296. struct beiscsi_hba {
  297. struct hba_parameters params;
  298. struct hwi_controller *phwi_ctrlr;
  299. unsigned int mem_req[SE_MEM_MAX];
  300. /* PCI BAR mapped addresses */
  301. u8 __iomem *csr_va; /* CSR */
  302. u8 __iomem *db_va; /* Door Bell */
  303. u8 __iomem *pci_va; /* PCI Config */
  304. struct be_bus_address csr_pa; /* CSR */
  305. struct be_bus_address db_pa; /* CSR */
  306. struct be_bus_address pci_pa; /* CSR */
  307. /* PCI representation of our HBA */
  308. struct pci_dev *pcidev;
  309. unsigned short asic_revision;
  310. unsigned int num_cpus;
  311. unsigned int nxt_cqid;
  312. struct msix_entry msix_entries[MAX_CPUS];
  313. char *msi_name[MAX_CPUS];
  314. bool msix_enabled;
  315. struct be_mem_descriptor *init_mem;
  316. unsigned short io_sgl_alloc_index;
  317. unsigned short io_sgl_free_index;
  318. unsigned short io_sgl_hndl_avbl;
  319. struct sgl_handle **io_sgl_hndl_base;
  320. struct sgl_handle **sgl_hndl_array;
  321. unsigned short eh_sgl_alloc_index;
  322. unsigned short eh_sgl_free_index;
  323. unsigned short eh_sgl_hndl_avbl;
  324. struct sgl_handle **eh_sgl_hndl_base;
  325. spinlock_t io_sgl_lock;
  326. spinlock_t mgmt_sgl_lock;
  327. spinlock_t isr_lock;
  328. spinlock_t async_pdu_lock;
  329. unsigned int age;
  330. struct list_head hba_queue;
  331. #define BE_MAX_SESSION 2048
  332. #define BE_SET_CID_TO_CRI(cri_index, cid) \
  333. (phba->cid_to_cri_map[cid] = cri_index)
  334. #define BE_GET_CRI_FROM_CID(cid) (phba->cid_to_cri_map[cid])
  335. unsigned short cid_to_cri_map[BE_MAX_SESSION];
  336. struct ulp_cid_info *cid_array_info[BEISCSI_ULP_COUNT];
  337. struct iscsi_endpoint **ep_array;
  338. struct beiscsi_conn **conn_table;
  339. struct iscsi_boot_kset *boot_kset;
  340. struct Scsi_Host *shost;
  341. struct iscsi_iface *ipv4_iface;
  342. struct iscsi_iface *ipv6_iface;
  343. struct {
  344. /**
  345. * group together since they are used most frequently
  346. * for cid to cri conversion
  347. */
  348. unsigned int phys_port;
  349. unsigned int eqid_count;
  350. unsigned int cqid_count;
  351. unsigned int iscsi_cid_start[BEISCSI_ULP_COUNT];
  352. #define BEISCSI_GET_CID_COUNT(phba, ulp_num) \
  353. (phba->fw_config.iscsi_cid_count[ulp_num])
  354. unsigned int iscsi_cid_count[BEISCSI_ULP_COUNT];
  355. unsigned int iscsi_icd_count[BEISCSI_ULP_COUNT];
  356. unsigned int iscsi_icd_start[BEISCSI_ULP_COUNT];
  357. unsigned int iscsi_chain_start[BEISCSI_ULP_COUNT];
  358. unsigned int iscsi_chain_count[BEISCSI_ULP_COUNT];
  359. unsigned short iscsi_features;
  360. uint16_t dual_ulp_aware;
  361. unsigned long ulp_supported;
  362. } fw_config;
  363. unsigned int state;
  364. int get_boot;
  365. bool fw_timeout;
  366. bool ue_detected;
  367. struct delayed_work beiscsi_hw_check_task;
  368. bool mac_addr_set;
  369. u8 mac_address[ETH_ALEN];
  370. char fw_ver_str[BEISCSI_VER_STRLEN];
  371. char wq_name[20];
  372. struct workqueue_struct *wq; /* The actuak work queue */
  373. struct be_ctrl_info ctrl;
  374. unsigned int generation;
  375. unsigned int interface_handle;
  376. struct mgmt_session_info boot_sess;
  377. struct invalidate_command_table inv_tbl[128];
  378. struct be_aic_obj aic_obj[MAX_CPUS];
  379. unsigned int attr_log_enable;
  380. int (*iotask_fn)(struct iscsi_task *,
  381. struct scatterlist *sg,
  382. uint32_t num_sg, uint32_t xferlen,
  383. uint32_t writedir);
  384. };
  385. struct beiscsi_session {
  386. struct pci_pool *bhs_pool;
  387. };
  388. /**
  389. * struct beiscsi_conn - iscsi connection structure
  390. */
  391. struct beiscsi_conn {
  392. struct iscsi_conn *conn;
  393. struct beiscsi_hba *phba;
  394. u32 exp_statsn;
  395. u32 doorbell_offset;
  396. u32 beiscsi_conn_cid;
  397. struct beiscsi_endpoint *ep;
  398. unsigned short login_in_progress;
  399. struct wrb_handle *plogin_wrb_handle;
  400. struct sgl_handle *plogin_sgl_handle;
  401. struct beiscsi_session *beiscsi_sess;
  402. struct iscsi_task *task;
  403. };
  404. /* This structure is used by the chip */
  405. struct pdu_data_out {
  406. u32 dw[12];
  407. };
  408. /**
  409. * Pseudo amap definition in which each bit of the actual structure is defined
  410. * as a byte: used to calculate offset/shift/mask of each field
  411. */
  412. struct amap_pdu_data_out {
  413. u8 opcode[6]; /* opcode */
  414. u8 rsvd0[2]; /* should be 0 */
  415. u8 rsvd1[7];
  416. u8 final_bit; /* F bit */
  417. u8 rsvd2[16];
  418. u8 ahs_length[8]; /* no AHS */
  419. u8 data_len_hi[8];
  420. u8 data_len_lo[16]; /* DataSegmentLength */
  421. u8 lun[64];
  422. u8 itt[32]; /* ITT; initiator task tag */
  423. u8 ttt[32]; /* TTT; valid for R2T or 0xffffffff */
  424. u8 rsvd3[32];
  425. u8 exp_stat_sn[32];
  426. u8 rsvd4[32];
  427. u8 data_sn[32];
  428. u8 buffer_offset[32];
  429. u8 rsvd5[32];
  430. };
  431. struct be_cmd_bhs {
  432. struct iscsi_scsi_req iscsi_hdr;
  433. unsigned char pad1[16];
  434. struct pdu_data_out iscsi_data_pdu;
  435. unsigned char pad2[BE_SENSE_INFO_SIZE -
  436. sizeof(struct pdu_data_out)];
  437. };
  438. struct beiscsi_io_task {
  439. struct wrb_handle *pwrb_handle;
  440. struct sgl_handle *psgl_handle;
  441. struct beiscsi_conn *conn;
  442. struct scsi_cmnd *scsi_cmnd;
  443. struct hwi_wrb_context *pwrb_context;
  444. unsigned int cmd_sn;
  445. unsigned int flags;
  446. unsigned short cid;
  447. unsigned short header_len;
  448. itt_t libiscsi_itt;
  449. struct be_cmd_bhs *cmd_bhs;
  450. struct be_bus_address bhs_pa;
  451. unsigned short bhs_len;
  452. dma_addr_t mtask_addr;
  453. uint32_t mtask_data_count;
  454. uint8_t wrb_type;
  455. };
  456. struct be_nonio_bhs {
  457. struct iscsi_hdr iscsi_hdr;
  458. unsigned char pad1[16];
  459. struct pdu_data_out iscsi_data_pdu;
  460. unsigned char pad2[BE_SENSE_INFO_SIZE -
  461. sizeof(struct pdu_data_out)];
  462. };
  463. struct be_status_bhs {
  464. struct iscsi_scsi_req iscsi_hdr;
  465. unsigned char pad1[16];
  466. /**
  467. * The plus 2 below is to hold the sense info length that gets
  468. * DMA'ed by RxULP
  469. */
  470. unsigned char sense_info[BE_SENSE_INFO_SIZE];
  471. };
  472. struct iscsi_sge {
  473. u32 dw[4];
  474. };
  475. /**
  476. * Pseudo amap definition in which each bit of the actual structure is defined
  477. * as a byte: used to calculate offset/shift/mask of each field
  478. */
  479. struct amap_iscsi_sge {
  480. u8 addr_hi[32];
  481. u8 addr_lo[32];
  482. u8 sge_offset[22]; /* DWORD 2 */
  483. u8 rsvd0[9]; /* DWORD 2 */
  484. u8 last_sge; /* DWORD 2 */
  485. u8 len[17]; /* DWORD 3 */
  486. u8 rsvd1[15]; /* DWORD 3 */
  487. };
  488. struct beiscsi_offload_params {
  489. u32 dw[6];
  490. };
  491. #define OFFLD_PARAMS_ERL 0x00000003
  492. #define OFFLD_PARAMS_DDE 0x00000004
  493. #define OFFLD_PARAMS_HDE 0x00000008
  494. #define OFFLD_PARAMS_IR2T 0x00000010
  495. #define OFFLD_PARAMS_IMD 0x00000020
  496. #define OFFLD_PARAMS_DATA_SEQ_INORDER 0x00000040
  497. #define OFFLD_PARAMS_PDU_SEQ_INORDER 0x00000080
  498. #define OFFLD_PARAMS_MAX_R2T 0x00FFFF00
  499. /**
  500. * Pseudo amap definition in which each bit of the actual structure is defined
  501. * as a byte: used to calculate offset/shift/mask of each field
  502. */
  503. struct amap_beiscsi_offload_params {
  504. u8 max_burst_length[32];
  505. u8 max_send_data_segment_length[32];
  506. u8 first_burst_length[32];
  507. u8 erl[2];
  508. u8 dde[1];
  509. u8 hde[1];
  510. u8 ir2t[1];
  511. u8 imd[1];
  512. u8 data_seq_inorder[1];
  513. u8 pdu_seq_inorder[1];
  514. u8 max_r2t[16];
  515. u8 pad[8];
  516. u8 exp_statsn[32];
  517. u8 max_recv_data_segment_length[32];
  518. };
  519. /* void hwi_complete_drvr_msgs(struct beiscsi_conn *beiscsi_conn,
  520. struct beiscsi_hba *phba, struct sol_cqe *psol);*/
  521. struct async_pdu_handle {
  522. struct list_head link;
  523. struct be_bus_address pa;
  524. void *pbuffer;
  525. unsigned int consumed;
  526. unsigned char index;
  527. unsigned char is_header;
  528. unsigned short cri;
  529. unsigned long buffer_len;
  530. };
  531. struct hwi_async_entry {
  532. struct {
  533. unsigned char hdr_received;
  534. unsigned char hdr_len;
  535. unsigned short bytes_received;
  536. unsigned int bytes_needed;
  537. struct list_head list;
  538. } wait_queue;
  539. struct list_head header_busy_list;
  540. struct list_head data_busy_list;
  541. };
  542. struct hwi_async_pdu_context {
  543. struct {
  544. struct be_bus_address pa_base;
  545. void *va_base;
  546. void *ring_base;
  547. struct async_pdu_handle *handle_base;
  548. unsigned int host_write_ptr;
  549. unsigned int ep_read_ptr;
  550. unsigned int writables;
  551. unsigned int free_entries;
  552. unsigned int busy_entries;
  553. struct list_head free_list;
  554. } async_header;
  555. struct {
  556. struct be_bus_address pa_base;
  557. void *va_base;
  558. void *ring_base;
  559. struct async_pdu_handle *handle_base;
  560. unsigned int host_write_ptr;
  561. unsigned int ep_read_ptr;
  562. unsigned int writables;
  563. unsigned int free_entries;
  564. unsigned int busy_entries;
  565. struct list_head free_list;
  566. } async_data;
  567. unsigned int buffer_size;
  568. unsigned int num_entries;
  569. #define BE_GET_ASYNC_CRI_FROM_CID(cid) (pasync_ctx->cid_to_async_cri_map[cid])
  570. unsigned short cid_to_async_cri_map[BE_MAX_SESSION];
  571. /**
  572. * This is a varying size list! Do not add anything
  573. * after this entry!!
  574. */
  575. struct hwi_async_entry *async_entry;
  576. };
  577. #define PDUCQE_CODE_MASK 0x0000003F
  578. #define PDUCQE_DPL_MASK 0xFFFF0000
  579. #define PDUCQE_INDEX_MASK 0x0000FFFF
  580. struct i_t_dpdu_cqe {
  581. u32 dw[4];
  582. } __packed;
  583. /**
  584. * Pseudo amap definition in which each bit of the actual structure is defined
  585. * as a byte: used to calculate offset/shift/mask of each field
  586. */
  587. struct amap_i_t_dpdu_cqe {
  588. u8 db_addr_hi[32];
  589. u8 db_addr_lo[32];
  590. u8 code[6];
  591. u8 cid[10];
  592. u8 dpl[16];
  593. u8 index[16];
  594. u8 num_cons[10];
  595. u8 rsvd0[4];
  596. u8 final;
  597. u8 valid;
  598. } __packed;
  599. struct amap_i_t_dpdu_cqe_v2 {
  600. u8 db_addr_hi[32]; /* DWORD 0 */
  601. u8 db_addr_lo[32]; /* DWORD 1 */
  602. u8 code[6]; /* DWORD 2 */
  603. u8 num_cons; /* DWORD 2*/
  604. u8 rsvd0[8]; /* DWORD 2 */
  605. u8 dpl[17]; /* DWORD 2 */
  606. u8 index[16]; /* DWORD 3 */
  607. u8 cid[13]; /* DWORD 3 */
  608. u8 rsvd1; /* DWORD 3 */
  609. u8 final; /* DWORD 3 */
  610. u8 valid; /* DWORD 3 */
  611. } __packed;
  612. #define CQE_VALID_MASK 0x80000000
  613. #define CQE_CODE_MASK 0x0000003F
  614. #define CQE_CID_MASK 0x0000FFC0
  615. #define EQE_VALID_MASK 0x00000001
  616. #define EQE_MAJORCODE_MASK 0x0000000E
  617. #define EQE_RESID_MASK 0xFFFF0000
  618. struct be_eq_entry {
  619. u32 dw[1];
  620. } __packed;
  621. /**
  622. * Pseudo amap definition in which each bit of the actual structure is defined
  623. * as a byte: used to calculate offset/shift/mask of each field
  624. */
  625. struct amap_eq_entry {
  626. u8 valid; /* DWORD 0 */
  627. u8 major_code[3]; /* DWORD 0 */
  628. u8 minor_code[12]; /* DWORD 0 */
  629. u8 resource_id[16]; /* DWORD 0 */
  630. } __packed;
  631. struct cq_db {
  632. u32 dw[1];
  633. } __packed;
  634. /**
  635. * Pseudo amap definition in which each bit of the actual structure is defined
  636. * as a byte: used to calculate offset/shift/mask of each field
  637. */
  638. struct amap_cq_db {
  639. u8 qid[10];
  640. u8 event[1];
  641. u8 rsvd0[5];
  642. u8 num_popped[13];
  643. u8 rearm[1];
  644. u8 rsvd1[2];
  645. } __packed;
  646. void beiscsi_process_eq(struct beiscsi_hba *phba);
  647. struct iscsi_wrb {
  648. u32 dw[16];
  649. } __packed;
  650. #define WRB_TYPE_MASK 0xF0000000
  651. #define SKH_WRB_TYPE_OFFSET 27
  652. #define BE_WRB_TYPE_OFFSET 28
  653. #define ADAPTER_SET_WRB_TYPE(pwrb, wrb_type, type_offset) \
  654. (pwrb->dw[0] |= (wrb_type << type_offset))
  655. /**
  656. * Pseudo amap definition in which each bit of the actual structure is defined
  657. * as a byte: used to calculate offset/shift/mask of each field
  658. */
  659. struct amap_iscsi_wrb {
  660. u8 lun[14]; /* DWORD 0 */
  661. u8 lt; /* DWORD 0 */
  662. u8 invld; /* DWORD 0 */
  663. u8 wrb_idx[8]; /* DWORD 0 */
  664. u8 dsp; /* DWORD 0 */
  665. u8 dmsg; /* DWORD 0 */
  666. u8 undr_run; /* DWORD 0 */
  667. u8 over_run; /* DWORD 0 */
  668. u8 type[4]; /* DWORD 0 */
  669. u8 ptr2nextwrb[8]; /* DWORD 1 */
  670. u8 r2t_exp_dtl[24]; /* DWORD 1 */
  671. u8 sgl_icd_idx[12]; /* DWORD 2 */
  672. u8 rsvd0[20]; /* DWORD 2 */
  673. u8 exp_data_sn[32]; /* DWORD 3 */
  674. u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
  675. u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
  676. u8 cmdsn_itt[32]; /* DWORD 6 */
  677. u8 dif_ref_tag[32]; /* DWORD 7 */
  678. u8 sge0_addr_hi[32]; /* DWORD 8 */
  679. u8 sge0_addr_lo[32]; /* DWORD 9 */
  680. u8 sge0_offset[22]; /* DWORD 10 */
  681. u8 pbs; /* DWORD 10 */
  682. u8 dif_mode[2]; /* DWORD 10 */
  683. u8 rsvd1[6]; /* DWORD 10 */
  684. u8 sge0_last; /* DWORD 10 */
  685. u8 sge0_len[17]; /* DWORD 11 */
  686. u8 dif_meta_tag[14]; /* DWORD 11 */
  687. u8 sge0_in_ddr; /* DWORD 11 */
  688. u8 sge1_addr_hi[32]; /* DWORD 12 */
  689. u8 sge1_addr_lo[32]; /* DWORD 13 */
  690. u8 sge1_r2t_offset[22]; /* DWORD 14 */
  691. u8 rsvd2[9]; /* DWORD 14 */
  692. u8 sge1_last; /* DWORD 14 */
  693. u8 sge1_len[17]; /* DWORD 15 */
  694. u8 ref_sgl_icd_idx[12]; /* DWORD 15 */
  695. u8 rsvd3[2]; /* DWORD 15 */
  696. u8 sge1_in_ddr; /* DWORD 15 */
  697. } __packed;
  698. struct amap_iscsi_wrb_v2 {
  699. u8 r2t_exp_dtl[25]; /* DWORD 0 */
  700. u8 rsvd0[2]; /* DWORD 0*/
  701. u8 type[5]; /* DWORD 0 */
  702. u8 ptr2nextwrb[8]; /* DWORD 1 */
  703. u8 wrb_idx[8]; /* DWORD 1 */
  704. u8 lun[16]; /* DWORD 1 */
  705. u8 sgl_idx[16]; /* DWORD 2 */
  706. u8 ref_sgl_icd_idx[16]; /* DWORD 2 */
  707. u8 exp_data_sn[32]; /* DWORD 3 */
  708. u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
  709. u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
  710. u8 cq_id[16]; /* DWORD 6 */
  711. u8 rsvd1[16]; /* DWORD 6 */
  712. u8 cmdsn_itt[32]; /* DWORD 7 */
  713. u8 sge0_addr_hi[32]; /* DWORD 8 */
  714. u8 sge0_addr_lo[32]; /* DWORD 9 */
  715. u8 sge0_offset[24]; /* DWORD 10 */
  716. u8 rsvd2[7]; /* DWORD 10 */
  717. u8 sge0_last; /* DWORD 10 */
  718. u8 sge0_len[17]; /* DWORD 11 */
  719. u8 rsvd3[7]; /* DWORD 11 */
  720. u8 diff_enbl; /* DWORD 11 */
  721. u8 u_run; /* DWORD 11 */
  722. u8 o_run; /* DWORD 11 */
  723. u8 invalid; /* DWORD 11 */
  724. u8 dsp; /* DWORD 11 */
  725. u8 dmsg; /* DWORD 11 */
  726. u8 rsvd4; /* DWORD 11 */
  727. u8 lt; /* DWORD 11 */
  728. u8 sge1_addr_hi[32]; /* DWORD 12 */
  729. u8 sge1_addr_lo[32]; /* DWORD 13 */
  730. u8 sge1_r2t_offset[24]; /* DWORD 14 */
  731. u8 rsvd5[7]; /* DWORD 14 */
  732. u8 sge1_last; /* DWORD 14 */
  733. u8 sge1_len[17]; /* DWORD 15 */
  734. u8 rsvd6[15]; /* DWORD 15 */
  735. } __packed;
  736. struct wrb_handle *alloc_wrb_handle(struct beiscsi_hba *phba, unsigned int cid,
  737. struct hwi_wrb_context **pcontext);
  738. void
  739. free_mgmt_sgl_handle(struct beiscsi_hba *phba, struct sgl_handle *psgl_handle);
  740. void beiscsi_process_all_cqs(struct work_struct *work);
  741. void beiscsi_free_mgmt_task_handles(struct beiscsi_conn *beiscsi_conn,
  742. struct iscsi_task *task);
  743. void hwi_ring_cq_db(struct beiscsi_hba *phba,
  744. unsigned int id, unsigned int num_processed,
  745. unsigned char rearm, unsigned char event);
  746. unsigned int beiscsi_process_cq(struct be_eq_obj *pbe_eq);
  747. static inline bool beiscsi_error(struct beiscsi_hba *phba)
  748. {
  749. return phba->ue_detected || phba->fw_timeout;
  750. }
  751. struct pdu_nop_out {
  752. u32 dw[12];
  753. };
  754. /**
  755. * Pseudo amap definition in which each bit of the actual structure is defined
  756. * as a byte: used to calculate offset/shift/mask of each field
  757. */
  758. struct amap_pdu_nop_out {
  759. u8 opcode[6]; /* opcode 0x00 */
  760. u8 i_bit; /* I Bit */
  761. u8 x_bit; /* reserved; should be 0 */
  762. u8 fp_bit_filler1[7];
  763. u8 f_bit; /* always 1 */
  764. u8 reserved1[16];
  765. u8 ahs_length[8]; /* no AHS */
  766. u8 data_len_hi[8];
  767. u8 data_len_lo[16]; /* DataSegmentLength */
  768. u8 lun[64];
  769. u8 itt[32]; /* initiator id for ping or 0xffffffff */
  770. u8 ttt[32]; /* target id for ping or 0xffffffff */
  771. u8 cmd_sn[32];
  772. u8 exp_stat_sn[32];
  773. u8 reserved5[128];
  774. };
  775. #define PDUBASE_OPCODE_MASK 0x0000003F
  776. #define PDUBASE_DATALENHI_MASK 0x0000FF00
  777. #define PDUBASE_DATALENLO_MASK 0xFFFF0000
  778. struct pdu_base {
  779. u32 dw[16];
  780. } __packed;
  781. /**
  782. * Pseudo amap definition in which each bit of the actual structure is defined
  783. * as a byte: used to calculate offset/shift/mask of each field
  784. */
  785. struct amap_pdu_base {
  786. u8 opcode[6];
  787. u8 i_bit; /* immediate bit */
  788. u8 x_bit; /* reserved, always 0 */
  789. u8 reserved1[24]; /* opcode-specific fields */
  790. u8 ahs_length[8]; /* length units is 4 byte words */
  791. u8 data_len_hi[8];
  792. u8 data_len_lo[16]; /* DatasegmentLength */
  793. u8 lun[64]; /* lun or opcode-specific fields */
  794. u8 itt[32]; /* initiator task tag */
  795. u8 reserved4[224];
  796. };
  797. struct iscsi_target_context_update_wrb {
  798. u32 dw[16];
  799. } __packed;
  800. /**
  801. * Pseudo amap definition in which each bit of the actual structure is defined
  802. * as a byte: used to calculate offset/shift/mask of each field
  803. */
  804. #define BE_TGT_CTX_UPDT_CMD 0x07
  805. struct amap_iscsi_target_context_update_wrb {
  806. u8 lun[14]; /* DWORD 0 */
  807. u8 lt; /* DWORD 0 */
  808. u8 invld; /* DWORD 0 */
  809. u8 wrb_idx[8]; /* DWORD 0 */
  810. u8 dsp; /* DWORD 0 */
  811. u8 dmsg; /* DWORD 0 */
  812. u8 undr_run; /* DWORD 0 */
  813. u8 over_run; /* DWORD 0 */
  814. u8 type[4]; /* DWORD 0 */
  815. u8 ptr2nextwrb[8]; /* DWORD 1 */
  816. u8 max_burst_length[19]; /* DWORD 1 */
  817. u8 rsvd0[5]; /* DWORD 1 */
  818. u8 rsvd1[15]; /* DWORD 2 */
  819. u8 max_send_data_segment_length[17]; /* DWORD 2 */
  820. u8 first_burst_length[14]; /* DWORD 3 */
  821. u8 rsvd2[2]; /* DWORD 3 */
  822. u8 tx_wrbindex_drv_msg[8]; /* DWORD 3 */
  823. u8 rsvd3[5]; /* DWORD 3 */
  824. u8 session_state[3]; /* DWORD 3 */
  825. u8 rsvd4[16]; /* DWORD 4 */
  826. u8 tx_jumbo; /* DWORD 4 */
  827. u8 hde; /* DWORD 4 */
  828. u8 dde; /* DWORD 4 */
  829. u8 erl[2]; /* DWORD 4 */
  830. u8 domain_id[5]; /* DWORD 4 */
  831. u8 mode; /* DWORD 4 */
  832. u8 imd; /* DWORD 4 */
  833. u8 ir2t; /* DWORD 4 */
  834. u8 notpredblq[2]; /* DWORD 4 */
  835. u8 compltonack; /* DWORD 4 */
  836. u8 stat_sn[32]; /* DWORD 5 */
  837. u8 pad_buffer_addr_hi[32]; /* DWORD 6 */
  838. u8 pad_buffer_addr_lo[32]; /* DWORD 7 */
  839. u8 pad_addr_hi[32]; /* DWORD 8 */
  840. u8 pad_addr_lo[32]; /* DWORD 9 */
  841. u8 rsvd5[32]; /* DWORD 10 */
  842. u8 rsvd6[32]; /* DWORD 11 */
  843. u8 rsvd7[32]; /* DWORD 12 */
  844. u8 rsvd8[32]; /* DWORD 13 */
  845. u8 rsvd9[32]; /* DWORD 14 */
  846. u8 rsvd10[32]; /* DWORD 15 */
  847. } __packed;
  848. #define BEISCSI_MAX_RECV_DATASEG_LEN (64 * 1024)
  849. #define BEISCSI_MAX_CXNS 1
  850. struct amap_iscsi_target_context_update_wrb_v2 {
  851. u8 max_burst_length[24]; /* DWORD 0 */
  852. u8 rsvd0[3]; /* DWORD 0 */
  853. u8 type[5]; /* DWORD 0 */
  854. u8 ptr2nextwrb[8]; /* DWORD 1 */
  855. u8 wrb_idx[8]; /* DWORD 1 */
  856. u8 rsvd1[16]; /* DWORD 1 */
  857. u8 max_send_data_segment_length[24]; /* DWORD 2 */
  858. u8 rsvd2[8]; /* DWORD 2 */
  859. u8 first_burst_length[24]; /* DWORD 3 */
  860. u8 rsvd3[8]; /* DOWRD 3 */
  861. u8 max_r2t[16]; /* DWORD 4 */
  862. u8 rsvd4; /* DWORD 4 */
  863. u8 hde; /* DWORD 4 */
  864. u8 dde; /* DWORD 4 */
  865. u8 erl[2]; /* DWORD 4 */
  866. u8 rsvd5[6]; /* DWORD 4 */
  867. u8 imd; /* DWORD 4 */
  868. u8 ir2t; /* DWORD 4 */
  869. u8 rsvd6[3]; /* DWORD 4 */
  870. u8 stat_sn[32]; /* DWORD 5 */
  871. u8 rsvd7[32]; /* DWORD 6 */
  872. u8 rsvd8[32]; /* DWORD 7 */
  873. u8 max_recv_dataseg_len[24]; /* DWORD 8 */
  874. u8 rsvd9[8]; /* DWORD 8 */
  875. u8 rsvd10[32]; /* DWORD 9 */
  876. u8 rsvd11[32]; /* DWORD 10 */
  877. u8 max_cxns[16]; /* DWORD 11 */
  878. u8 rsvd12[11]; /* DWORD 11*/
  879. u8 invld; /* DWORD 11 */
  880. u8 rsvd13;/* DWORD 11*/
  881. u8 dmsg; /* DWORD 11 */
  882. u8 data_seq_inorder; /* DWORD 11 */
  883. u8 pdu_seq_inorder; /* DWORD 11 */
  884. u8 rsvd14[32]; /*DWORD 12 */
  885. u8 rsvd15[32]; /* DWORD 13 */
  886. u8 rsvd16[32]; /* DWORD 14 */
  887. u8 rsvd17[32]; /* DWORD 15 */
  888. } __packed;
  889. struct be_ring {
  890. u32 pages; /* queue size in pages */
  891. u32 id; /* queue id assigned by beklib */
  892. u32 num; /* number of elements in queue */
  893. u32 cidx; /* consumer index */
  894. u32 pidx; /* producer index -- not used by most rings */
  895. u32 item_size; /* size in bytes of one object */
  896. u8 ulp_num; /* ULP to which CID binded */
  897. u16 register_set;
  898. u16 doorbell_format;
  899. u32 doorbell_offset;
  900. void *va; /* The virtual address of the ring. This
  901. * should be last to allow 32 & 64 bit debugger
  902. * extensions to work.
  903. */
  904. };
  905. struct hwi_controller {
  906. struct list_head io_sgl_list;
  907. struct list_head eh_sgl_list;
  908. struct sgl_handle *psgl_handle_base;
  909. unsigned int wrb_mem_index;
  910. struct hwi_wrb_context *wrb_context;
  911. struct mcc_wrb *pmcc_wrb_base;
  912. struct be_ring default_pdu_hdr[BEISCSI_ULP_COUNT];
  913. struct be_ring default_pdu_data[BEISCSI_ULP_COUNT];
  914. struct hwi_context_memory *phwi_ctxt;
  915. };
  916. enum hwh_type_enum {
  917. HWH_TYPE_IO = 1,
  918. HWH_TYPE_LOGOUT = 2,
  919. HWH_TYPE_TMF = 3,
  920. HWH_TYPE_NOP = 4,
  921. HWH_TYPE_IO_RD = 5,
  922. HWH_TYPE_LOGIN = 11,
  923. HWH_TYPE_INVALID = 0xFFFFFFFF
  924. };
  925. struct wrb_handle {
  926. enum hwh_type_enum type;
  927. unsigned short wrb_index;
  928. struct iscsi_task *pio_handle;
  929. struct iscsi_wrb *pwrb;
  930. };
  931. struct hwi_context_memory {
  932. /* Adaptive interrupt coalescing (AIC) info */
  933. u16 min_eqd; /* in usecs */
  934. u16 max_eqd; /* in usecs */
  935. u16 cur_eqd; /* in usecs */
  936. struct be_eq_obj be_eq[MAX_CPUS];
  937. struct be_queue_info be_cq[MAX_CPUS - 1];
  938. struct be_queue_info *be_wrbq;
  939. struct be_queue_info be_def_hdrq[BEISCSI_ULP_COUNT];
  940. struct be_queue_info be_def_dataq[BEISCSI_ULP_COUNT];
  941. struct hwi_async_pdu_context *pasync_ctx[BEISCSI_ULP_COUNT];
  942. };
  943. /* Logging related definitions */
  944. #define BEISCSI_LOG_INIT 0x0001 /* Initialization events */
  945. #define BEISCSI_LOG_MBOX 0x0002 /* Mailbox Events */
  946. #define BEISCSI_LOG_MISC 0x0004 /* Miscllaneous Events */
  947. #define BEISCSI_LOG_EH 0x0008 /* Error Handler */
  948. #define BEISCSI_LOG_IO 0x0010 /* IO Code Path */
  949. #define BEISCSI_LOG_CONFIG 0x0020 /* CONFIG Code Path */
  950. #define BEISCSI_LOG_ISCSI 0x0040 /* SCSI/iSCSI Protocol related Logs */
  951. #define beiscsi_log(phba, level, mask, fmt, arg...) \
  952. do { \
  953. uint32_t log_value = phba->attr_log_enable; \
  954. if (((mask) & log_value) || (level[1] <= '3')) \
  955. shost_printk(level, phba->shost, \
  956. fmt, __LINE__, ##arg); \
  957. } while (0)
  958. #endif