megaraid_sas.h 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056
  1. /*
  2. * Linux MegaRAID driver for SAS based RAID controllers
  3. *
  4. * Copyright (c) 2003-2013 LSI Corporation
  5. * Copyright (c) 2013-2014 Avago Technologies
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version 2
  10. * of the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  19. *
  20. * FILE: megaraid_sas.h
  21. *
  22. * Authors: Avago Technologies
  23. * Kashyap Desai <kashyap.desai@avagotech.com>
  24. * Sumit Saxena <sumit.saxena@avagotech.com>
  25. *
  26. * Send feedback to: megaraidlinux.pdl@avagotech.com
  27. *
  28. * Mail to: Avago Technologies, 350 West Trimble Road, Building 90,
  29. * San Jose, California 95131
  30. */
  31. #ifndef LSI_MEGARAID_SAS_H
  32. #define LSI_MEGARAID_SAS_H
  33. /*
  34. * MegaRAID SAS Driver meta data
  35. */
  36. #define MEGASAS_VERSION "06.808.16.00-rc1"
  37. #define MEGASAS_RELDATE "Oct. 8, 2015"
  38. /*
  39. * Device IDs
  40. */
  41. #define PCI_DEVICE_ID_LSI_SAS1078R 0x0060
  42. #define PCI_DEVICE_ID_LSI_SAS1078DE 0x007C
  43. #define PCI_DEVICE_ID_LSI_VERDE_ZCR 0x0413
  44. #define PCI_DEVICE_ID_LSI_SAS1078GEN2 0x0078
  45. #define PCI_DEVICE_ID_LSI_SAS0079GEN2 0x0079
  46. #define PCI_DEVICE_ID_LSI_SAS0073SKINNY 0x0073
  47. #define PCI_DEVICE_ID_LSI_SAS0071SKINNY 0x0071
  48. #define PCI_DEVICE_ID_LSI_FUSION 0x005b
  49. #define PCI_DEVICE_ID_LSI_PLASMA 0x002f
  50. #define PCI_DEVICE_ID_LSI_INVADER 0x005d
  51. #define PCI_DEVICE_ID_LSI_FURY 0x005f
  52. #define PCI_DEVICE_ID_LSI_INTRUDER 0x00ce
  53. #define PCI_DEVICE_ID_LSI_INTRUDER_24 0x00cf
  54. #define PCI_DEVICE_ID_LSI_CUTLASS_52 0x0052
  55. #define PCI_DEVICE_ID_LSI_CUTLASS_53 0x0053
  56. /*
  57. * Intel HBA SSDIDs
  58. */
  59. #define MEGARAID_INTEL_RS3DC080_SSDID 0x9360
  60. #define MEGARAID_INTEL_RS3DC040_SSDID 0x9362
  61. #define MEGARAID_INTEL_RS3SC008_SSDID 0x9380
  62. #define MEGARAID_INTEL_RS3MC044_SSDID 0x9381
  63. #define MEGARAID_INTEL_RS3WC080_SSDID 0x9341
  64. #define MEGARAID_INTEL_RS3WC040_SSDID 0x9343
  65. #define MEGARAID_INTEL_RMS3BC160_SSDID 0x352B
  66. /*
  67. * Intruder HBA SSDIDs
  68. */
  69. #define MEGARAID_INTRUDER_SSDID1 0x9371
  70. #define MEGARAID_INTRUDER_SSDID2 0x9390
  71. #define MEGARAID_INTRUDER_SSDID3 0x9370
  72. /*
  73. * Intel HBA branding
  74. */
  75. #define MEGARAID_INTEL_RS3DC080_BRANDING \
  76. "Intel(R) RAID Controller RS3DC080"
  77. #define MEGARAID_INTEL_RS3DC040_BRANDING \
  78. "Intel(R) RAID Controller RS3DC040"
  79. #define MEGARAID_INTEL_RS3SC008_BRANDING \
  80. "Intel(R) RAID Controller RS3SC008"
  81. #define MEGARAID_INTEL_RS3MC044_BRANDING \
  82. "Intel(R) RAID Controller RS3MC044"
  83. #define MEGARAID_INTEL_RS3WC080_BRANDING \
  84. "Intel(R) RAID Controller RS3WC080"
  85. #define MEGARAID_INTEL_RS3WC040_BRANDING \
  86. "Intel(R) RAID Controller RS3WC040"
  87. #define MEGARAID_INTEL_RMS3BC160_BRANDING \
  88. "Intel(R) Integrated RAID Module RMS3BC160"
  89. /*
  90. * =====================================
  91. * MegaRAID SAS MFI firmware definitions
  92. * =====================================
  93. */
  94. /*
  95. * MFI stands for MegaRAID SAS FW Interface. This is just a moniker for
  96. * protocol between the software and firmware. Commands are issued using
  97. * "message frames"
  98. */
  99. /*
  100. * FW posts its state in upper 4 bits of outbound_msg_0 register
  101. */
  102. #define MFI_STATE_MASK 0xF0000000
  103. #define MFI_STATE_UNDEFINED 0x00000000
  104. #define MFI_STATE_BB_INIT 0x10000000
  105. #define MFI_STATE_FW_INIT 0x40000000
  106. #define MFI_STATE_WAIT_HANDSHAKE 0x60000000
  107. #define MFI_STATE_FW_INIT_2 0x70000000
  108. #define MFI_STATE_DEVICE_SCAN 0x80000000
  109. #define MFI_STATE_BOOT_MESSAGE_PENDING 0x90000000
  110. #define MFI_STATE_FLUSH_CACHE 0xA0000000
  111. #define MFI_STATE_READY 0xB0000000
  112. #define MFI_STATE_OPERATIONAL 0xC0000000
  113. #define MFI_STATE_FAULT 0xF0000000
  114. #define MFI_STATE_FORCE_OCR 0x00000080
  115. #define MFI_STATE_DMADONE 0x00000008
  116. #define MFI_STATE_CRASH_DUMP_DONE 0x00000004
  117. #define MFI_RESET_REQUIRED 0x00000001
  118. #define MFI_RESET_ADAPTER 0x00000002
  119. #define MEGAMFI_FRAME_SIZE 64
  120. /*
  121. * During FW init, clear pending cmds & reset state using inbound_msg_0
  122. *
  123. * ABORT : Abort all pending cmds
  124. * READY : Move from OPERATIONAL to READY state; discard queue info
  125. * MFIMODE : Discard (possible) low MFA posted in 64-bit mode (??)
  126. * CLR_HANDSHAKE: FW is waiting for HANDSHAKE from BIOS or Driver
  127. * HOTPLUG : Resume from Hotplug
  128. * MFI_STOP_ADP : Send signal to FW to stop processing
  129. */
  130. #define WRITE_SEQUENCE_OFFSET (0x0000000FC) /* I20 */
  131. #define HOST_DIAGNOSTIC_OFFSET (0x000000F8) /* I20 */
  132. #define DIAG_WRITE_ENABLE (0x00000080)
  133. #define DIAG_RESET_ADAPTER (0x00000004)
  134. #define MFI_ADP_RESET 0x00000040
  135. #define MFI_INIT_ABORT 0x00000001
  136. #define MFI_INIT_READY 0x00000002
  137. #define MFI_INIT_MFIMODE 0x00000004
  138. #define MFI_INIT_CLEAR_HANDSHAKE 0x00000008
  139. #define MFI_INIT_HOTPLUG 0x00000010
  140. #define MFI_STOP_ADP 0x00000020
  141. #define MFI_RESET_FLAGS MFI_INIT_READY| \
  142. MFI_INIT_MFIMODE| \
  143. MFI_INIT_ABORT
  144. /*
  145. * MFI frame flags
  146. */
  147. #define MFI_FRAME_POST_IN_REPLY_QUEUE 0x0000
  148. #define MFI_FRAME_DONT_POST_IN_REPLY_QUEUE 0x0001
  149. #define MFI_FRAME_SGL32 0x0000
  150. #define MFI_FRAME_SGL64 0x0002
  151. #define MFI_FRAME_SENSE32 0x0000
  152. #define MFI_FRAME_SENSE64 0x0004
  153. #define MFI_FRAME_DIR_NONE 0x0000
  154. #define MFI_FRAME_DIR_WRITE 0x0008
  155. #define MFI_FRAME_DIR_READ 0x0010
  156. #define MFI_FRAME_DIR_BOTH 0x0018
  157. #define MFI_FRAME_IEEE 0x0020
  158. /* Driver internal */
  159. #define DRV_DCMD_POLLED_MODE 0x1
  160. /*
  161. * Definition for cmd_status
  162. */
  163. #define MFI_CMD_STATUS_POLL_MODE 0xFF
  164. /*
  165. * MFI command opcodes
  166. */
  167. #define MFI_CMD_INIT 0x00
  168. #define MFI_CMD_LD_READ 0x01
  169. #define MFI_CMD_LD_WRITE 0x02
  170. #define MFI_CMD_LD_SCSI_IO 0x03
  171. #define MFI_CMD_PD_SCSI_IO 0x04
  172. #define MFI_CMD_DCMD 0x05
  173. #define MFI_CMD_ABORT 0x06
  174. #define MFI_CMD_SMP 0x07
  175. #define MFI_CMD_STP 0x08
  176. #define MFI_CMD_INVALID 0xff
  177. #define MR_DCMD_CTRL_GET_INFO 0x01010000
  178. #define MR_DCMD_LD_GET_LIST 0x03010000
  179. #define MR_DCMD_LD_LIST_QUERY 0x03010100
  180. #define MR_DCMD_CTRL_CACHE_FLUSH 0x01101000
  181. #define MR_FLUSH_CTRL_CACHE 0x01
  182. #define MR_FLUSH_DISK_CACHE 0x02
  183. #define MR_DCMD_CTRL_SHUTDOWN 0x01050000
  184. #define MR_DCMD_HIBERNATE_SHUTDOWN 0x01060000
  185. #define MR_ENABLE_DRIVE_SPINDOWN 0x01
  186. #define MR_DCMD_CTRL_EVENT_GET_INFO 0x01040100
  187. #define MR_DCMD_CTRL_EVENT_GET 0x01040300
  188. #define MR_DCMD_CTRL_EVENT_WAIT 0x01040500
  189. #define MR_DCMD_LD_GET_PROPERTIES 0x03030000
  190. #define MR_DCMD_CLUSTER 0x08000000
  191. #define MR_DCMD_CLUSTER_RESET_ALL 0x08010100
  192. #define MR_DCMD_CLUSTER_RESET_LD 0x08010200
  193. #define MR_DCMD_PD_LIST_QUERY 0x02010100
  194. #define MR_DCMD_CTRL_SET_CRASH_DUMP_PARAMS 0x01190100
  195. #define MR_DRIVER_SET_APP_CRASHDUMP_MODE (0xF0010000 | 0x0600)
  196. /*
  197. * Global functions
  198. */
  199. extern u8 MR_ValidateMapInfo(struct megasas_instance *instance);
  200. /*
  201. * MFI command completion codes
  202. */
  203. enum MFI_STAT {
  204. MFI_STAT_OK = 0x00,
  205. MFI_STAT_INVALID_CMD = 0x01,
  206. MFI_STAT_INVALID_DCMD = 0x02,
  207. MFI_STAT_INVALID_PARAMETER = 0x03,
  208. MFI_STAT_INVALID_SEQUENCE_NUMBER = 0x04,
  209. MFI_STAT_ABORT_NOT_POSSIBLE = 0x05,
  210. MFI_STAT_APP_HOST_CODE_NOT_FOUND = 0x06,
  211. MFI_STAT_APP_IN_USE = 0x07,
  212. MFI_STAT_APP_NOT_INITIALIZED = 0x08,
  213. MFI_STAT_ARRAY_INDEX_INVALID = 0x09,
  214. MFI_STAT_ARRAY_ROW_NOT_EMPTY = 0x0a,
  215. MFI_STAT_CONFIG_RESOURCE_CONFLICT = 0x0b,
  216. MFI_STAT_DEVICE_NOT_FOUND = 0x0c,
  217. MFI_STAT_DRIVE_TOO_SMALL = 0x0d,
  218. MFI_STAT_FLASH_ALLOC_FAIL = 0x0e,
  219. MFI_STAT_FLASH_BUSY = 0x0f,
  220. MFI_STAT_FLASH_ERROR = 0x10,
  221. MFI_STAT_FLASH_IMAGE_BAD = 0x11,
  222. MFI_STAT_FLASH_IMAGE_INCOMPLETE = 0x12,
  223. MFI_STAT_FLASH_NOT_OPEN = 0x13,
  224. MFI_STAT_FLASH_NOT_STARTED = 0x14,
  225. MFI_STAT_FLUSH_FAILED = 0x15,
  226. MFI_STAT_HOST_CODE_NOT_FOUNT = 0x16,
  227. MFI_STAT_LD_CC_IN_PROGRESS = 0x17,
  228. MFI_STAT_LD_INIT_IN_PROGRESS = 0x18,
  229. MFI_STAT_LD_LBA_OUT_OF_RANGE = 0x19,
  230. MFI_STAT_LD_MAX_CONFIGURED = 0x1a,
  231. MFI_STAT_LD_NOT_OPTIMAL = 0x1b,
  232. MFI_STAT_LD_RBLD_IN_PROGRESS = 0x1c,
  233. MFI_STAT_LD_RECON_IN_PROGRESS = 0x1d,
  234. MFI_STAT_LD_WRONG_RAID_LEVEL = 0x1e,
  235. MFI_STAT_MAX_SPARES_EXCEEDED = 0x1f,
  236. MFI_STAT_MEMORY_NOT_AVAILABLE = 0x20,
  237. MFI_STAT_MFC_HW_ERROR = 0x21,
  238. MFI_STAT_NO_HW_PRESENT = 0x22,
  239. MFI_STAT_NOT_FOUND = 0x23,
  240. MFI_STAT_NOT_IN_ENCL = 0x24,
  241. MFI_STAT_PD_CLEAR_IN_PROGRESS = 0x25,
  242. MFI_STAT_PD_TYPE_WRONG = 0x26,
  243. MFI_STAT_PR_DISABLED = 0x27,
  244. MFI_STAT_ROW_INDEX_INVALID = 0x28,
  245. MFI_STAT_SAS_CONFIG_INVALID_ACTION = 0x29,
  246. MFI_STAT_SAS_CONFIG_INVALID_DATA = 0x2a,
  247. MFI_STAT_SAS_CONFIG_INVALID_PAGE = 0x2b,
  248. MFI_STAT_SAS_CONFIG_INVALID_TYPE = 0x2c,
  249. MFI_STAT_SCSI_DONE_WITH_ERROR = 0x2d,
  250. MFI_STAT_SCSI_IO_FAILED = 0x2e,
  251. MFI_STAT_SCSI_RESERVATION_CONFLICT = 0x2f,
  252. MFI_STAT_SHUTDOWN_FAILED = 0x30,
  253. MFI_STAT_TIME_NOT_SET = 0x31,
  254. MFI_STAT_WRONG_STATE = 0x32,
  255. MFI_STAT_LD_OFFLINE = 0x33,
  256. MFI_STAT_PEER_NOTIFICATION_REJECTED = 0x34,
  257. MFI_STAT_PEER_NOTIFICATION_FAILED = 0x35,
  258. MFI_STAT_RESERVATION_IN_PROGRESS = 0x36,
  259. MFI_STAT_I2C_ERRORS_DETECTED = 0x37,
  260. MFI_STAT_PCI_ERRORS_DETECTED = 0x38,
  261. MFI_STAT_CONFIG_SEQ_MISMATCH = 0x67,
  262. MFI_STAT_INVALID_STATUS = 0xFF
  263. };
  264. enum mfi_evt_class {
  265. MFI_EVT_CLASS_DEBUG = -2,
  266. MFI_EVT_CLASS_PROGRESS = -1,
  267. MFI_EVT_CLASS_INFO = 0,
  268. MFI_EVT_CLASS_WARNING = 1,
  269. MFI_EVT_CLASS_CRITICAL = 2,
  270. MFI_EVT_CLASS_FATAL = 3,
  271. MFI_EVT_CLASS_DEAD = 4
  272. };
  273. /*
  274. * Crash dump related defines
  275. */
  276. #define MAX_CRASH_DUMP_SIZE 512
  277. #define CRASH_DMA_BUF_SIZE (1024 * 1024)
  278. enum MR_FW_CRASH_DUMP_STATE {
  279. UNAVAILABLE = 0,
  280. AVAILABLE = 1,
  281. COPYING = 2,
  282. COPIED = 3,
  283. COPY_ERROR = 4,
  284. };
  285. enum _MR_CRASH_BUF_STATUS {
  286. MR_CRASH_BUF_TURN_OFF = 0,
  287. MR_CRASH_BUF_TURN_ON = 1,
  288. };
  289. /*
  290. * Number of mailbox bytes in DCMD message frame
  291. */
  292. #define MFI_MBOX_SIZE 12
  293. enum MR_EVT_CLASS {
  294. MR_EVT_CLASS_DEBUG = -2,
  295. MR_EVT_CLASS_PROGRESS = -1,
  296. MR_EVT_CLASS_INFO = 0,
  297. MR_EVT_CLASS_WARNING = 1,
  298. MR_EVT_CLASS_CRITICAL = 2,
  299. MR_EVT_CLASS_FATAL = 3,
  300. MR_EVT_CLASS_DEAD = 4,
  301. };
  302. enum MR_EVT_LOCALE {
  303. MR_EVT_LOCALE_LD = 0x0001,
  304. MR_EVT_LOCALE_PD = 0x0002,
  305. MR_EVT_LOCALE_ENCL = 0x0004,
  306. MR_EVT_LOCALE_BBU = 0x0008,
  307. MR_EVT_LOCALE_SAS = 0x0010,
  308. MR_EVT_LOCALE_CTRL = 0x0020,
  309. MR_EVT_LOCALE_CONFIG = 0x0040,
  310. MR_EVT_LOCALE_CLUSTER = 0x0080,
  311. MR_EVT_LOCALE_ALL = 0xffff,
  312. };
  313. enum MR_EVT_ARGS {
  314. MR_EVT_ARGS_NONE,
  315. MR_EVT_ARGS_CDB_SENSE,
  316. MR_EVT_ARGS_LD,
  317. MR_EVT_ARGS_LD_COUNT,
  318. MR_EVT_ARGS_LD_LBA,
  319. MR_EVT_ARGS_LD_OWNER,
  320. MR_EVT_ARGS_LD_LBA_PD_LBA,
  321. MR_EVT_ARGS_LD_PROG,
  322. MR_EVT_ARGS_LD_STATE,
  323. MR_EVT_ARGS_LD_STRIP,
  324. MR_EVT_ARGS_PD,
  325. MR_EVT_ARGS_PD_ERR,
  326. MR_EVT_ARGS_PD_LBA,
  327. MR_EVT_ARGS_PD_LBA_LD,
  328. MR_EVT_ARGS_PD_PROG,
  329. MR_EVT_ARGS_PD_STATE,
  330. MR_EVT_ARGS_PCI,
  331. MR_EVT_ARGS_RATE,
  332. MR_EVT_ARGS_STR,
  333. MR_EVT_ARGS_TIME,
  334. MR_EVT_ARGS_ECC,
  335. MR_EVT_ARGS_LD_PROP,
  336. MR_EVT_ARGS_PD_SPARE,
  337. MR_EVT_ARGS_PD_INDEX,
  338. MR_EVT_ARGS_DIAG_PASS,
  339. MR_EVT_ARGS_DIAG_FAIL,
  340. MR_EVT_ARGS_PD_LBA_LBA,
  341. MR_EVT_ARGS_PORT_PHY,
  342. MR_EVT_ARGS_PD_MISSING,
  343. MR_EVT_ARGS_PD_ADDRESS,
  344. MR_EVT_ARGS_BITMAP,
  345. MR_EVT_ARGS_CONNECTOR,
  346. MR_EVT_ARGS_PD_PD,
  347. MR_EVT_ARGS_PD_FRU,
  348. MR_EVT_ARGS_PD_PATHINFO,
  349. MR_EVT_ARGS_PD_POWER_STATE,
  350. MR_EVT_ARGS_GENERIC,
  351. };
  352. #define SGE_BUFFER_SIZE 4096
  353. /*
  354. * define constants for device list query options
  355. */
  356. enum MR_PD_QUERY_TYPE {
  357. MR_PD_QUERY_TYPE_ALL = 0,
  358. MR_PD_QUERY_TYPE_STATE = 1,
  359. MR_PD_QUERY_TYPE_POWER_STATE = 2,
  360. MR_PD_QUERY_TYPE_MEDIA_TYPE = 3,
  361. MR_PD_QUERY_TYPE_SPEED = 4,
  362. MR_PD_QUERY_TYPE_EXPOSED_TO_HOST = 5,
  363. };
  364. enum MR_LD_QUERY_TYPE {
  365. MR_LD_QUERY_TYPE_ALL = 0,
  366. MR_LD_QUERY_TYPE_EXPOSED_TO_HOST = 1,
  367. MR_LD_QUERY_TYPE_USED_TGT_IDS = 2,
  368. MR_LD_QUERY_TYPE_CLUSTER_ACCESS = 3,
  369. MR_LD_QUERY_TYPE_CLUSTER_LOCALE = 4,
  370. };
  371. #define MR_EVT_CFG_CLEARED 0x0004
  372. #define MR_EVT_LD_STATE_CHANGE 0x0051
  373. #define MR_EVT_PD_INSERTED 0x005b
  374. #define MR_EVT_PD_REMOVED 0x0070
  375. #define MR_EVT_LD_CREATED 0x008a
  376. #define MR_EVT_LD_DELETED 0x008b
  377. #define MR_EVT_FOREIGN_CFG_IMPORTED 0x00db
  378. #define MR_EVT_LD_OFFLINE 0x00fc
  379. #define MR_EVT_CTRL_HOST_BUS_SCAN_REQUESTED 0x0152
  380. #define MR_EVT_CTRL_PROP_CHANGED 0x012f
  381. enum MR_PD_STATE {
  382. MR_PD_STATE_UNCONFIGURED_GOOD = 0x00,
  383. MR_PD_STATE_UNCONFIGURED_BAD = 0x01,
  384. MR_PD_STATE_HOT_SPARE = 0x02,
  385. MR_PD_STATE_OFFLINE = 0x10,
  386. MR_PD_STATE_FAILED = 0x11,
  387. MR_PD_STATE_REBUILD = 0x14,
  388. MR_PD_STATE_ONLINE = 0x18,
  389. MR_PD_STATE_COPYBACK = 0x20,
  390. MR_PD_STATE_SYSTEM = 0x40,
  391. };
  392. /*
  393. * defines the physical drive address structure
  394. */
  395. struct MR_PD_ADDRESS {
  396. __le16 deviceId;
  397. u16 enclDeviceId;
  398. union {
  399. struct {
  400. u8 enclIndex;
  401. u8 slotNumber;
  402. } mrPdAddress;
  403. struct {
  404. u8 enclPosition;
  405. u8 enclConnectorIndex;
  406. } mrEnclAddress;
  407. };
  408. u8 scsiDevType;
  409. union {
  410. u8 connectedPortBitmap;
  411. u8 connectedPortNumbers;
  412. };
  413. u64 sasAddr[2];
  414. } __packed;
  415. /*
  416. * defines the physical drive list structure
  417. */
  418. struct MR_PD_LIST {
  419. __le32 size;
  420. __le32 count;
  421. struct MR_PD_ADDRESS addr[1];
  422. } __packed;
  423. struct megasas_pd_list {
  424. u16 tid;
  425. u8 driveType;
  426. u8 driveState;
  427. } __packed;
  428. /*
  429. * defines the logical drive reference structure
  430. */
  431. union MR_LD_REF {
  432. struct {
  433. u8 targetId;
  434. u8 reserved;
  435. __le16 seqNum;
  436. };
  437. __le32 ref;
  438. } __packed;
  439. /*
  440. * defines the logical drive list structure
  441. */
  442. struct MR_LD_LIST {
  443. __le32 ldCount;
  444. __le32 reserved;
  445. struct {
  446. union MR_LD_REF ref;
  447. u8 state;
  448. u8 reserved[3];
  449. __le64 size;
  450. } ldList[MAX_LOGICAL_DRIVES_EXT];
  451. } __packed;
  452. struct MR_LD_TARGETID_LIST {
  453. __le32 size;
  454. __le32 count;
  455. u8 pad[3];
  456. u8 targetId[MAX_LOGICAL_DRIVES_EXT];
  457. };
  458. /*
  459. * SAS controller properties
  460. */
  461. struct megasas_ctrl_prop {
  462. u16 seq_num;
  463. u16 pred_fail_poll_interval;
  464. u16 intr_throttle_count;
  465. u16 intr_throttle_timeouts;
  466. u8 rebuild_rate;
  467. u8 patrol_read_rate;
  468. u8 bgi_rate;
  469. u8 cc_rate;
  470. u8 recon_rate;
  471. u8 cache_flush_interval;
  472. u8 spinup_drv_count;
  473. u8 spinup_delay;
  474. u8 cluster_enable;
  475. u8 coercion_mode;
  476. u8 alarm_enable;
  477. u8 disable_auto_rebuild;
  478. u8 disable_battery_warn;
  479. u8 ecc_bucket_size;
  480. u16 ecc_bucket_leak_rate;
  481. u8 restore_hotspare_on_insertion;
  482. u8 expose_encl_devices;
  483. u8 maintainPdFailHistory;
  484. u8 disallowHostRequestReordering;
  485. u8 abortCCOnError;
  486. u8 loadBalanceMode;
  487. u8 disableAutoDetectBackplane;
  488. u8 snapVDSpace;
  489. /*
  490. * Add properties that can be controlled by
  491. * a bit in the following structure.
  492. */
  493. struct {
  494. #if defined(__BIG_ENDIAN_BITFIELD)
  495. u32 reserved:18;
  496. u32 enableJBOD:1;
  497. u32 disableSpinDownHS:1;
  498. u32 allowBootWithPinnedCache:1;
  499. u32 disableOnlineCtrlReset:1;
  500. u32 enableSecretKeyControl:1;
  501. u32 autoEnhancedImport:1;
  502. u32 enableSpinDownUnconfigured:1;
  503. u32 SSDPatrolReadEnabled:1;
  504. u32 SSDSMARTerEnabled:1;
  505. u32 disableNCQ:1;
  506. u32 useFdeOnly:1;
  507. u32 prCorrectUnconfiguredAreas:1;
  508. u32 SMARTerEnabled:1;
  509. u32 copyBackDisabled:1;
  510. #else
  511. u32 copyBackDisabled:1;
  512. u32 SMARTerEnabled:1;
  513. u32 prCorrectUnconfiguredAreas:1;
  514. u32 useFdeOnly:1;
  515. u32 disableNCQ:1;
  516. u32 SSDSMARTerEnabled:1;
  517. u32 SSDPatrolReadEnabled:1;
  518. u32 enableSpinDownUnconfigured:1;
  519. u32 autoEnhancedImport:1;
  520. u32 enableSecretKeyControl:1;
  521. u32 disableOnlineCtrlReset:1;
  522. u32 allowBootWithPinnedCache:1;
  523. u32 disableSpinDownHS:1;
  524. u32 enableJBOD:1;
  525. u32 reserved:18;
  526. #endif
  527. } OnOffProperties;
  528. u8 autoSnapVDSpace;
  529. u8 viewSpace;
  530. __le16 spinDownTime;
  531. u8 reserved[24];
  532. } __packed;
  533. /*
  534. * SAS controller information
  535. */
  536. struct megasas_ctrl_info {
  537. /*
  538. * PCI device information
  539. */
  540. struct {
  541. __le16 vendor_id;
  542. __le16 device_id;
  543. __le16 sub_vendor_id;
  544. __le16 sub_device_id;
  545. u8 reserved[24];
  546. } __attribute__ ((packed)) pci;
  547. /*
  548. * Host interface information
  549. */
  550. struct {
  551. u8 PCIX:1;
  552. u8 PCIE:1;
  553. u8 iSCSI:1;
  554. u8 SAS_3G:1;
  555. u8 SRIOV:1;
  556. u8 reserved_0:3;
  557. u8 reserved_1[6];
  558. u8 port_count;
  559. u64 port_addr[8];
  560. } __attribute__ ((packed)) host_interface;
  561. /*
  562. * Device (backend) interface information
  563. */
  564. struct {
  565. u8 SPI:1;
  566. u8 SAS_3G:1;
  567. u8 SATA_1_5G:1;
  568. u8 SATA_3G:1;
  569. u8 reserved_0:4;
  570. u8 reserved_1[6];
  571. u8 port_count;
  572. u64 port_addr[8];
  573. } __attribute__ ((packed)) device_interface;
  574. /*
  575. * List of components residing in flash. All str are null terminated
  576. */
  577. __le32 image_check_word;
  578. __le32 image_component_count;
  579. struct {
  580. char name[8];
  581. char version[32];
  582. char build_date[16];
  583. char built_time[16];
  584. } __attribute__ ((packed)) image_component[8];
  585. /*
  586. * List of flash components that have been flashed on the card, but
  587. * are not in use, pending reset of the adapter. This list will be
  588. * empty if a flash operation has not occurred. All stings are null
  589. * terminated
  590. */
  591. __le32 pending_image_component_count;
  592. struct {
  593. char name[8];
  594. char version[32];
  595. char build_date[16];
  596. char build_time[16];
  597. } __attribute__ ((packed)) pending_image_component[8];
  598. u8 max_arms;
  599. u8 max_spans;
  600. u8 max_arrays;
  601. u8 max_lds;
  602. char product_name[80];
  603. char serial_no[32];
  604. /*
  605. * Other physical/controller/operation information. Indicates the
  606. * presence of the hardware
  607. */
  608. struct {
  609. u32 bbu:1;
  610. u32 alarm:1;
  611. u32 nvram:1;
  612. u32 uart:1;
  613. u32 reserved:28;
  614. } __attribute__ ((packed)) hw_present;
  615. __le32 current_fw_time;
  616. /*
  617. * Maximum data transfer sizes
  618. */
  619. __le16 max_concurrent_cmds;
  620. __le16 max_sge_count;
  621. __le32 max_request_size;
  622. /*
  623. * Logical and physical device counts
  624. */
  625. __le16 ld_present_count;
  626. __le16 ld_degraded_count;
  627. __le16 ld_offline_count;
  628. __le16 pd_present_count;
  629. __le16 pd_disk_present_count;
  630. __le16 pd_disk_pred_failure_count;
  631. __le16 pd_disk_failed_count;
  632. /*
  633. * Memory size information
  634. */
  635. __le16 nvram_size;
  636. __le16 memory_size;
  637. __le16 flash_size;
  638. /*
  639. * Error counters
  640. */
  641. __le16 mem_correctable_error_count;
  642. __le16 mem_uncorrectable_error_count;
  643. /*
  644. * Cluster information
  645. */
  646. u8 cluster_permitted;
  647. u8 cluster_active;
  648. /*
  649. * Additional max data transfer sizes
  650. */
  651. __le16 max_strips_per_io;
  652. /*
  653. * Controller capabilities structures
  654. */
  655. struct {
  656. u32 raid_level_0:1;
  657. u32 raid_level_1:1;
  658. u32 raid_level_5:1;
  659. u32 raid_level_1E:1;
  660. u32 raid_level_6:1;
  661. u32 reserved:27;
  662. } __attribute__ ((packed)) raid_levels;
  663. struct {
  664. u32 rbld_rate:1;
  665. u32 cc_rate:1;
  666. u32 bgi_rate:1;
  667. u32 recon_rate:1;
  668. u32 patrol_rate:1;
  669. u32 alarm_control:1;
  670. u32 cluster_supported:1;
  671. u32 bbu:1;
  672. u32 spanning_allowed:1;
  673. u32 dedicated_hotspares:1;
  674. u32 revertible_hotspares:1;
  675. u32 foreign_config_import:1;
  676. u32 self_diagnostic:1;
  677. u32 mixed_redundancy_arr:1;
  678. u32 global_hot_spares:1;
  679. u32 reserved:17;
  680. } __attribute__ ((packed)) adapter_operations;
  681. struct {
  682. u32 read_policy:1;
  683. u32 write_policy:1;
  684. u32 io_policy:1;
  685. u32 access_policy:1;
  686. u32 disk_cache_policy:1;
  687. u32 reserved:27;
  688. } __attribute__ ((packed)) ld_operations;
  689. struct {
  690. u8 min;
  691. u8 max;
  692. u8 reserved[2];
  693. } __attribute__ ((packed)) stripe_sz_ops;
  694. struct {
  695. u32 force_online:1;
  696. u32 force_offline:1;
  697. u32 force_rebuild:1;
  698. u32 reserved:29;
  699. } __attribute__ ((packed)) pd_operations;
  700. struct {
  701. u32 ctrl_supports_sas:1;
  702. u32 ctrl_supports_sata:1;
  703. u32 allow_mix_in_encl:1;
  704. u32 allow_mix_in_ld:1;
  705. u32 allow_sata_in_cluster:1;
  706. u32 reserved:27;
  707. } __attribute__ ((packed)) pd_mix_support;
  708. /*
  709. * Define ECC single-bit-error bucket information
  710. */
  711. u8 ecc_bucket_count;
  712. u8 reserved_2[11];
  713. /*
  714. * Include the controller properties (changeable items)
  715. */
  716. struct megasas_ctrl_prop properties;
  717. /*
  718. * Define FW pkg version (set in envt v'bles on OEM basis)
  719. */
  720. char package_version[0x60];
  721. /*
  722. * If adapterOperations.supportMoreThan8Phys is set,
  723. * and deviceInterface.portCount is greater than 8,
  724. * SAS Addrs for first 8 ports shall be populated in
  725. * deviceInterface.portAddr, and the rest shall be
  726. * populated in deviceInterfacePortAddr2.
  727. */
  728. __le64 deviceInterfacePortAddr2[8]; /*6a0h */
  729. u8 reserved3[128]; /*6e0h */
  730. struct { /*760h */
  731. u16 minPdRaidLevel_0:4;
  732. u16 maxPdRaidLevel_0:12;
  733. u16 minPdRaidLevel_1:4;
  734. u16 maxPdRaidLevel_1:12;
  735. u16 minPdRaidLevel_5:4;
  736. u16 maxPdRaidLevel_5:12;
  737. u16 minPdRaidLevel_1E:4;
  738. u16 maxPdRaidLevel_1E:12;
  739. u16 minPdRaidLevel_6:4;
  740. u16 maxPdRaidLevel_6:12;
  741. u16 minPdRaidLevel_10:4;
  742. u16 maxPdRaidLevel_10:12;
  743. u16 minPdRaidLevel_50:4;
  744. u16 maxPdRaidLevel_50:12;
  745. u16 minPdRaidLevel_60:4;
  746. u16 maxPdRaidLevel_60:12;
  747. u16 minPdRaidLevel_1E_RLQ0:4;
  748. u16 maxPdRaidLevel_1E_RLQ0:12;
  749. u16 minPdRaidLevel_1E0_RLQ0:4;
  750. u16 maxPdRaidLevel_1E0_RLQ0:12;
  751. u16 reserved[6];
  752. } pdsForRaidLevels;
  753. __le16 maxPds; /*780h */
  754. __le16 maxDedHSPs; /*782h */
  755. __le16 maxGlobalHSP; /*784h */
  756. __le16 ddfSize; /*786h */
  757. u8 maxLdsPerArray; /*788h */
  758. u8 partitionsInDDF; /*789h */
  759. u8 lockKeyBinding; /*78ah */
  760. u8 maxPITsPerLd; /*78bh */
  761. u8 maxViewsPerLd; /*78ch */
  762. u8 maxTargetId; /*78dh */
  763. __le16 maxBvlVdSize; /*78eh */
  764. __le16 maxConfigurableSSCSize; /*790h */
  765. __le16 currentSSCsize; /*792h */
  766. char expanderFwVersion[12]; /*794h */
  767. __le16 PFKTrialTimeRemaining; /*7A0h */
  768. __le16 cacheMemorySize; /*7A2h */
  769. struct { /*7A4h */
  770. #if defined(__BIG_ENDIAN_BITFIELD)
  771. u32 reserved:5;
  772. u32 activePassive:2;
  773. u32 supportConfigAutoBalance:1;
  774. u32 mpio:1;
  775. u32 supportDataLDonSSCArray:1;
  776. u32 supportPointInTimeProgress:1;
  777. u32 supportUnevenSpans:1;
  778. u32 dedicatedHotSparesLimited:1;
  779. u32 headlessMode:1;
  780. u32 supportEmulatedDrives:1;
  781. u32 supportResetNow:1;
  782. u32 realTimeScheduler:1;
  783. u32 supportSSDPatrolRead:1;
  784. u32 supportPerfTuning:1;
  785. u32 disableOnlinePFKChange:1;
  786. u32 supportJBOD:1;
  787. u32 supportBootTimePFKChange:1;
  788. u32 supportSetLinkSpeed:1;
  789. u32 supportEmergencySpares:1;
  790. u32 supportSuspendResumeBGops:1;
  791. u32 blockSSDWriteCacheChange:1;
  792. u32 supportShieldState:1;
  793. u32 supportLdBBMInfo:1;
  794. u32 supportLdPIType3:1;
  795. u32 supportLdPIType2:1;
  796. u32 supportLdPIType1:1;
  797. u32 supportPIcontroller:1;
  798. #else
  799. u32 supportPIcontroller:1;
  800. u32 supportLdPIType1:1;
  801. u32 supportLdPIType2:1;
  802. u32 supportLdPIType3:1;
  803. u32 supportLdBBMInfo:1;
  804. u32 supportShieldState:1;
  805. u32 blockSSDWriteCacheChange:1;
  806. u32 supportSuspendResumeBGops:1;
  807. u32 supportEmergencySpares:1;
  808. u32 supportSetLinkSpeed:1;
  809. u32 supportBootTimePFKChange:1;
  810. u32 supportJBOD:1;
  811. u32 disableOnlinePFKChange:1;
  812. u32 supportPerfTuning:1;
  813. u32 supportSSDPatrolRead:1;
  814. u32 realTimeScheduler:1;
  815. u32 supportResetNow:1;
  816. u32 supportEmulatedDrives:1;
  817. u32 headlessMode:1;
  818. u32 dedicatedHotSparesLimited:1;
  819. u32 supportUnevenSpans:1;
  820. u32 supportPointInTimeProgress:1;
  821. u32 supportDataLDonSSCArray:1;
  822. u32 mpio:1;
  823. u32 supportConfigAutoBalance:1;
  824. u32 activePassive:2;
  825. u32 reserved:5;
  826. #endif
  827. } adapterOperations2;
  828. u8 driverVersion[32]; /*7A8h */
  829. u8 maxDAPdCountSpinup60; /*7C8h */
  830. u8 temperatureROC; /*7C9h */
  831. u8 temperatureCtrl; /*7CAh */
  832. u8 reserved4; /*7CBh */
  833. __le16 maxConfigurablePds; /*7CCh */
  834. u8 reserved5[2]; /*0x7CDh */
  835. /*
  836. * HA cluster information
  837. */
  838. struct {
  839. #if defined(__BIG_ENDIAN_BITFIELD)
  840. u32 reserved:26;
  841. u32 premiumFeatureMismatch:1;
  842. u32 ctrlPropIncompatible:1;
  843. u32 fwVersionMismatch:1;
  844. u32 hwIncompatible:1;
  845. u32 peerIsIncompatible:1;
  846. u32 peerIsPresent:1;
  847. #else
  848. u32 peerIsPresent:1;
  849. u32 peerIsIncompatible:1;
  850. u32 hwIncompatible:1;
  851. u32 fwVersionMismatch:1;
  852. u32 ctrlPropIncompatible:1;
  853. u32 premiumFeatureMismatch:1;
  854. u32 reserved:26;
  855. #endif
  856. } cluster;
  857. char clusterId[16]; /*7D4h */
  858. struct {
  859. u8 maxVFsSupported; /*0x7E4*/
  860. u8 numVFsEnabled; /*0x7E5*/
  861. u8 requestorId; /*0x7E6 0:PF, 1:VF1, 2:VF2*/
  862. u8 reserved; /*0x7E7*/
  863. } iov;
  864. struct {
  865. #if defined(__BIG_ENDIAN_BITFIELD)
  866. u32 reserved:7;
  867. u32 useSeqNumJbodFP:1;
  868. u32 supportExtendedSSCSize:1;
  869. u32 supportDiskCacheSettingForSysPDs:1;
  870. u32 supportCPLDUpdate:1;
  871. u32 supportTTYLogCompression:1;
  872. u32 discardCacheDuringLDDelete:1;
  873. u32 supportSecurityonJBOD:1;
  874. u32 supportCacheBypassModes:1;
  875. u32 supportDisableSESMonitoring:1;
  876. u32 supportForceFlash:1;
  877. u32 supportNVDRAM:1;
  878. u32 supportDrvActivityLEDSetting:1;
  879. u32 supportAllowedOpsforDrvRemoval:1;
  880. u32 supportHOQRebuild:1;
  881. u32 supportForceTo512e:1;
  882. u32 supportNVCacheErase:1;
  883. u32 supportDebugQueue:1;
  884. u32 supportSwZone:1;
  885. u32 supportCrashDump:1;
  886. u32 supportMaxExtLDs:1;
  887. u32 supportT10RebuildAssist:1;
  888. u32 supportDisableImmediateIO:1;
  889. u32 supportThermalPollInterval:1;
  890. u32 supportPersonalityChange:2;
  891. #else
  892. u32 supportPersonalityChange:2;
  893. u32 supportThermalPollInterval:1;
  894. u32 supportDisableImmediateIO:1;
  895. u32 supportT10RebuildAssist:1;
  896. u32 supportMaxExtLDs:1;
  897. u32 supportCrashDump:1;
  898. u32 supportSwZone:1;
  899. u32 supportDebugQueue:1;
  900. u32 supportNVCacheErase:1;
  901. u32 supportForceTo512e:1;
  902. u32 supportHOQRebuild:1;
  903. u32 supportAllowedOpsforDrvRemoval:1;
  904. u32 supportDrvActivityLEDSetting:1;
  905. u32 supportNVDRAM:1;
  906. u32 supportForceFlash:1;
  907. u32 supportDisableSESMonitoring:1;
  908. u32 supportCacheBypassModes:1;
  909. u32 supportSecurityonJBOD:1;
  910. u32 discardCacheDuringLDDelete:1;
  911. u32 supportTTYLogCompression:1;
  912. u32 supportCPLDUpdate:1;
  913. u32 supportDiskCacheSettingForSysPDs:1;
  914. u32 supportExtendedSSCSize:1;
  915. u32 useSeqNumJbodFP:1;
  916. u32 reserved:7;
  917. #endif
  918. } adapterOperations3;
  919. u8 pad[0x800-0x7EC];
  920. } __packed;
  921. /*
  922. * ===============================
  923. * MegaRAID SAS driver definitions
  924. * ===============================
  925. */
  926. #define MEGASAS_MAX_PD_CHANNELS 2
  927. #define MEGASAS_MAX_LD_CHANNELS 2
  928. #define MEGASAS_MAX_CHANNELS (MEGASAS_MAX_PD_CHANNELS + \
  929. MEGASAS_MAX_LD_CHANNELS)
  930. #define MEGASAS_MAX_DEV_PER_CHANNEL 128
  931. #define MEGASAS_DEFAULT_INIT_ID -1
  932. #define MEGASAS_MAX_LUN 8
  933. #define MEGASAS_DEFAULT_CMD_PER_LUN 256
  934. #define MEGASAS_MAX_PD (MEGASAS_MAX_PD_CHANNELS * \
  935. MEGASAS_MAX_DEV_PER_CHANNEL)
  936. #define MEGASAS_MAX_LD_IDS (MEGASAS_MAX_LD_CHANNELS * \
  937. MEGASAS_MAX_DEV_PER_CHANNEL)
  938. #define MEGASAS_MAX_SECTORS (2*1024)
  939. #define MEGASAS_MAX_SECTORS_IEEE (2*128)
  940. #define MEGASAS_DBG_LVL 1
  941. #define MEGASAS_FW_BUSY 1
  942. #define VD_EXT_DEBUG 0
  943. #define SCAN_PD_CHANNEL 0x1
  944. #define SCAN_VD_CHANNEL 0x2
  945. enum MR_SCSI_CMD_TYPE {
  946. READ_WRITE_LDIO = 0,
  947. NON_READ_WRITE_LDIO = 1,
  948. READ_WRITE_SYSPDIO = 2,
  949. NON_READ_WRITE_SYSPDIO = 3,
  950. };
  951. /* Frame Type */
  952. #define IO_FRAME 0
  953. #define PTHRU_FRAME 1
  954. /*
  955. * When SCSI mid-layer calls driver's reset routine, driver waits for
  956. * MEGASAS_RESET_WAIT_TIME seconds for all outstanding IO to complete. Note
  957. * that the driver cannot _actually_ abort or reset pending commands. While
  958. * it is waiting for the commands to complete, it prints a diagnostic message
  959. * every MEGASAS_RESET_NOTICE_INTERVAL seconds
  960. */
  961. #define MEGASAS_RESET_WAIT_TIME 180
  962. #define MEGASAS_INTERNAL_CMD_WAIT_TIME 180
  963. #define MEGASAS_RESET_NOTICE_INTERVAL 5
  964. #define MEGASAS_IOCTL_CMD 0
  965. #define MEGASAS_DEFAULT_CMD_TIMEOUT 90
  966. #define MEGASAS_THROTTLE_QUEUE_DEPTH 16
  967. #define MEGASAS_BLOCKED_CMD_TIMEOUT 60
  968. /*
  969. * FW reports the maximum of number of commands that it can accept (maximum
  970. * commands that can be outstanding) at any time. The driver must report a
  971. * lower number to the mid layer because it can issue a few internal commands
  972. * itself (E.g, AEN, abort cmd, IOCTLs etc). The number of commands it needs
  973. * is shown below
  974. */
  975. #define MEGASAS_INT_CMDS 32
  976. #define MEGASAS_SKINNY_INT_CMDS 5
  977. #define MEGASAS_FUSION_INTERNAL_CMDS 5
  978. #define MEGASAS_FUSION_IOCTL_CMDS 3
  979. #define MEGASAS_MFI_IOCTL_CMDS 27
  980. #define MEGASAS_MAX_MSIX_QUEUES 128
  981. /*
  982. * FW can accept both 32 and 64 bit SGLs. We want to allocate 32/64 bit
  983. * SGLs based on the size of dma_addr_t
  984. */
  985. #define IS_DMA64 (sizeof(dma_addr_t) == 8)
  986. #define MFI_XSCALE_OMR0_CHANGE_INTERRUPT 0x00000001
  987. #define MFI_INTR_FLAG_REPLY_MESSAGE 0x00000001
  988. #define MFI_INTR_FLAG_FIRMWARE_STATE_CHANGE 0x00000002
  989. #define MFI_G2_OUTBOUND_DOORBELL_CHANGE_INTERRUPT 0x00000004
  990. #define MFI_OB_INTR_STATUS_MASK 0x00000002
  991. #define MFI_POLL_TIMEOUT_SECS 60
  992. #define MEGASAS_SRIOV_HEARTBEAT_INTERVAL_VF (5 * HZ)
  993. #define MEGASAS_OCR_SETTLE_TIME_VF (1000 * 30)
  994. #define MEGASAS_ROUTINE_WAIT_TIME_VF 300
  995. #define MFI_REPLY_1078_MESSAGE_INTERRUPT 0x80000000
  996. #define MFI_REPLY_GEN2_MESSAGE_INTERRUPT 0x00000001
  997. #define MFI_GEN2_ENABLE_INTERRUPT_MASK (0x00000001 | 0x00000004)
  998. #define MFI_REPLY_SKINNY_MESSAGE_INTERRUPT 0x40000000
  999. #define MFI_SKINNY_ENABLE_INTERRUPT_MASK (0x00000001)
  1000. #define MFI_1068_PCSR_OFFSET 0x84
  1001. #define MFI_1068_FW_HANDSHAKE_OFFSET 0x64
  1002. #define MFI_1068_FW_READY 0xDDDD0000
  1003. #define MR_MAX_REPLY_QUEUES_OFFSET 0X0000001F
  1004. #define MR_MAX_REPLY_QUEUES_EXT_OFFSET 0X003FC000
  1005. #define MR_MAX_REPLY_QUEUES_EXT_OFFSET_SHIFT 14
  1006. #define MR_MAX_MSIX_REG_ARRAY 16
  1007. /*
  1008. * register set for both 1068 and 1078 controllers
  1009. * structure extended for 1078 registers
  1010. */
  1011. struct megasas_register_set {
  1012. u32 doorbell; /*0000h*/
  1013. u32 fusion_seq_offset; /*0004h*/
  1014. u32 fusion_host_diag; /*0008h*/
  1015. u32 reserved_01; /*000Ch*/
  1016. u32 inbound_msg_0; /*0010h*/
  1017. u32 inbound_msg_1; /*0014h*/
  1018. u32 outbound_msg_0; /*0018h*/
  1019. u32 outbound_msg_1; /*001Ch*/
  1020. u32 inbound_doorbell; /*0020h*/
  1021. u32 inbound_intr_status; /*0024h*/
  1022. u32 inbound_intr_mask; /*0028h*/
  1023. u32 outbound_doorbell; /*002Ch*/
  1024. u32 outbound_intr_status; /*0030h*/
  1025. u32 outbound_intr_mask; /*0034h*/
  1026. u32 reserved_1[2]; /*0038h*/
  1027. u32 inbound_queue_port; /*0040h*/
  1028. u32 outbound_queue_port; /*0044h*/
  1029. u32 reserved_2[9]; /*0048h*/
  1030. u32 reply_post_host_index; /*006Ch*/
  1031. u32 reserved_2_2[12]; /*0070h*/
  1032. u32 outbound_doorbell_clear; /*00A0h*/
  1033. u32 reserved_3[3]; /*00A4h*/
  1034. u32 outbound_scratch_pad ; /*00B0h*/
  1035. u32 outbound_scratch_pad_2; /*00B4h*/
  1036. u32 reserved_4[2]; /*00B8h*/
  1037. u32 inbound_low_queue_port ; /*00C0h*/
  1038. u32 inbound_high_queue_port ; /*00C4h*/
  1039. u32 reserved_5; /*00C8h*/
  1040. u32 res_6[11]; /*CCh*/
  1041. u32 host_diag;
  1042. u32 seq_offset;
  1043. u32 index_registers[807]; /*00CCh*/
  1044. } __attribute__ ((packed));
  1045. struct megasas_sge32 {
  1046. __le32 phys_addr;
  1047. __le32 length;
  1048. } __attribute__ ((packed));
  1049. struct megasas_sge64 {
  1050. __le64 phys_addr;
  1051. __le32 length;
  1052. } __attribute__ ((packed));
  1053. struct megasas_sge_skinny {
  1054. __le64 phys_addr;
  1055. __le32 length;
  1056. __le32 flag;
  1057. } __packed;
  1058. union megasas_sgl {
  1059. struct megasas_sge32 sge32[1];
  1060. struct megasas_sge64 sge64[1];
  1061. struct megasas_sge_skinny sge_skinny[1];
  1062. } __attribute__ ((packed));
  1063. struct megasas_header {
  1064. u8 cmd; /*00h */
  1065. u8 sense_len; /*01h */
  1066. u8 cmd_status; /*02h */
  1067. u8 scsi_status; /*03h */
  1068. u8 target_id; /*04h */
  1069. u8 lun; /*05h */
  1070. u8 cdb_len; /*06h */
  1071. u8 sge_count; /*07h */
  1072. __le32 context; /*08h */
  1073. __le32 pad_0; /*0Ch */
  1074. __le16 flags; /*10h */
  1075. __le16 timeout; /*12h */
  1076. __le32 data_xferlen; /*14h */
  1077. } __attribute__ ((packed));
  1078. union megasas_sgl_frame {
  1079. struct megasas_sge32 sge32[8];
  1080. struct megasas_sge64 sge64[5];
  1081. } __attribute__ ((packed));
  1082. typedef union _MFI_CAPABILITIES {
  1083. struct {
  1084. #if defined(__BIG_ENDIAN_BITFIELD)
  1085. u32 reserved:23;
  1086. u32 support_ext_io_size:1;
  1087. u32 support_ext_queue_depth:1;
  1088. u32 security_protocol_cmds_fw:1;
  1089. u32 support_core_affinity:1;
  1090. u32 support_ndrive_r1_lb:1;
  1091. u32 support_max_255lds:1;
  1092. u32 support_fastpath_wb:1;
  1093. u32 support_additional_msix:1;
  1094. u32 support_fp_remote_lun:1;
  1095. #else
  1096. u32 support_fp_remote_lun:1;
  1097. u32 support_additional_msix:1;
  1098. u32 support_fastpath_wb:1;
  1099. u32 support_max_255lds:1;
  1100. u32 support_ndrive_r1_lb:1;
  1101. u32 support_core_affinity:1;
  1102. u32 security_protocol_cmds_fw:1;
  1103. u32 support_ext_queue_depth:1;
  1104. u32 support_ext_io_size:1;
  1105. u32 reserved:23;
  1106. #endif
  1107. } mfi_capabilities;
  1108. __le32 reg;
  1109. } MFI_CAPABILITIES;
  1110. struct megasas_init_frame {
  1111. u8 cmd; /*00h */
  1112. u8 reserved_0; /*01h */
  1113. u8 cmd_status; /*02h */
  1114. u8 reserved_1; /*03h */
  1115. MFI_CAPABILITIES driver_operations; /*04h*/
  1116. __le32 context; /*08h */
  1117. __le32 pad_0; /*0Ch */
  1118. __le16 flags; /*10h */
  1119. __le16 reserved_3; /*12h */
  1120. __le32 data_xfer_len; /*14h */
  1121. __le32 queue_info_new_phys_addr_lo; /*18h */
  1122. __le32 queue_info_new_phys_addr_hi; /*1Ch */
  1123. __le32 queue_info_old_phys_addr_lo; /*20h */
  1124. __le32 queue_info_old_phys_addr_hi; /*24h */
  1125. __le32 reserved_4[2]; /*28h */
  1126. __le32 system_info_lo; /*30h */
  1127. __le32 system_info_hi; /*34h */
  1128. __le32 reserved_5[2]; /*38h */
  1129. } __attribute__ ((packed));
  1130. struct megasas_init_queue_info {
  1131. __le32 init_flags; /*00h */
  1132. __le32 reply_queue_entries; /*04h */
  1133. __le32 reply_queue_start_phys_addr_lo; /*08h */
  1134. __le32 reply_queue_start_phys_addr_hi; /*0Ch */
  1135. __le32 producer_index_phys_addr_lo; /*10h */
  1136. __le32 producer_index_phys_addr_hi; /*14h */
  1137. __le32 consumer_index_phys_addr_lo; /*18h */
  1138. __le32 consumer_index_phys_addr_hi; /*1Ch */
  1139. } __attribute__ ((packed));
  1140. struct megasas_io_frame {
  1141. u8 cmd; /*00h */
  1142. u8 sense_len; /*01h */
  1143. u8 cmd_status; /*02h */
  1144. u8 scsi_status; /*03h */
  1145. u8 target_id; /*04h */
  1146. u8 access_byte; /*05h */
  1147. u8 reserved_0; /*06h */
  1148. u8 sge_count; /*07h */
  1149. __le32 context; /*08h */
  1150. __le32 pad_0; /*0Ch */
  1151. __le16 flags; /*10h */
  1152. __le16 timeout; /*12h */
  1153. __le32 lba_count; /*14h */
  1154. __le32 sense_buf_phys_addr_lo; /*18h */
  1155. __le32 sense_buf_phys_addr_hi; /*1Ch */
  1156. __le32 start_lba_lo; /*20h */
  1157. __le32 start_lba_hi; /*24h */
  1158. union megasas_sgl sgl; /*28h */
  1159. } __attribute__ ((packed));
  1160. struct megasas_pthru_frame {
  1161. u8 cmd; /*00h */
  1162. u8 sense_len; /*01h */
  1163. u8 cmd_status; /*02h */
  1164. u8 scsi_status; /*03h */
  1165. u8 target_id; /*04h */
  1166. u8 lun; /*05h */
  1167. u8 cdb_len; /*06h */
  1168. u8 sge_count; /*07h */
  1169. __le32 context; /*08h */
  1170. __le32 pad_0; /*0Ch */
  1171. __le16 flags; /*10h */
  1172. __le16 timeout; /*12h */
  1173. __le32 data_xfer_len; /*14h */
  1174. __le32 sense_buf_phys_addr_lo; /*18h */
  1175. __le32 sense_buf_phys_addr_hi; /*1Ch */
  1176. u8 cdb[16]; /*20h */
  1177. union megasas_sgl sgl; /*30h */
  1178. } __attribute__ ((packed));
  1179. struct megasas_dcmd_frame {
  1180. u8 cmd; /*00h */
  1181. u8 reserved_0; /*01h */
  1182. u8 cmd_status; /*02h */
  1183. u8 reserved_1[4]; /*03h */
  1184. u8 sge_count; /*07h */
  1185. __le32 context; /*08h */
  1186. __le32 pad_0; /*0Ch */
  1187. __le16 flags; /*10h */
  1188. __le16 timeout; /*12h */
  1189. __le32 data_xfer_len; /*14h */
  1190. __le32 opcode; /*18h */
  1191. union { /*1Ch */
  1192. u8 b[12];
  1193. __le16 s[6];
  1194. __le32 w[3];
  1195. } mbox;
  1196. union megasas_sgl sgl; /*28h */
  1197. } __attribute__ ((packed));
  1198. struct megasas_abort_frame {
  1199. u8 cmd; /*00h */
  1200. u8 reserved_0; /*01h */
  1201. u8 cmd_status; /*02h */
  1202. u8 reserved_1; /*03h */
  1203. __le32 reserved_2; /*04h */
  1204. __le32 context; /*08h */
  1205. __le32 pad_0; /*0Ch */
  1206. __le16 flags; /*10h */
  1207. __le16 reserved_3; /*12h */
  1208. __le32 reserved_4; /*14h */
  1209. __le32 abort_context; /*18h */
  1210. __le32 pad_1; /*1Ch */
  1211. __le32 abort_mfi_phys_addr_lo; /*20h */
  1212. __le32 abort_mfi_phys_addr_hi; /*24h */
  1213. __le32 reserved_5[6]; /*28h */
  1214. } __attribute__ ((packed));
  1215. struct megasas_smp_frame {
  1216. u8 cmd; /*00h */
  1217. u8 reserved_1; /*01h */
  1218. u8 cmd_status; /*02h */
  1219. u8 connection_status; /*03h */
  1220. u8 reserved_2[3]; /*04h */
  1221. u8 sge_count; /*07h */
  1222. __le32 context; /*08h */
  1223. __le32 pad_0; /*0Ch */
  1224. __le16 flags; /*10h */
  1225. __le16 timeout; /*12h */
  1226. __le32 data_xfer_len; /*14h */
  1227. __le64 sas_addr; /*18h */
  1228. union {
  1229. struct megasas_sge32 sge32[2]; /* [0]: resp [1]: req */
  1230. struct megasas_sge64 sge64[2]; /* [0]: resp [1]: req */
  1231. } sgl;
  1232. } __attribute__ ((packed));
  1233. struct megasas_stp_frame {
  1234. u8 cmd; /*00h */
  1235. u8 reserved_1; /*01h */
  1236. u8 cmd_status; /*02h */
  1237. u8 reserved_2; /*03h */
  1238. u8 target_id; /*04h */
  1239. u8 reserved_3[2]; /*05h */
  1240. u8 sge_count; /*07h */
  1241. __le32 context; /*08h */
  1242. __le32 pad_0; /*0Ch */
  1243. __le16 flags; /*10h */
  1244. __le16 timeout; /*12h */
  1245. __le32 data_xfer_len; /*14h */
  1246. __le16 fis[10]; /*18h */
  1247. __le32 stp_flags;
  1248. union {
  1249. struct megasas_sge32 sge32[2]; /* [0]: resp [1]: data */
  1250. struct megasas_sge64 sge64[2]; /* [0]: resp [1]: data */
  1251. } sgl;
  1252. } __attribute__ ((packed));
  1253. union megasas_frame {
  1254. struct megasas_header hdr;
  1255. struct megasas_init_frame init;
  1256. struct megasas_io_frame io;
  1257. struct megasas_pthru_frame pthru;
  1258. struct megasas_dcmd_frame dcmd;
  1259. struct megasas_abort_frame abort;
  1260. struct megasas_smp_frame smp;
  1261. struct megasas_stp_frame stp;
  1262. u8 raw_bytes[64];
  1263. };
  1264. struct megasas_cmd;
  1265. union megasas_evt_class_locale {
  1266. struct {
  1267. #ifndef __BIG_ENDIAN_BITFIELD
  1268. u16 locale;
  1269. u8 reserved;
  1270. s8 class;
  1271. #else
  1272. s8 class;
  1273. u8 reserved;
  1274. u16 locale;
  1275. #endif
  1276. } __attribute__ ((packed)) members;
  1277. u32 word;
  1278. } __attribute__ ((packed));
  1279. struct megasas_evt_log_info {
  1280. __le32 newest_seq_num;
  1281. __le32 oldest_seq_num;
  1282. __le32 clear_seq_num;
  1283. __le32 shutdown_seq_num;
  1284. __le32 boot_seq_num;
  1285. } __attribute__ ((packed));
  1286. struct megasas_progress {
  1287. __le16 progress;
  1288. __le16 elapsed_seconds;
  1289. } __attribute__ ((packed));
  1290. struct megasas_evtarg_ld {
  1291. u16 target_id;
  1292. u8 ld_index;
  1293. u8 reserved;
  1294. } __attribute__ ((packed));
  1295. struct megasas_evtarg_pd {
  1296. u16 device_id;
  1297. u8 encl_index;
  1298. u8 slot_number;
  1299. } __attribute__ ((packed));
  1300. struct megasas_evt_detail {
  1301. __le32 seq_num;
  1302. __le32 time_stamp;
  1303. __le32 code;
  1304. union megasas_evt_class_locale cl;
  1305. u8 arg_type;
  1306. u8 reserved1[15];
  1307. union {
  1308. struct {
  1309. struct megasas_evtarg_pd pd;
  1310. u8 cdb_length;
  1311. u8 sense_length;
  1312. u8 reserved[2];
  1313. u8 cdb[16];
  1314. u8 sense[64];
  1315. } __attribute__ ((packed)) cdbSense;
  1316. struct megasas_evtarg_ld ld;
  1317. struct {
  1318. struct megasas_evtarg_ld ld;
  1319. __le64 count;
  1320. } __attribute__ ((packed)) ld_count;
  1321. struct {
  1322. __le64 lba;
  1323. struct megasas_evtarg_ld ld;
  1324. } __attribute__ ((packed)) ld_lba;
  1325. struct {
  1326. struct megasas_evtarg_ld ld;
  1327. __le32 prevOwner;
  1328. __le32 newOwner;
  1329. } __attribute__ ((packed)) ld_owner;
  1330. struct {
  1331. u64 ld_lba;
  1332. u64 pd_lba;
  1333. struct megasas_evtarg_ld ld;
  1334. struct megasas_evtarg_pd pd;
  1335. } __attribute__ ((packed)) ld_lba_pd_lba;
  1336. struct {
  1337. struct megasas_evtarg_ld ld;
  1338. struct megasas_progress prog;
  1339. } __attribute__ ((packed)) ld_prog;
  1340. struct {
  1341. struct megasas_evtarg_ld ld;
  1342. u32 prev_state;
  1343. u32 new_state;
  1344. } __attribute__ ((packed)) ld_state;
  1345. struct {
  1346. u64 strip;
  1347. struct megasas_evtarg_ld ld;
  1348. } __attribute__ ((packed)) ld_strip;
  1349. struct megasas_evtarg_pd pd;
  1350. struct {
  1351. struct megasas_evtarg_pd pd;
  1352. u32 err;
  1353. } __attribute__ ((packed)) pd_err;
  1354. struct {
  1355. u64 lba;
  1356. struct megasas_evtarg_pd pd;
  1357. } __attribute__ ((packed)) pd_lba;
  1358. struct {
  1359. u64 lba;
  1360. struct megasas_evtarg_pd pd;
  1361. struct megasas_evtarg_ld ld;
  1362. } __attribute__ ((packed)) pd_lba_ld;
  1363. struct {
  1364. struct megasas_evtarg_pd pd;
  1365. struct megasas_progress prog;
  1366. } __attribute__ ((packed)) pd_prog;
  1367. struct {
  1368. struct megasas_evtarg_pd pd;
  1369. u32 prevState;
  1370. u32 newState;
  1371. } __attribute__ ((packed)) pd_state;
  1372. struct {
  1373. u16 vendorId;
  1374. __le16 deviceId;
  1375. u16 subVendorId;
  1376. u16 subDeviceId;
  1377. } __attribute__ ((packed)) pci;
  1378. u32 rate;
  1379. char str[96];
  1380. struct {
  1381. u32 rtc;
  1382. u32 elapsedSeconds;
  1383. } __attribute__ ((packed)) time;
  1384. struct {
  1385. u32 ecar;
  1386. u32 elog;
  1387. char str[64];
  1388. } __attribute__ ((packed)) ecc;
  1389. u8 b[96];
  1390. __le16 s[48];
  1391. __le32 w[24];
  1392. __le64 d[12];
  1393. } args;
  1394. char description[128];
  1395. } __attribute__ ((packed));
  1396. struct megasas_aen_event {
  1397. struct delayed_work hotplug_work;
  1398. struct megasas_instance *instance;
  1399. };
  1400. struct megasas_irq_context {
  1401. struct megasas_instance *instance;
  1402. u32 MSIxIndex;
  1403. };
  1404. struct MR_DRV_SYSTEM_INFO {
  1405. u8 infoVersion;
  1406. u8 systemIdLength;
  1407. u16 reserved0;
  1408. u8 systemId[64];
  1409. u8 reserved[1980];
  1410. };
  1411. struct megasas_instance {
  1412. __le32 *producer;
  1413. dma_addr_t producer_h;
  1414. __le32 *consumer;
  1415. dma_addr_t consumer_h;
  1416. struct MR_DRV_SYSTEM_INFO *system_info_buf;
  1417. dma_addr_t system_info_h;
  1418. struct MR_LD_VF_AFFILIATION *vf_affiliation;
  1419. dma_addr_t vf_affiliation_h;
  1420. struct MR_LD_VF_AFFILIATION_111 *vf_affiliation_111;
  1421. dma_addr_t vf_affiliation_111_h;
  1422. struct MR_CTRL_HB_HOST_MEM *hb_host_mem;
  1423. dma_addr_t hb_host_mem_h;
  1424. __le32 *reply_queue;
  1425. dma_addr_t reply_queue_h;
  1426. u32 *crash_dump_buf;
  1427. dma_addr_t crash_dump_h;
  1428. void *crash_buf[MAX_CRASH_DUMP_SIZE];
  1429. u32 crash_buf_pages;
  1430. unsigned int fw_crash_buffer_size;
  1431. unsigned int fw_crash_state;
  1432. unsigned int fw_crash_buffer_offset;
  1433. u32 drv_buf_index;
  1434. u32 drv_buf_alloc;
  1435. u32 crash_dump_fw_support;
  1436. u32 crash_dump_drv_support;
  1437. u32 crash_dump_app_support;
  1438. u32 secure_jbod_support;
  1439. bool use_seqnum_jbod_fp; /* Added for PD sequence */
  1440. spinlock_t crashdump_lock;
  1441. struct megasas_register_set __iomem *reg_set;
  1442. u32 __iomem *reply_post_host_index_addr[MR_MAX_MSIX_REG_ARRAY];
  1443. struct megasas_pd_list pd_list[MEGASAS_MAX_PD];
  1444. struct megasas_pd_list local_pd_list[MEGASAS_MAX_PD];
  1445. u8 ld_ids[MEGASAS_MAX_LD_IDS];
  1446. s8 init_id;
  1447. u16 max_num_sge;
  1448. u16 max_fw_cmds;
  1449. u16 max_mfi_cmds;
  1450. u16 max_scsi_cmds;
  1451. u32 max_sectors_per_req;
  1452. struct megasas_aen_event *ev;
  1453. struct megasas_cmd **cmd_list;
  1454. struct list_head cmd_pool;
  1455. /* used to sync fire the cmd to fw */
  1456. spinlock_t mfi_pool_lock;
  1457. /* used to sync fire the cmd to fw */
  1458. spinlock_t hba_lock;
  1459. /* used to synch producer, consumer ptrs in dpc */
  1460. spinlock_t completion_lock;
  1461. struct dma_pool *frame_dma_pool;
  1462. struct dma_pool *sense_dma_pool;
  1463. struct megasas_evt_detail *evt_detail;
  1464. dma_addr_t evt_detail_h;
  1465. struct megasas_cmd *aen_cmd;
  1466. struct mutex aen_mutex;
  1467. struct semaphore ioctl_sem;
  1468. struct Scsi_Host *host;
  1469. wait_queue_head_t int_cmd_wait_q;
  1470. wait_queue_head_t abort_cmd_wait_q;
  1471. struct pci_dev *pdev;
  1472. u32 unique_id;
  1473. u32 fw_support_ieee;
  1474. atomic_t fw_outstanding;
  1475. atomic_t fw_reset_no_pci_access;
  1476. struct megasas_instance_template *instancet;
  1477. struct tasklet_struct isr_tasklet;
  1478. struct work_struct work_init;
  1479. struct work_struct crash_init;
  1480. u8 flag;
  1481. u8 unload;
  1482. u8 flag_ieee;
  1483. u8 issuepend_done;
  1484. u8 disableOnlineCtrlReset;
  1485. u8 UnevenSpanSupport;
  1486. u8 supportmax256vd;
  1487. u8 allow_fw_scan;
  1488. u16 fw_supported_vd_count;
  1489. u16 fw_supported_pd_count;
  1490. u16 drv_supported_vd_count;
  1491. u16 drv_supported_pd_count;
  1492. u8 adprecovery;
  1493. unsigned long last_time;
  1494. u32 mfiStatus;
  1495. u32 last_seq_num;
  1496. struct list_head internal_reset_pending_q;
  1497. /* Ptr to hba specific information */
  1498. void *ctrl_context;
  1499. u32 ctrl_context_pages;
  1500. struct megasas_ctrl_info *ctrl_info;
  1501. unsigned int msix_vectors;
  1502. struct msix_entry msixentry[MEGASAS_MAX_MSIX_QUEUES];
  1503. struct megasas_irq_context irq_context[MEGASAS_MAX_MSIX_QUEUES];
  1504. u64 map_id;
  1505. u64 pd_seq_map_id;
  1506. struct megasas_cmd *map_update_cmd;
  1507. struct megasas_cmd *jbod_seq_cmd;
  1508. unsigned long bar;
  1509. long reset_flags;
  1510. struct mutex reset_mutex;
  1511. struct timer_list sriov_heartbeat_timer;
  1512. char skip_heartbeat_timer_del;
  1513. u8 requestorId;
  1514. char PlasmaFW111;
  1515. char mpio;
  1516. u16 throttlequeuedepth;
  1517. u8 mask_interrupts;
  1518. u16 max_chain_frame_sz;
  1519. u8 is_imr;
  1520. bool dev_handle;
  1521. };
  1522. struct MR_LD_VF_MAP {
  1523. u32 size;
  1524. union MR_LD_REF ref;
  1525. u8 ldVfCount;
  1526. u8 reserved[6];
  1527. u8 policy[1];
  1528. };
  1529. struct MR_LD_VF_AFFILIATION {
  1530. u32 size;
  1531. u8 ldCount;
  1532. u8 vfCount;
  1533. u8 thisVf;
  1534. u8 reserved[9];
  1535. struct MR_LD_VF_MAP map[1];
  1536. };
  1537. /* Plasma 1.11 FW backward compatibility structures */
  1538. #define IOV_111_OFFSET 0x7CE
  1539. #define MAX_VIRTUAL_FUNCTIONS 8
  1540. #define MR_LD_ACCESS_HIDDEN 15
  1541. struct IOV_111 {
  1542. u8 maxVFsSupported;
  1543. u8 numVFsEnabled;
  1544. u8 requestorId;
  1545. u8 reserved[5];
  1546. };
  1547. struct MR_LD_VF_MAP_111 {
  1548. u8 targetId;
  1549. u8 reserved[3];
  1550. u8 policy[MAX_VIRTUAL_FUNCTIONS];
  1551. };
  1552. struct MR_LD_VF_AFFILIATION_111 {
  1553. u8 vdCount;
  1554. u8 vfCount;
  1555. u8 thisVf;
  1556. u8 reserved[5];
  1557. struct MR_LD_VF_MAP_111 map[MAX_LOGICAL_DRIVES];
  1558. };
  1559. struct MR_CTRL_HB_HOST_MEM {
  1560. struct {
  1561. u32 fwCounter; /* Firmware heart beat counter */
  1562. struct {
  1563. u32 debugmode:1; /* 1=Firmware is in debug mode.
  1564. Heart beat will not be updated. */
  1565. u32 reserved:31;
  1566. } debug;
  1567. u32 reserved_fw[6];
  1568. u32 driverCounter; /* Driver heart beat counter. 0x20 */
  1569. u32 reserved_driver[7];
  1570. } HB;
  1571. u8 pad[0x400-0x40];
  1572. };
  1573. enum {
  1574. MEGASAS_HBA_OPERATIONAL = 0,
  1575. MEGASAS_ADPRESET_SM_INFAULT = 1,
  1576. MEGASAS_ADPRESET_SM_FW_RESET_SUCCESS = 2,
  1577. MEGASAS_ADPRESET_SM_OPERATIONAL = 3,
  1578. MEGASAS_HW_CRITICAL_ERROR = 4,
  1579. MEGASAS_ADPRESET_SM_POLLING = 5,
  1580. MEGASAS_ADPRESET_INPROG_SIGN = 0xDEADDEAD,
  1581. };
  1582. struct megasas_instance_template {
  1583. void (*fire_cmd)(struct megasas_instance *, dma_addr_t, \
  1584. u32, struct megasas_register_set __iomem *);
  1585. void (*enable_intr)(struct megasas_instance *);
  1586. void (*disable_intr)(struct megasas_instance *);
  1587. int (*clear_intr)(struct megasas_register_set __iomem *);
  1588. u32 (*read_fw_status_reg)(struct megasas_register_set __iomem *);
  1589. int (*adp_reset)(struct megasas_instance *, \
  1590. struct megasas_register_set __iomem *);
  1591. int (*check_reset)(struct megasas_instance *, \
  1592. struct megasas_register_set __iomem *);
  1593. irqreturn_t (*service_isr)(int irq, void *devp);
  1594. void (*tasklet)(unsigned long);
  1595. u32 (*init_adapter)(struct megasas_instance *);
  1596. u32 (*build_and_issue_cmd) (struct megasas_instance *,
  1597. struct scsi_cmnd *);
  1598. void (*issue_dcmd) (struct megasas_instance *instance,
  1599. struct megasas_cmd *cmd);
  1600. };
  1601. #define MEGASAS_IS_LOGICAL(scp) \
  1602. ((scp->device->channel < MEGASAS_MAX_PD_CHANNELS) ? 0 : 1)
  1603. #define MEGASAS_DEV_INDEX(scp) \
  1604. (((scp->device->channel % 2) * MEGASAS_MAX_DEV_PER_CHANNEL) + \
  1605. scp->device->id)
  1606. #define MEGASAS_PD_INDEX(scp) \
  1607. ((scp->device->channel * MEGASAS_MAX_DEV_PER_CHANNEL) + \
  1608. scp->device->id)
  1609. struct megasas_cmd {
  1610. union megasas_frame *frame;
  1611. dma_addr_t frame_phys_addr;
  1612. u8 *sense;
  1613. dma_addr_t sense_phys_addr;
  1614. u32 index;
  1615. u8 sync_cmd;
  1616. u8 cmd_status_drv;
  1617. u8 abort_aen;
  1618. u8 retry_for_fw_reset;
  1619. struct list_head list;
  1620. struct scsi_cmnd *scmd;
  1621. u8 flags;
  1622. struct megasas_instance *instance;
  1623. union {
  1624. struct {
  1625. u16 smid;
  1626. u16 resvd;
  1627. } context;
  1628. u32 frame_count;
  1629. };
  1630. };
  1631. #define MAX_MGMT_ADAPTERS 1024
  1632. #define MAX_IOCTL_SGE 16
  1633. struct megasas_iocpacket {
  1634. u16 host_no;
  1635. u16 __pad1;
  1636. u32 sgl_off;
  1637. u32 sge_count;
  1638. u32 sense_off;
  1639. u32 sense_len;
  1640. union {
  1641. u8 raw[128];
  1642. struct megasas_header hdr;
  1643. } frame;
  1644. struct iovec sgl[MAX_IOCTL_SGE];
  1645. } __attribute__ ((packed));
  1646. struct megasas_aen {
  1647. u16 host_no;
  1648. u16 __pad1;
  1649. u32 seq_num;
  1650. u32 class_locale_word;
  1651. } __attribute__ ((packed));
  1652. #ifdef CONFIG_COMPAT
  1653. struct compat_megasas_iocpacket {
  1654. u16 host_no;
  1655. u16 __pad1;
  1656. u32 sgl_off;
  1657. u32 sge_count;
  1658. u32 sense_off;
  1659. u32 sense_len;
  1660. union {
  1661. u8 raw[128];
  1662. struct megasas_header hdr;
  1663. } frame;
  1664. struct compat_iovec sgl[MAX_IOCTL_SGE];
  1665. } __attribute__ ((packed));
  1666. #define MEGASAS_IOC_FIRMWARE32 _IOWR('M', 1, struct compat_megasas_iocpacket)
  1667. #endif
  1668. #define MEGASAS_IOC_FIRMWARE _IOWR('M', 1, struct megasas_iocpacket)
  1669. #define MEGASAS_IOC_GET_AEN _IOW('M', 3, struct megasas_aen)
  1670. struct megasas_mgmt_info {
  1671. u16 count;
  1672. struct megasas_instance *instance[MAX_MGMT_ADAPTERS];
  1673. int max_index;
  1674. };
  1675. u8
  1676. MR_BuildRaidContext(struct megasas_instance *instance,
  1677. struct IO_REQUEST_INFO *io_info,
  1678. struct RAID_CONTEXT *pRAID_Context,
  1679. struct MR_DRV_RAID_MAP_ALL *map, u8 **raidLUN);
  1680. u8 MR_TargetIdToLdGet(u32 ldTgtId, struct MR_DRV_RAID_MAP_ALL *map);
  1681. struct MR_LD_RAID *MR_LdRaidGet(u32 ld, struct MR_DRV_RAID_MAP_ALL *map);
  1682. u16 MR_ArPdGet(u32 ar, u32 arm, struct MR_DRV_RAID_MAP_ALL *map);
  1683. u16 MR_LdSpanArrayGet(u32 ld, u32 span, struct MR_DRV_RAID_MAP_ALL *map);
  1684. __le16 MR_PdDevHandleGet(u32 pd, struct MR_DRV_RAID_MAP_ALL *map);
  1685. u16 MR_GetLDTgtId(u32 ld, struct MR_DRV_RAID_MAP_ALL *map);
  1686. __le16 get_updated_dev_handle(struct megasas_instance *instance,
  1687. struct LD_LOAD_BALANCE_INFO *lbInfo, struct IO_REQUEST_INFO *in_info);
  1688. void mr_update_load_balance_params(struct MR_DRV_RAID_MAP_ALL *map,
  1689. struct LD_LOAD_BALANCE_INFO *lbInfo);
  1690. int megasas_get_ctrl_info(struct megasas_instance *instance);
  1691. /* PD sequence */
  1692. int
  1693. megasas_sync_pd_seq_num(struct megasas_instance *instance, bool pend);
  1694. int megasas_set_crash_dump_params(struct megasas_instance *instance,
  1695. u8 crash_buf_state);
  1696. void megasas_free_host_crash_buffer(struct megasas_instance *instance);
  1697. void megasas_fusion_crash_dump_wq(struct work_struct *work);
  1698. void megasas_return_cmd_fusion(struct megasas_instance *instance,
  1699. struct megasas_cmd_fusion *cmd);
  1700. int megasas_issue_blocked_cmd(struct megasas_instance *instance,
  1701. struct megasas_cmd *cmd, int timeout);
  1702. void __megasas_return_cmd(struct megasas_instance *instance,
  1703. struct megasas_cmd *cmd);
  1704. void megasas_return_mfi_mpt_pthr(struct megasas_instance *instance,
  1705. struct megasas_cmd *cmd_mfi, struct megasas_cmd_fusion *cmd_fusion);
  1706. int megasas_cmd_type(struct scsi_cmnd *cmd);
  1707. void megasas_setup_jbod_map(struct megasas_instance *instance);
  1708. #endif /*LSI_MEGARAID_SAS_H */