qla_bsg.h 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2014 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #ifndef __QLA_BSG_H
  8. #define __QLA_BSG_H
  9. /* BSG Vendor specific commands */
  10. #define QL_VND_LOOPBACK 0x01
  11. #define QL_VND_A84_RESET 0x02
  12. #define QL_VND_A84_UPDATE_FW 0x03
  13. #define QL_VND_A84_MGMT_CMD 0x04
  14. #define QL_VND_IIDMA 0x05
  15. #define QL_VND_FCP_PRIO_CFG_CMD 0x06
  16. #define QL_VND_READ_FLASH 0x07
  17. #define QL_VND_UPDATE_FLASH 0x08
  18. #define QL_VND_SET_FRU_VERSION 0x0B
  19. #define QL_VND_READ_FRU_STATUS 0x0C
  20. #define QL_VND_WRITE_FRU_STATUS 0x0D
  21. #define QL_VND_DIAG_IO_CMD 0x0A
  22. #define QL_VND_WRITE_I2C 0x10
  23. #define QL_VND_READ_I2C 0x11
  24. #define QL_VND_FX00_MGMT_CMD 0x12
  25. #define QL_VND_SERDES_OP 0x13
  26. #define QL_VND_SERDES_OP_EX 0x14
  27. /* BSG Vendor specific subcode returns */
  28. #define EXT_STATUS_OK 0
  29. #define EXT_STATUS_ERR 1
  30. #define EXT_STATUS_BUSY 2
  31. #define EXT_STATUS_INVALID_PARAM 6
  32. #define EXT_STATUS_DATA_OVERRUN 7
  33. #define EXT_STATUS_DATA_UNDERRUN 8
  34. #define EXT_STATUS_MAILBOX 11
  35. #define EXT_STATUS_NO_MEMORY 17
  36. #define EXT_STATUS_DEVICE_OFFLINE 22
  37. /*
  38. * To support bidirectional iocb
  39. * BSG Vendor specific returns
  40. */
  41. #define EXT_STATUS_NOT_SUPPORTED 27
  42. #define EXT_STATUS_INVALID_CFG 28
  43. #define EXT_STATUS_DMA_ERR 29
  44. #define EXT_STATUS_TIMEOUT 30
  45. #define EXT_STATUS_THREAD_FAILED 31
  46. #define EXT_STATUS_DATA_CMP_FAILED 32
  47. /* BSG definations for interpreting CommandSent field */
  48. #define INT_DEF_LB_LOOPBACK_CMD 0
  49. #define INT_DEF_LB_ECHO_CMD 1
  50. /* Loopback related definations */
  51. #define INTERNAL_LOOPBACK 0xF1
  52. #define EXTERNAL_LOOPBACK 0xF2
  53. #define ENABLE_INTERNAL_LOOPBACK 0x02
  54. #define ENABLE_EXTERNAL_LOOPBACK 0x04
  55. #define INTERNAL_LOOPBACK_MASK 0x000E
  56. #define MAX_ELS_FRAME_PAYLOAD 252
  57. #define ELS_OPCODE_BYTE 0x10
  58. /* BSG Vendor specific definations */
  59. #define A84_ISSUE_WRITE_TYPE_CMD 0
  60. #define A84_ISSUE_READ_TYPE_CMD 1
  61. #define A84_CLEANUP_CMD 2
  62. #define A84_ISSUE_RESET_OP_FW 3
  63. #define A84_ISSUE_RESET_DIAG_FW 4
  64. #define A84_ISSUE_UPDATE_OPFW_CMD 5
  65. #define A84_ISSUE_UPDATE_DIAGFW_CMD 6
  66. struct qla84_mgmt_param {
  67. union {
  68. struct {
  69. uint32_t start_addr;
  70. } mem; /* for QLA84_MGMT_READ/WRITE_MEM */
  71. struct {
  72. uint32_t id;
  73. #define QLA84_MGMT_CONFIG_ID_UIF 1
  74. #define QLA84_MGMT_CONFIG_ID_FCOE_COS 2
  75. #define QLA84_MGMT_CONFIG_ID_PAUSE 3
  76. #define QLA84_MGMT_CONFIG_ID_TIMEOUTS 4
  77. uint32_t param0;
  78. uint32_t param1;
  79. } config; /* for QLA84_MGMT_CHNG_CONFIG */
  80. struct {
  81. uint32_t type;
  82. #define QLA84_MGMT_INFO_CONFIG_LOG_DATA 1 /* Get Config Log Data */
  83. #define QLA84_MGMT_INFO_LOG_DATA 2 /* Get Log Data */
  84. #define QLA84_MGMT_INFO_PORT_STAT 3 /* Get Port Statistics */
  85. #define QLA84_MGMT_INFO_LIF_STAT 4 /* Get LIF Statistics */
  86. #define QLA84_MGMT_INFO_ASIC_STAT 5 /* Get ASIC Statistics */
  87. #define QLA84_MGMT_INFO_CONFIG_PARAMS 6 /* Get Config Parameters */
  88. #define QLA84_MGMT_INFO_PANIC_LOG 7 /* Get Panic Log */
  89. uint32_t context;
  90. /*
  91. * context definitions for QLA84_MGMT_INFO_CONFIG_LOG_DATA
  92. */
  93. #define IC_LOG_DATA_LOG_ID_DEBUG_LOG 0
  94. #define IC_LOG_DATA_LOG_ID_LEARN_LOG 1
  95. #define IC_LOG_DATA_LOG_ID_FC_ACL_INGRESS_LOG 2
  96. #define IC_LOG_DATA_LOG_ID_FC_ACL_EGRESS_LOG 3
  97. #define IC_LOG_DATA_LOG_ID_ETHERNET_ACL_INGRESS_LOG 4
  98. #define IC_LOG_DATA_LOG_ID_ETHERNET_ACL_EGRESS_LOG 5
  99. #define IC_LOG_DATA_LOG_ID_MESSAGE_TRANSMIT_LOG 6
  100. #define IC_LOG_DATA_LOG_ID_MESSAGE_RECEIVE_LOG 7
  101. #define IC_LOG_DATA_LOG_ID_LINK_EVENT_LOG 8
  102. #define IC_LOG_DATA_LOG_ID_DCX_LOG 9
  103. /*
  104. * context definitions for QLA84_MGMT_INFO_PORT_STAT
  105. */
  106. #define IC_PORT_STATISTICS_PORT_NUMBER_ETHERNET_PORT0 0
  107. #define IC_PORT_STATISTICS_PORT_NUMBER_ETHERNET_PORT1 1
  108. #define IC_PORT_STATISTICS_PORT_NUMBER_NSL_PORT0 2
  109. #define IC_PORT_STATISTICS_PORT_NUMBER_NSL_PORT1 3
  110. #define IC_PORT_STATISTICS_PORT_NUMBER_FC_PORT0 4
  111. #define IC_PORT_STATISTICS_PORT_NUMBER_FC_PORT1 5
  112. /*
  113. * context definitions for QLA84_MGMT_INFO_LIF_STAT
  114. */
  115. #define IC_LIF_STATISTICS_LIF_NUMBER_ETHERNET_PORT0 0
  116. #define IC_LIF_STATISTICS_LIF_NUMBER_ETHERNET_PORT1 1
  117. #define IC_LIF_STATISTICS_LIF_NUMBER_FC_PORT0 2
  118. #define IC_LIF_STATISTICS_LIF_NUMBER_FC_PORT1 3
  119. #define IC_LIF_STATISTICS_LIF_NUMBER_CPU 6
  120. } info; /* for QLA84_MGMT_GET_INFO */
  121. } u;
  122. };
  123. struct qla84_msg_mgmt {
  124. uint16_t cmd;
  125. #define QLA84_MGMT_READ_MEM 0x00
  126. #define QLA84_MGMT_WRITE_MEM 0x01
  127. #define QLA84_MGMT_CHNG_CONFIG 0x02
  128. #define QLA84_MGMT_GET_INFO 0x03
  129. uint16_t rsrvd;
  130. struct qla84_mgmt_param mgmtp;/* parameters for cmd */
  131. uint32_t len; /* bytes in payload following this struct */
  132. uint8_t payload[0]; /* payload for cmd */
  133. };
  134. struct qla_bsg_a84_mgmt {
  135. struct qla84_msg_mgmt mgmt;
  136. } __attribute__ ((packed));
  137. struct qla_scsi_addr {
  138. uint16_t bus;
  139. uint16_t target;
  140. } __attribute__ ((packed));
  141. struct qla_ext_dest_addr {
  142. union {
  143. uint8_t wwnn[8];
  144. uint8_t wwpn[8];
  145. uint8_t id[4];
  146. struct qla_scsi_addr scsi_addr;
  147. } dest_addr;
  148. uint16_t dest_type;
  149. #define EXT_DEF_TYPE_WWPN 2
  150. uint16_t lun;
  151. uint16_t padding[2];
  152. } __attribute__ ((packed));
  153. struct qla_port_param {
  154. struct qla_ext_dest_addr fc_scsi_addr;
  155. uint16_t mode;
  156. uint16_t speed;
  157. } __attribute__ ((packed));
  158. /* FRU VPD */
  159. #define MAX_FRU_SIZE 36
  160. struct qla_field_address {
  161. uint16_t offset;
  162. uint16_t device;
  163. uint16_t option;
  164. } __packed;
  165. struct qla_field_info {
  166. uint8_t version[MAX_FRU_SIZE];
  167. } __packed;
  168. struct qla_image_version {
  169. struct qla_field_address field_address;
  170. struct qla_field_info field_info;
  171. } __packed;
  172. struct qla_image_version_list {
  173. uint32_t count;
  174. struct qla_image_version version[0];
  175. } __packed;
  176. struct qla_status_reg {
  177. struct qla_field_address field_address;
  178. uint8_t status_reg;
  179. uint8_t reserved[7];
  180. } __packed;
  181. struct qla_i2c_access {
  182. uint16_t device;
  183. uint16_t offset;
  184. uint16_t option;
  185. uint16_t length;
  186. uint8_t buffer[0x40];
  187. } __packed;
  188. /* 26xx serdes register interface */
  189. /* serdes reg commands */
  190. #define INT_SC_SERDES_READ_REG 1
  191. #define INT_SC_SERDES_WRITE_REG 2
  192. struct qla_serdes_reg {
  193. uint16_t cmd;
  194. uint16_t addr;
  195. uint16_t val;
  196. } __packed;
  197. struct qla_serdes_reg_ex {
  198. uint16_t cmd;
  199. uint32_t addr;
  200. uint32_t val;
  201. } __packed;
  202. #endif