qla_nx.c 116 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2014 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include <linux/delay.h>
  9. #include <linux/pci.h>
  10. #include <linux/ratelimit.h>
  11. #include <linux/vmalloc.h>
  12. #include <scsi/scsi_tcq.h>
  13. #define MASK(n) ((1ULL<<(n))-1)
  14. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | \
  15. ((addr >> 25) & 0x3ff))
  16. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | \
  17. ((addr >> 25) & 0x3ff))
  18. #define MS_WIN(addr) (addr & 0x0ffc0000)
  19. #define QLA82XX_PCI_MN_2M (0)
  20. #define QLA82XX_PCI_MS_2M (0x80000)
  21. #define QLA82XX_PCI_OCM0_2M (0xc0000)
  22. #define VALID_OCM_ADDR(addr) (((addr) & 0x3f800) != 0x3f800)
  23. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  24. #define BLOCK_PROTECT_BITS 0x0F
  25. /* CRB window related */
  26. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  27. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  28. #define CRB_WINDOW_2M (0x130060)
  29. #define QLA82XX_PCI_CAMQM_2M_END (0x04800800UL)
  30. #define CRB_HI(off) ((qla82xx_crb_hub_agt[CRB_BLK(off)] << 20) | \
  31. ((off) & 0xf0000))
  32. #define QLA82XX_PCI_CAMQM_2M_BASE (0x000ff800UL)
  33. #define CRB_INDIRECT_2M (0x1e0000UL)
  34. #define MAX_CRB_XFORM 60
  35. static unsigned long crb_addr_xform[MAX_CRB_XFORM];
  36. static int qla82xx_crb_table_initialized;
  37. #define qla82xx_crb_addr_transform(name) \
  38. (crb_addr_xform[QLA82XX_HW_PX_MAP_CRB_##name] = \
  39. QLA82XX_HW_CRB_HUB_AGT_ADR_##name << 20)
  40. static void qla82xx_crb_addr_transform_setup(void)
  41. {
  42. qla82xx_crb_addr_transform(XDMA);
  43. qla82xx_crb_addr_transform(TIMR);
  44. qla82xx_crb_addr_transform(SRE);
  45. qla82xx_crb_addr_transform(SQN3);
  46. qla82xx_crb_addr_transform(SQN2);
  47. qla82xx_crb_addr_transform(SQN1);
  48. qla82xx_crb_addr_transform(SQN0);
  49. qla82xx_crb_addr_transform(SQS3);
  50. qla82xx_crb_addr_transform(SQS2);
  51. qla82xx_crb_addr_transform(SQS1);
  52. qla82xx_crb_addr_transform(SQS0);
  53. qla82xx_crb_addr_transform(RPMX7);
  54. qla82xx_crb_addr_transform(RPMX6);
  55. qla82xx_crb_addr_transform(RPMX5);
  56. qla82xx_crb_addr_transform(RPMX4);
  57. qla82xx_crb_addr_transform(RPMX3);
  58. qla82xx_crb_addr_transform(RPMX2);
  59. qla82xx_crb_addr_transform(RPMX1);
  60. qla82xx_crb_addr_transform(RPMX0);
  61. qla82xx_crb_addr_transform(ROMUSB);
  62. qla82xx_crb_addr_transform(SN);
  63. qla82xx_crb_addr_transform(QMN);
  64. qla82xx_crb_addr_transform(QMS);
  65. qla82xx_crb_addr_transform(PGNI);
  66. qla82xx_crb_addr_transform(PGND);
  67. qla82xx_crb_addr_transform(PGN3);
  68. qla82xx_crb_addr_transform(PGN2);
  69. qla82xx_crb_addr_transform(PGN1);
  70. qla82xx_crb_addr_transform(PGN0);
  71. qla82xx_crb_addr_transform(PGSI);
  72. qla82xx_crb_addr_transform(PGSD);
  73. qla82xx_crb_addr_transform(PGS3);
  74. qla82xx_crb_addr_transform(PGS2);
  75. qla82xx_crb_addr_transform(PGS1);
  76. qla82xx_crb_addr_transform(PGS0);
  77. qla82xx_crb_addr_transform(PS);
  78. qla82xx_crb_addr_transform(PH);
  79. qla82xx_crb_addr_transform(NIU);
  80. qla82xx_crb_addr_transform(I2Q);
  81. qla82xx_crb_addr_transform(EG);
  82. qla82xx_crb_addr_transform(MN);
  83. qla82xx_crb_addr_transform(MS);
  84. qla82xx_crb_addr_transform(CAS2);
  85. qla82xx_crb_addr_transform(CAS1);
  86. qla82xx_crb_addr_transform(CAS0);
  87. qla82xx_crb_addr_transform(CAM);
  88. qla82xx_crb_addr_transform(C2C1);
  89. qla82xx_crb_addr_transform(C2C0);
  90. qla82xx_crb_addr_transform(SMB);
  91. qla82xx_crb_addr_transform(OCM0);
  92. /*
  93. * Used only in P3 just define it for P2 also.
  94. */
  95. qla82xx_crb_addr_transform(I2C0);
  96. qla82xx_crb_table_initialized = 1;
  97. }
  98. static struct crb_128M_2M_block_map crb_128M_2M_map[64] = {
  99. {{{0, 0, 0, 0} } },
  100. {{{1, 0x0100000, 0x0102000, 0x120000},
  101. {1, 0x0110000, 0x0120000, 0x130000},
  102. {1, 0x0120000, 0x0122000, 0x124000},
  103. {1, 0x0130000, 0x0132000, 0x126000},
  104. {1, 0x0140000, 0x0142000, 0x128000},
  105. {1, 0x0150000, 0x0152000, 0x12a000},
  106. {1, 0x0160000, 0x0170000, 0x110000},
  107. {1, 0x0170000, 0x0172000, 0x12e000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {1, 0x01e0000, 0x01e0800, 0x122000},
  115. {0, 0x0000000, 0x0000000, 0x000000} } } ,
  116. {{{1, 0x0200000, 0x0210000, 0x180000} } },
  117. {{{0, 0, 0, 0} } },
  118. {{{1, 0x0400000, 0x0401000, 0x169000} } },
  119. {{{1, 0x0500000, 0x0510000, 0x140000} } },
  120. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },
  121. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },
  122. {{{1, 0x0800000, 0x0802000, 0x170000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {0, 0x0000000, 0x0000000, 0x000000},
  136. {0, 0x0000000, 0x0000000, 0x000000},
  137. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  138. {{{1, 0x0900000, 0x0902000, 0x174000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {0, 0x0000000, 0x0000000, 0x000000},
  142. {0, 0x0000000, 0x0000000, 0x000000},
  143. {0, 0x0000000, 0x0000000, 0x000000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {0, 0x0000000, 0x0000000, 0x000000},
  147. {0, 0x0000000, 0x0000000, 0x000000},
  148. {0, 0x0000000, 0x0000000, 0x000000},
  149. {0, 0x0000000, 0x0000000, 0x000000},
  150. {0, 0x0000000, 0x0000000, 0x000000},
  151. {0, 0x0000000, 0x0000000, 0x000000},
  152. {0, 0x0000000, 0x0000000, 0x000000},
  153. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  154. {{{0, 0x0a00000, 0x0a02000, 0x178000},
  155. {0, 0x0000000, 0x0000000, 0x000000},
  156. {0, 0x0000000, 0x0000000, 0x000000},
  157. {0, 0x0000000, 0x0000000, 0x000000},
  158. {0, 0x0000000, 0x0000000, 0x000000},
  159. {0, 0x0000000, 0x0000000, 0x000000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {0, 0x0000000, 0x0000000, 0x000000},
  166. {0, 0x0000000, 0x0000000, 0x000000},
  167. {0, 0x0000000, 0x0000000, 0x000000},
  168. {0, 0x0000000, 0x0000000, 0x000000},
  169. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  170. {{{0, 0x0b00000, 0x0b02000, 0x17c000},
  171. {0, 0x0000000, 0x0000000, 0x000000},
  172. {0, 0x0000000, 0x0000000, 0x000000},
  173. {0, 0x0000000, 0x0000000, 0x000000},
  174. {0, 0x0000000, 0x0000000, 0x000000},
  175. {0, 0x0000000, 0x0000000, 0x000000},
  176. {0, 0x0000000, 0x0000000, 0x000000},
  177. {0, 0x0000000, 0x0000000, 0x000000},
  178. {0, 0x0000000, 0x0000000, 0x000000},
  179. {0, 0x0000000, 0x0000000, 0x000000},
  180. {0, 0x0000000, 0x0000000, 0x000000},
  181. {0, 0x0000000, 0x0000000, 0x000000},
  182. {0, 0x0000000, 0x0000000, 0x000000},
  183. {0, 0x0000000, 0x0000000, 0x000000},
  184. {0, 0x0000000, 0x0000000, 0x000000},
  185. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  186. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },
  187. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },
  188. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },
  189. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },
  190. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },
  191. {{{1, 0x1100000, 0x1101000, 0x160000} } },
  192. {{{1, 0x1200000, 0x1201000, 0x161000} } },
  193. {{{1, 0x1300000, 0x1301000, 0x162000} } },
  194. {{{1, 0x1400000, 0x1401000, 0x163000} } },
  195. {{{1, 0x1500000, 0x1501000, 0x165000} } },
  196. {{{1, 0x1600000, 0x1601000, 0x166000} } },
  197. {{{0, 0, 0, 0} } },
  198. {{{0, 0, 0, 0} } },
  199. {{{0, 0, 0, 0} } },
  200. {{{0, 0, 0, 0} } },
  201. {{{0, 0, 0, 0} } },
  202. {{{0, 0, 0, 0} } },
  203. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },
  204. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },
  205. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },
  206. {{{0} } },
  207. {{{1, 0x2100000, 0x2102000, 0x120000},
  208. {1, 0x2110000, 0x2120000, 0x130000},
  209. {1, 0x2120000, 0x2122000, 0x124000},
  210. {1, 0x2130000, 0x2132000, 0x126000},
  211. {1, 0x2140000, 0x2142000, 0x128000},
  212. {1, 0x2150000, 0x2152000, 0x12a000},
  213. {1, 0x2160000, 0x2170000, 0x110000},
  214. {1, 0x2170000, 0x2172000, 0x12e000},
  215. {0, 0x0000000, 0x0000000, 0x000000},
  216. {0, 0x0000000, 0x0000000, 0x000000},
  217. {0, 0x0000000, 0x0000000, 0x000000},
  218. {0, 0x0000000, 0x0000000, 0x000000},
  219. {0, 0x0000000, 0x0000000, 0x000000},
  220. {0, 0x0000000, 0x0000000, 0x000000},
  221. {0, 0x0000000, 0x0000000, 0x000000},
  222. {0, 0x0000000, 0x0000000, 0x000000} } },
  223. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },
  224. {{{0} } },
  225. {{{0} } },
  226. {{{0} } },
  227. {{{0} } },
  228. {{{0} } },
  229. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },
  230. {{{1, 0x2900000, 0x2901000, 0x16b000} } },
  231. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },
  232. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },
  233. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },
  234. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },
  235. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },
  236. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },
  237. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },
  238. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },
  239. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },
  240. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },
  241. {{{0} } },
  242. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },
  243. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },
  244. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },
  245. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },
  246. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },
  247. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },
  248. {{{0} } },
  249. {{{0} } },
  250. {{{1, 0x3d00000, 0x3d04000, 0x1dc000} } },
  251. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },
  252. {{{1, 0x3f00000, 0x3f01000, 0x168000} } }
  253. };
  254. /*
  255. * top 12 bits of crb internal address (hub, agent)
  256. */
  257. static unsigned qla82xx_crb_hub_agt[64] = {
  258. 0,
  259. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  260. QLA82XX_HW_CRB_HUB_AGT_ADR_MN,
  261. QLA82XX_HW_CRB_HUB_AGT_ADR_MS,
  262. 0,
  263. QLA82XX_HW_CRB_HUB_AGT_ADR_SRE,
  264. QLA82XX_HW_CRB_HUB_AGT_ADR_NIU,
  265. QLA82XX_HW_CRB_HUB_AGT_ADR_QMN,
  266. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0,
  267. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1,
  268. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2,
  269. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3,
  270. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  271. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  272. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  273. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4,
  274. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  275. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0,
  276. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1,
  277. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2,
  278. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3,
  279. QLA82XX_HW_CRB_HUB_AGT_ADR_PGND,
  280. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI,
  281. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0,
  282. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1,
  283. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2,
  284. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3,
  285. 0,
  286. QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI,
  287. QLA82XX_HW_CRB_HUB_AGT_ADR_SN,
  288. 0,
  289. QLA82XX_HW_CRB_HUB_AGT_ADR_EG,
  290. 0,
  291. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  292. QLA82XX_HW_CRB_HUB_AGT_ADR_CAM,
  293. 0,
  294. 0,
  295. 0,
  296. 0,
  297. 0,
  298. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  299. 0,
  300. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1,
  301. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2,
  302. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3,
  303. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4,
  304. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5,
  305. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6,
  306. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7,
  307. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  308. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  309. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  310. 0,
  311. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0,
  312. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8,
  313. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9,
  314. QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0,
  315. 0,
  316. QLA82XX_HW_CRB_HUB_AGT_ADR_SMB,
  317. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0,
  318. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1,
  319. 0,
  320. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC,
  321. 0,
  322. };
  323. /* Device states */
  324. static char *q_dev_state[] = {
  325. "Unknown",
  326. "Cold",
  327. "Initializing",
  328. "Ready",
  329. "Need Reset",
  330. "Need Quiescent",
  331. "Failed",
  332. "Quiescent",
  333. };
  334. char *qdev_state(uint32_t dev_state)
  335. {
  336. return q_dev_state[dev_state];
  337. }
  338. /*
  339. * In: 'off_in' is offset from CRB space in 128M pci map
  340. * Out: 'off_out' is 2M pci map addr
  341. * side effect: lock crb window
  342. */
  343. static void
  344. qla82xx_pci_set_crbwindow_2M(struct qla_hw_data *ha, ulong off_in,
  345. void __iomem **off_out)
  346. {
  347. u32 win_read;
  348. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  349. ha->crb_win = CRB_HI(off_in);
  350. writel(ha->crb_win, CRB_WINDOW_2M + ha->nx_pcibase);
  351. /* Read back value to make sure write has gone through before trying
  352. * to use it.
  353. */
  354. win_read = RD_REG_DWORD(CRB_WINDOW_2M + ha->nx_pcibase);
  355. if (win_read != ha->crb_win) {
  356. ql_dbg(ql_dbg_p3p, vha, 0xb000,
  357. "%s: Written crbwin (0x%x) "
  358. "!= Read crbwin (0x%x), off=0x%lx.\n",
  359. __func__, ha->crb_win, win_read, off_in);
  360. }
  361. *off_out = (off_in & MASK(16)) + CRB_INDIRECT_2M + ha->nx_pcibase;
  362. }
  363. static inline unsigned long
  364. qla82xx_pci_set_crbwindow(struct qla_hw_data *ha, u64 off)
  365. {
  366. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  367. /* See if we are currently pointing to the region we want to use next */
  368. if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_DDR_NET)) {
  369. /* No need to change window. PCIX and PCIEregs are in both
  370. * regs are in both windows.
  371. */
  372. return off;
  373. }
  374. if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_PCIX_HOST2)) {
  375. /* We are in first CRB window */
  376. if (ha->curr_window != 0)
  377. WARN_ON(1);
  378. return off;
  379. }
  380. if ((off > QLA82XX_CRB_PCIX_HOST2) && (off < QLA82XX_CRB_MAX)) {
  381. /* We are in second CRB window */
  382. off = off - QLA82XX_CRB_PCIX_HOST2 + QLA82XX_CRB_PCIX_HOST;
  383. if (ha->curr_window != 1)
  384. return off;
  385. /* We are in the QM or direct access
  386. * register region - do nothing
  387. */
  388. if ((off >= QLA82XX_PCI_DIRECT_CRB) &&
  389. (off < QLA82XX_PCI_CAMQM_MAX))
  390. return off;
  391. }
  392. /* strange address given */
  393. ql_dbg(ql_dbg_p3p, vha, 0xb001,
  394. "%s: Warning: unm_nic_pci_set_crbwindow "
  395. "called with an unknown address(%llx).\n",
  396. QLA2XXX_DRIVER_NAME, off);
  397. return off;
  398. }
  399. static int
  400. qla82xx_pci_get_crb_addr_2M(struct qla_hw_data *ha, ulong off_in,
  401. void __iomem **off_out)
  402. {
  403. struct crb_128M_2M_sub_block_map *m;
  404. if (off_in >= QLA82XX_CRB_MAX)
  405. return -1;
  406. if (off_in >= QLA82XX_PCI_CAMQM && off_in < QLA82XX_PCI_CAMQM_2M_END) {
  407. *off_out = (off_in - QLA82XX_PCI_CAMQM) +
  408. QLA82XX_PCI_CAMQM_2M_BASE + ha->nx_pcibase;
  409. return 0;
  410. }
  411. if (off_in < QLA82XX_PCI_CRBSPACE)
  412. return -1;
  413. off_in -= QLA82XX_PCI_CRBSPACE;
  414. /* Try direct map */
  415. m = &crb_128M_2M_map[CRB_BLK(off_in)].sub_block[CRB_SUBBLK(off_in)];
  416. if (m->valid && (m->start_128M <= off_in) && (m->end_128M > off_in)) {
  417. *off_out = off_in + m->start_2M - m->start_128M + ha->nx_pcibase;
  418. return 0;
  419. }
  420. /* Not in direct map, use crb window */
  421. *off_out = (void __iomem *)off_in;
  422. return 1;
  423. }
  424. #define CRB_WIN_LOCK_TIMEOUT 100000000
  425. static int qla82xx_crb_win_lock(struct qla_hw_data *ha)
  426. {
  427. int done = 0, timeout = 0;
  428. while (!done) {
  429. /* acquire semaphore3 from PCI HW block */
  430. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_LOCK));
  431. if (done == 1)
  432. break;
  433. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  434. return -1;
  435. timeout++;
  436. }
  437. qla82xx_wr_32(ha, QLA82XX_CRB_WIN_LOCK_ID, ha->portnum);
  438. return 0;
  439. }
  440. int
  441. qla82xx_wr_32(struct qla_hw_data *ha, ulong off_in, u32 data)
  442. {
  443. void __iomem *off;
  444. unsigned long flags = 0;
  445. int rv;
  446. rv = qla82xx_pci_get_crb_addr_2M(ha, off_in, &off);
  447. BUG_ON(rv == -1);
  448. if (rv == 1) {
  449. #ifndef __CHECKER__
  450. write_lock_irqsave(&ha->hw_lock, flags);
  451. #endif
  452. qla82xx_crb_win_lock(ha);
  453. qla82xx_pci_set_crbwindow_2M(ha, off_in, &off);
  454. }
  455. writel(data, (void __iomem *)off);
  456. if (rv == 1) {
  457. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  458. #ifndef __CHECKER__
  459. write_unlock_irqrestore(&ha->hw_lock, flags);
  460. #endif
  461. }
  462. return 0;
  463. }
  464. int
  465. qla82xx_rd_32(struct qla_hw_data *ha, ulong off_in)
  466. {
  467. void __iomem *off;
  468. unsigned long flags = 0;
  469. int rv;
  470. u32 data;
  471. rv = qla82xx_pci_get_crb_addr_2M(ha, off_in, &off);
  472. BUG_ON(rv == -1);
  473. if (rv == 1) {
  474. #ifndef __CHECKER__
  475. write_lock_irqsave(&ha->hw_lock, flags);
  476. #endif
  477. qla82xx_crb_win_lock(ha);
  478. qla82xx_pci_set_crbwindow_2M(ha, off_in, &off);
  479. }
  480. data = RD_REG_DWORD(off);
  481. if (rv == 1) {
  482. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  483. #ifndef __CHECKER__
  484. write_unlock_irqrestore(&ha->hw_lock, flags);
  485. #endif
  486. }
  487. return data;
  488. }
  489. #define IDC_LOCK_TIMEOUT 100000000
  490. int qla82xx_idc_lock(struct qla_hw_data *ha)
  491. {
  492. int i;
  493. int done = 0, timeout = 0;
  494. while (!done) {
  495. /* acquire semaphore5 from PCI HW block */
  496. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_LOCK));
  497. if (done == 1)
  498. break;
  499. if (timeout >= IDC_LOCK_TIMEOUT)
  500. return -1;
  501. timeout++;
  502. /* Yield CPU */
  503. if (!in_interrupt())
  504. schedule();
  505. else {
  506. for (i = 0; i < 20; i++)
  507. cpu_relax();
  508. }
  509. }
  510. return 0;
  511. }
  512. void qla82xx_idc_unlock(struct qla_hw_data *ha)
  513. {
  514. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_UNLOCK));
  515. }
  516. /*
  517. * check memory access boundary.
  518. * used by test agent. support ddr access only for now
  519. */
  520. static unsigned long
  521. qla82xx_pci_mem_bound_check(struct qla_hw_data *ha,
  522. unsigned long long addr, int size)
  523. {
  524. if (!addr_in_range(addr, QLA82XX_ADDR_DDR_NET,
  525. QLA82XX_ADDR_DDR_NET_MAX) ||
  526. !addr_in_range(addr + size - 1, QLA82XX_ADDR_DDR_NET,
  527. QLA82XX_ADDR_DDR_NET_MAX) ||
  528. ((size != 1) && (size != 2) && (size != 4) && (size != 8)))
  529. return 0;
  530. else
  531. return 1;
  532. }
  533. static int qla82xx_pci_set_window_warning_count;
  534. static unsigned long
  535. qla82xx_pci_set_window(struct qla_hw_data *ha, unsigned long long addr)
  536. {
  537. int window;
  538. u32 win_read;
  539. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  540. if (addr_in_range(addr, QLA82XX_ADDR_DDR_NET,
  541. QLA82XX_ADDR_DDR_NET_MAX)) {
  542. /* DDR network side */
  543. window = MN_WIN(addr);
  544. ha->ddr_mn_window = window;
  545. qla82xx_wr_32(ha,
  546. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
  547. win_read = qla82xx_rd_32(ha,
  548. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
  549. if ((win_read << 17) != window) {
  550. ql_dbg(ql_dbg_p3p, vha, 0xb003,
  551. "%s: Written MNwin (0x%x) != Read MNwin (0x%x).\n",
  552. __func__, window, win_read);
  553. }
  554. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_DDR_NET;
  555. } else if (addr_in_range(addr, QLA82XX_ADDR_OCM0,
  556. QLA82XX_ADDR_OCM0_MAX)) {
  557. unsigned int temp1;
  558. if ((addr & 0x00ff800) == 0xff800) {
  559. ql_log(ql_log_warn, vha, 0xb004,
  560. "%s: QM access not handled.\n", __func__);
  561. addr = -1UL;
  562. }
  563. window = OCM_WIN(addr);
  564. ha->ddr_mn_window = window;
  565. qla82xx_wr_32(ha,
  566. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
  567. win_read = qla82xx_rd_32(ha,
  568. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
  569. temp1 = ((window & 0x1FF) << 7) |
  570. ((window & 0x0FFFE0000) >> 17);
  571. if (win_read != temp1) {
  572. ql_log(ql_log_warn, vha, 0xb005,
  573. "%s: Written OCMwin (0x%x) != Read OCMwin (0x%x).\n",
  574. __func__, temp1, win_read);
  575. }
  576. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_OCM0_2M;
  577. } else if (addr_in_range(addr, QLA82XX_ADDR_QDR_NET,
  578. QLA82XX_P3_ADDR_QDR_NET_MAX)) {
  579. /* QDR network side */
  580. window = MS_WIN(addr);
  581. ha->qdr_sn_window = window;
  582. qla82xx_wr_32(ha,
  583. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE, window);
  584. win_read = qla82xx_rd_32(ha,
  585. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE);
  586. if (win_read != window) {
  587. ql_log(ql_log_warn, vha, 0xb006,
  588. "%s: Written MSwin (0x%x) != Read MSwin (0x%x).\n",
  589. __func__, window, win_read);
  590. }
  591. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_QDR_NET;
  592. } else {
  593. /*
  594. * peg gdb frequently accesses memory that doesn't exist,
  595. * this limits the chit chat so debugging isn't slowed down.
  596. */
  597. if ((qla82xx_pci_set_window_warning_count++ < 8) ||
  598. (qla82xx_pci_set_window_warning_count%64 == 0)) {
  599. ql_log(ql_log_warn, vha, 0xb007,
  600. "%s: Warning:%s Unknown address range!.\n",
  601. __func__, QLA2XXX_DRIVER_NAME);
  602. }
  603. addr = -1UL;
  604. }
  605. return addr;
  606. }
  607. /* check if address is in the same windows as the previous access */
  608. static int qla82xx_pci_is_same_window(struct qla_hw_data *ha,
  609. unsigned long long addr)
  610. {
  611. int window;
  612. unsigned long long qdr_max;
  613. qdr_max = QLA82XX_P3_ADDR_QDR_NET_MAX;
  614. /* DDR network side */
  615. if (addr_in_range(addr, QLA82XX_ADDR_DDR_NET,
  616. QLA82XX_ADDR_DDR_NET_MAX))
  617. BUG();
  618. else if (addr_in_range(addr, QLA82XX_ADDR_OCM0,
  619. QLA82XX_ADDR_OCM0_MAX))
  620. return 1;
  621. else if (addr_in_range(addr, QLA82XX_ADDR_OCM1,
  622. QLA82XX_ADDR_OCM1_MAX))
  623. return 1;
  624. else if (addr_in_range(addr, QLA82XX_ADDR_QDR_NET, qdr_max)) {
  625. /* QDR network side */
  626. window = ((addr - QLA82XX_ADDR_QDR_NET) >> 22) & 0x3f;
  627. if (ha->qdr_sn_window == window)
  628. return 1;
  629. }
  630. return 0;
  631. }
  632. static int qla82xx_pci_mem_read_direct(struct qla_hw_data *ha,
  633. u64 off, void *data, int size)
  634. {
  635. unsigned long flags;
  636. void __iomem *addr = NULL;
  637. int ret = 0;
  638. u64 start;
  639. uint8_t __iomem *mem_ptr = NULL;
  640. unsigned long mem_base;
  641. unsigned long mem_page;
  642. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  643. write_lock_irqsave(&ha->hw_lock, flags);
  644. /*
  645. * If attempting to access unknown address or straddle hw windows,
  646. * do not access.
  647. */
  648. start = qla82xx_pci_set_window(ha, off);
  649. if ((start == -1UL) ||
  650. (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  651. write_unlock_irqrestore(&ha->hw_lock, flags);
  652. ql_log(ql_log_fatal, vha, 0xb008,
  653. "%s out of bound pci memory "
  654. "access, offset is 0x%llx.\n",
  655. QLA2XXX_DRIVER_NAME, off);
  656. return -1;
  657. }
  658. write_unlock_irqrestore(&ha->hw_lock, flags);
  659. mem_base = pci_resource_start(ha->pdev, 0);
  660. mem_page = start & PAGE_MASK;
  661. /* Map two pages whenever user tries to access addresses in two
  662. * consecutive pages.
  663. */
  664. if (mem_page != ((start + size - 1) & PAGE_MASK))
  665. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  666. else
  667. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  668. if (mem_ptr == NULL) {
  669. *(u8 *)data = 0;
  670. return -1;
  671. }
  672. addr = mem_ptr;
  673. addr += start & (PAGE_SIZE - 1);
  674. write_lock_irqsave(&ha->hw_lock, flags);
  675. switch (size) {
  676. case 1:
  677. *(u8 *)data = readb(addr);
  678. break;
  679. case 2:
  680. *(u16 *)data = readw(addr);
  681. break;
  682. case 4:
  683. *(u32 *)data = readl(addr);
  684. break;
  685. case 8:
  686. *(u64 *)data = readq(addr);
  687. break;
  688. default:
  689. ret = -1;
  690. break;
  691. }
  692. write_unlock_irqrestore(&ha->hw_lock, flags);
  693. if (mem_ptr)
  694. iounmap(mem_ptr);
  695. return ret;
  696. }
  697. static int
  698. qla82xx_pci_mem_write_direct(struct qla_hw_data *ha,
  699. u64 off, void *data, int size)
  700. {
  701. unsigned long flags;
  702. void __iomem *addr = NULL;
  703. int ret = 0;
  704. u64 start;
  705. uint8_t __iomem *mem_ptr = NULL;
  706. unsigned long mem_base;
  707. unsigned long mem_page;
  708. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  709. write_lock_irqsave(&ha->hw_lock, flags);
  710. /*
  711. * If attempting to access unknown address or straddle hw windows,
  712. * do not access.
  713. */
  714. start = qla82xx_pci_set_window(ha, off);
  715. if ((start == -1UL) ||
  716. (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  717. write_unlock_irqrestore(&ha->hw_lock, flags);
  718. ql_log(ql_log_fatal, vha, 0xb009,
  719. "%s out of bount memory "
  720. "access, offset is 0x%llx.\n",
  721. QLA2XXX_DRIVER_NAME, off);
  722. return -1;
  723. }
  724. write_unlock_irqrestore(&ha->hw_lock, flags);
  725. mem_base = pci_resource_start(ha->pdev, 0);
  726. mem_page = start & PAGE_MASK;
  727. /* Map two pages whenever user tries to access addresses in two
  728. * consecutive pages.
  729. */
  730. if (mem_page != ((start + size - 1) & PAGE_MASK))
  731. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  732. else
  733. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  734. if (mem_ptr == NULL)
  735. return -1;
  736. addr = mem_ptr;
  737. addr += start & (PAGE_SIZE - 1);
  738. write_lock_irqsave(&ha->hw_lock, flags);
  739. switch (size) {
  740. case 1:
  741. writeb(*(u8 *)data, addr);
  742. break;
  743. case 2:
  744. writew(*(u16 *)data, addr);
  745. break;
  746. case 4:
  747. writel(*(u32 *)data, addr);
  748. break;
  749. case 8:
  750. writeq(*(u64 *)data, addr);
  751. break;
  752. default:
  753. ret = -1;
  754. break;
  755. }
  756. write_unlock_irqrestore(&ha->hw_lock, flags);
  757. if (mem_ptr)
  758. iounmap(mem_ptr);
  759. return ret;
  760. }
  761. #define MTU_FUDGE_FACTOR 100
  762. static unsigned long
  763. qla82xx_decode_crb_addr(unsigned long addr)
  764. {
  765. int i;
  766. unsigned long base_addr, offset, pci_base;
  767. if (!qla82xx_crb_table_initialized)
  768. qla82xx_crb_addr_transform_setup();
  769. pci_base = ADDR_ERROR;
  770. base_addr = addr & 0xfff00000;
  771. offset = addr & 0x000fffff;
  772. for (i = 0; i < MAX_CRB_XFORM; i++) {
  773. if (crb_addr_xform[i] == base_addr) {
  774. pci_base = i << 20;
  775. break;
  776. }
  777. }
  778. if (pci_base == ADDR_ERROR)
  779. return pci_base;
  780. return pci_base + offset;
  781. }
  782. static long rom_max_timeout = 100;
  783. static long qla82xx_rom_lock_timeout = 100;
  784. static int
  785. qla82xx_rom_lock(struct qla_hw_data *ha)
  786. {
  787. int done = 0, timeout = 0;
  788. uint32_t lock_owner = 0;
  789. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  790. while (!done) {
  791. /* acquire semaphore2 from PCI HW block */
  792. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_LOCK));
  793. if (done == 1)
  794. break;
  795. if (timeout >= qla82xx_rom_lock_timeout) {
  796. lock_owner = qla82xx_rd_32(ha, QLA82XX_ROM_LOCK_ID);
  797. ql_dbg(ql_dbg_p3p, vha, 0xb157,
  798. "%s: Simultaneous flash access by following ports, active port = %d: accessing port = %d",
  799. __func__, ha->portnum, lock_owner);
  800. return -1;
  801. }
  802. timeout++;
  803. }
  804. qla82xx_wr_32(ha, QLA82XX_ROM_LOCK_ID, ha->portnum);
  805. return 0;
  806. }
  807. static void
  808. qla82xx_rom_unlock(struct qla_hw_data *ha)
  809. {
  810. qla82xx_wr_32(ha, QLA82XX_ROM_LOCK_ID, 0xffffffff);
  811. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  812. }
  813. static int
  814. qla82xx_wait_rom_busy(struct qla_hw_data *ha)
  815. {
  816. long timeout = 0;
  817. long done = 0 ;
  818. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  819. while (done == 0) {
  820. done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  821. done &= 4;
  822. timeout++;
  823. if (timeout >= rom_max_timeout) {
  824. ql_dbg(ql_dbg_p3p, vha, 0xb00a,
  825. "%s: Timeout reached waiting for rom busy.\n",
  826. QLA2XXX_DRIVER_NAME);
  827. return -1;
  828. }
  829. }
  830. return 0;
  831. }
  832. static int
  833. qla82xx_wait_rom_done(struct qla_hw_data *ha)
  834. {
  835. long timeout = 0;
  836. long done = 0 ;
  837. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  838. while (done == 0) {
  839. done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  840. done &= 2;
  841. timeout++;
  842. if (timeout >= rom_max_timeout) {
  843. ql_dbg(ql_dbg_p3p, vha, 0xb00b,
  844. "%s: Timeout reached waiting for rom done.\n",
  845. QLA2XXX_DRIVER_NAME);
  846. return -1;
  847. }
  848. }
  849. return 0;
  850. }
  851. static int
  852. qla82xx_md_rw_32(struct qla_hw_data *ha, uint32_t off, u32 data, uint8_t flag)
  853. {
  854. uint32_t off_value, rval = 0;
  855. WRT_REG_DWORD(CRB_WINDOW_2M + ha->nx_pcibase, off & 0xFFFF0000);
  856. /* Read back value to make sure write has gone through */
  857. RD_REG_DWORD(CRB_WINDOW_2M + ha->nx_pcibase);
  858. off_value = (off & 0x0000FFFF);
  859. if (flag)
  860. WRT_REG_DWORD(off_value + CRB_INDIRECT_2M + ha->nx_pcibase,
  861. data);
  862. else
  863. rval = RD_REG_DWORD(off_value + CRB_INDIRECT_2M +
  864. ha->nx_pcibase);
  865. return rval;
  866. }
  867. static int
  868. qla82xx_do_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
  869. {
  870. /* Dword reads to flash. */
  871. qla82xx_md_rw_32(ha, MD_DIRECT_ROM_WINDOW, (addr & 0xFFFF0000), 1);
  872. *valp = qla82xx_md_rw_32(ha, MD_DIRECT_ROM_READ_BASE +
  873. (addr & 0x0000FFFF), 0, 0);
  874. return 0;
  875. }
  876. static int
  877. qla82xx_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
  878. {
  879. int ret, loops = 0;
  880. uint32_t lock_owner = 0;
  881. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  882. while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  883. udelay(100);
  884. schedule();
  885. loops++;
  886. }
  887. if (loops >= 50000) {
  888. lock_owner = qla82xx_rd_32(ha, QLA82XX_ROM_LOCK_ID);
  889. ql_log(ql_log_fatal, vha, 0x00b9,
  890. "Failed to acquire SEM2 lock, Lock Owner %u.\n",
  891. lock_owner);
  892. return -1;
  893. }
  894. ret = qla82xx_do_rom_fast_read(ha, addr, valp);
  895. qla82xx_rom_unlock(ha);
  896. return ret;
  897. }
  898. static int
  899. qla82xx_read_status_reg(struct qla_hw_data *ha, uint32_t *val)
  900. {
  901. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  902. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_RDSR);
  903. qla82xx_wait_rom_busy(ha);
  904. if (qla82xx_wait_rom_done(ha)) {
  905. ql_log(ql_log_warn, vha, 0xb00c,
  906. "Error waiting for rom done.\n");
  907. return -1;
  908. }
  909. *val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
  910. return 0;
  911. }
  912. static int
  913. qla82xx_flash_wait_write_finish(struct qla_hw_data *ha)
  914. {
  915. long timeout = 0;
  916. uint32_t done = 1 ;
  917. uint32_t val;
  918. int ret = 0;
  919. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  920. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  921. while ((done != 0) && (ret == 0)) {
  922. ret = qla82xx_read_status_reg(ha, &val);
  923. done = val & 1;
  924. timeout++;
  925. udelay(10);
  926. cond_resched();
  927. if (timeout >= 50000) {
  928. ql_log(ql_log_warn, vha, 0xb00d,
  929. "Timeout reached waiting for write finish.\n");
  930. return -1;
  931. }
  932. }
  933. return ret;
  934. }
  935. static int
  936. qla82xx_flash_set_write_enable(struct qla_hw_data *ha)
  937. {
  938. uint32_t val;
  939. qla82xx_wait_rom_busy(ha);
  940. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  941. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WREN);
  942. qla82xx_wait_rom_busy(ha);
  943. if (qla82xx_wait_rom_done(ha))
  944. return -1;
  945. if (qla82xx_read_status_reg(ha, &val) != 0)
  946. return -1;
  947. if ((val & 2) != 2)
  948. return -1;
  949. return 0;
  950. }
  951. static int
  952. qla82xx_write_status_reg(struct qla_hw_data *ha, uint32_t val)
  953. {
  954. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  955. if (qla82xx_flash_set_write_enable(ha))
  956. return -1;
  957. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, val);
  958. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0x1);
  959. if (qla82xx_wait_rom_done(ha)) {
  960. ql_log(ql_log_warn, vha, 0xb00e,
  961. "Error waiting for rom done.\n");
  962. return -1;
  963. }
  964. return qla82xx_flash_wait_write_finish(ha);
  965. }
  966. static int
  967. qla82xx_write_disable_flash(struct qla_hw_data *ha)
  968. {
  969. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  970. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WRDI);
  971. if (qla82xx_wait_rom_done(ha)) {
  972. ql_log(ql_log_warn, vha, 0xb00f,
  973. "Error waiting for rom done.\n");
  974. return -1;
  975. }
  976. return 0;
  977. }
  978. static int
  979. ql82xx_rom_lock_d(struct qla_hw_data *ha)
  980. {
  981. int loops = 0;
  982. uint32_t lock_owner = 0;
  983. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  984. while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  985. udelay(100);
  986. cond_resched();
  987. loops++;
  988. }
  989. if (loops >= 50000) {
  990. lock_owner = qla82xx_rd_32(ha, QLA82XX_ROM_LOCK_ID);
  991. ql_log(ql_log_warn, vha, 0xb010,
  992. "ROM lock failed, Lock Owner %u.\n", lock_owner);
  993. return -1;
  994. }
  995. return 0;
  996. }
  997. static int
  998. qla82xx_write_flash_dword(struct qla_hw_data *ha, uint32_t flashaddr,
  999. uint32_t data)
  1000. {
  1001. int ret = 0;
  1002. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1003. ret = ql82xx_rom_lock_d(ha);
  1004. if (ret < 0) {
  1005. ql_log(ql_log_warn, vha, 0xb011,
  1006. "ROM lock failed.\n");
  1007. return ret;
  1008. }
  1009. if (qla82xx_flash_set_write_enable(ha))
  1010. goto done_write;
  1011. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, data);
  1012. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, flashaddr);
  1013. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  1014. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_PP);
  1015. qla82xx_wait_rom_busy(ha);
  1016. if (qla82xx_wait_rom_done(ha)) {
  1017. ql_log(ql_log_warn, vha, 0xb012,
  1018. "Error waiting for rom done.\n");
  1019. ret = -1;
  1020. goto done_write;
  1021. }
  1022. ret = qla82xx_flash_wait_write_finish(ha);
  1023. done_write:
  1024. qla82xx_rom_unlock(ha);
  1025. return ret;
  1026. }
  1027. /* This routine does CRB initialize sequence
  1028. * to put the ISP into operational state
  1029. */
  1030. static int
  1031. qla82xx_pinit_from_rom(scsi_qla_host_t *vha)
  1032. {
  1033. int addr, val;
  1034. int i ;
  1035. struct crb_addr_pair *buf;
  1036. unsigned long off;
  1037. unsigned offset, n;
  1038. struct qla_hw_data *ha = vha->hw;
  1039. struct crb_addr_pair {
  1040. long addr;
  1041. long data;
  1042. };
  1043. /* Halt all the individual PEGs and other blocks of the ISP */
  1044. qla82xx_rom_lock(ha);
  1045. /* disable all I2Q */
  1046. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x10, 0x0);
  1047. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x14, 0x0);
  1048. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x18, 0x0);
  1049. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x1c, 0x0);
  1050. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x20, 0x0);
  1051. qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x24, 0x0);
  1052. /* disable all niu interrupts */
  1053. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x40, 0xff);
  1054. /* disable xge rx/tx */
  1055. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x70000, 0x00);
  1056. /* disable xg1 rx/tx */
  1057. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x80000, 0x00);
  1058. /* disable sideband mac */
  1059. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x90000, 0x00);
  1060. /* disable ap0 mac */
  1061. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xa0000, 0x00);
  1062. /* disable ap1 mac */
  1063. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xb0000, 0x00);
  1064. /* halt sre */
  1065. val = qla82xx_rd_32(ha, QLA82XX_CRB_SRE + 0x1000);
  1066. qla82xx_wr_32(ha, QLA82XX_CRB_SRE + 0x1000, val & (~(0x1)));
  1067. /* halt epg */
  1068. qla82xx_wr_32(ha, QLA82XX_CRB_EPG + 0x1300, 0x1);
  1069. /* halt timers */
  1070. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x0, 0x0);
  1071. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x8, 0x0);
  1072. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x10, 0x0);
  1073. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x18, 0x0);
  1074. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x100, 0x0);
  1075. qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x200, 0x0);
  1076. /* halt pegs */
  1077. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x3c, 1);
  1078. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1 + 0x3c, 1);
  1079. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2 + 0x3c, 1);
  1080. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3 + 0x3c, 1);
  1081. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_4 + 0x3c, 1);
  1082. msleep(20);
  1083. /* big hammer */
  1084. if (test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
  1085. /* don't reset CAM block on reset */
  1086. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xfeffffff);
  1087. else
  1088. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xffffffff);
  1089. qla82xx_rom_unlock(ha);
  1090. /* Read the signature value from the flash.
  1091. * Offset 0: Contain signature (0xcafecafe)
  1092. * Offset 4: Offset and number of addr/value pairs
  1093. * that present in CRB initialize sequence
  1094. */
  1095. if (qla82xx_rom_fast_read(ha, 0, &n) != 0 || n != 0xcafecafeUL ||
  1096. qla82xx_rom_fast_read(ha, 4, &n) != 0) {
  1097. ql_log(ql_log_fatal, vha, 0x006e,
  1098. "Error Reading crb_init area: n: %08x.\n", n);
  1099. return -1;
  1100. }
  1101. /* Offset in flash = lower 16 bits
  1102. * Number of entries = upper 16 bits
  1103. */
  1104. offset = n & 0xffffU;
  1105. n = (n >> 16) & 0xffffU;
  1106. /* number of addr/value pair should not exceed 1024 entries */
  1107. if (n >= 1024) {
  1108. ql_log(ql_log_fatal, vha, 0x0071,
  1109. "Card flash not initialized:n=0x%x.\n", n);
  1110. return -1;
  1111. }
  1112. ql_log(ql_log_info, vha, 0x0072,
  1113. "%d CRB init values found in ROM.\n", n);
  1114. buf = kmalloc(n * sizeof(struct crb_addr_pair), GFP_KERNEL);
  1115. if (buf == NULL) {
  1116. ql_log(ql_log_fatal, vha, 0x010c,
  1117. "Unable to allocate memory.\n");
  1118. return -1;
  1119. }
  1120. for (i = 0; i < n; i++) {
  1121. if (qla82xx_rom_fast_read(ha, 8*i + 4*offset, &val) != 0 ||
  1122. qla82xx_rom_fast_read(ha, 8*i + 4*offset + 4, &addr) != 0) {
  1123. kfree(buf);
  1124. return -1;
  1125. }
  1126. buf[i].addr = addr;
  1127. buf[i].data = val;
  1128. }
  1129. for (i = 0; i < n; i++) {
  1130. /* Translate internal CRB initialization
  1131. * address to PCI bus address
  1132. */
  1133. off = qla82xx_decode_crb_addr((unsigned long)buf[i].addr) +
  1134. QLA82XX_PCI_CRBSPACE;
  1135. /* Not all CRB addr/value pair to be written,
  1136. * some of them are skipped
  1137. */
  1138. /* skipping cold reboot MAGIC */
  1139. if (off == QLA82XX_CAM_RAM(0x1fc))
  1140. continue;
  1141. /* do not reset PCI */
  1142. if (off == (ROMUSB_GLB + 0xbc))
  1143. continue;
  1144. /* skip core clock, so that firmware can increase the clock */
  1145. if (off == (ROMUSB_GLB + 0xc8))
  1146. continue;
  1147. /* skip the function enable register */
  1148. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION))
  1149. continue;
  1150. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION2))
  1151. continue;
  1152. if ((off & 0x0ff00000) == QLA82XX_CRB_SMB)
  1153. continue;
  1154. if ((off & 0x0ff00000) == QLA82XX_CRB_DDR_NET)
  1155. continue;
  1156. if (off == ADDR_ERROR) {
  1157. ql_log(ql_log_fatal, vha, 0x0116,
  1158. "Unknown addr: 0x%08lx.\n", buf[i].addr);
  1159. continue;
  1160. }
  1161. qla82xx_wr_32(ha, off, buf[i].data);
  1162. /* ISP requires much bigger delay to settle down,
  1163. * else crb_window returns 0xffffffff
  1164. */
  1165. if (off == QLA82XX_ROMUSB_GLB_SW_RESET)
  1166. msleep(1000);
  1167. /* ISP requires millisec delay between
  1168. * successive CRB register updation
  1169. */
  1170. msleep(1);
  1171. }
  1172. kfree(buf);
  1173. /* Resetting the data and instruction cache */
  1174. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0xec, 0x1e);
  1175. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0x4c, 8);
  1176. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_I+0x4c, 8);
  1177. /* Clear all protocol processing engines */
  1178. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0x8, 0);
  1179. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0xc, 0);
  1180. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0x8, 0);
  1181. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0xc, 0);
  1182. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0x8, 0);
  1183. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0xc, 0);
  1184. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0x8, 0);
  1185. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0xc, 0);
  1186. return 0;
  1187. }
  1188. static int
  1189. qla82xx_pci_mem_write_2M(struct qla_hw_data *ha,
  1190. u64 off, void *data, int size)
  1191. {
  1192. int i, j, ret = 0, loop, sz[2], off0;
  1193. int scale, shift_amount, startword;
  1194. uint32_t temp;
  1195. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1196. /*
  1197. * If not MN, go check for MS or invalid.
  1198. */
  1199. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1200. mem_crb = QLA82XX_CRB_QDR_NET;
  1201. else {
  1202. mem_crb = QLA82XX_CRB_DDR_NET;
  1203. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  1204. return qla82xx_pci_mem_write_direct(ha,
  1205. off, data, size);
  1206. }
  1207. off0 = off & 0x7;
  1208. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1209. sz[1] = size - sz[0];
  1210. off8 = off & 0xfffffff0;
  1211. loop = (((off & 0xf) + size - 1) >> 4) + 1;
  1212. shift_amount = 4;
  1213. scale = 2;
  1214. startword = (off & 0xf)/8;
  1215. for (i = 0; i < loop; i++) {
  1216. if (qla82xx_pci_mem_read_2M(ha, off8 +
  1217. (i << shift_amount), &word[i * scale], 8))
  1218. return -1;
  1219. }
  1220. switch (size) {
  1221. case 1:
  1222. tmpw = *((uint8_t *)data);
  1223. break;
  1224. case 2:
  1225. tmpw = *((uint16_t *)data);
  1226. break;
  1227. case 4:
  1228. tmpw = *((uint32_t *)data);
  1229. break;
  1230. case 8:
  1231. default:
  1232. tmpw = *((uint64_t *)data);
  1233. break;
  1234. }
  1235. if (sz[0] == 8) {
  1236. word[startword] = tmpw;
  1237. } else {
  1238. word[startword] &=
  1239. ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1240. word[startword] |= tmpw << (off0 * 8);
  1241. }
  1242. if (sz[1] != 0) {
  1243. word[startword+1] &= ~(~0ULL << (sz[1] * 8));
  1244. word[startword+1] |= tmpw >> (sz[0] * 8);
  1245. }
  1246. for (i = 0; i < loop; i++) {
  1247. temp = off8 + (i << shift_amount);
  1248. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
  1249. temp = 0;
  1250. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
  1251. temp = word[i * scale] & 0xffffffff;
  1252. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
  1253. temp = (word[i * scale] >> 32) & 0xffffffff;
  1254. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
  1255. temp = word[i*scale + 1] & 0xffffffff;
  1256. qla82xx_wr_32(ha, mem_crb +
  1257. MIU_TEST_AGT_WRDATA_UPPER_LO, temp);
  1258. temp = (word[i*scale + 1] >> 32) & 0xffffffff;
  1259. qla82xx_wr_32(ha, mem_crb +
  1260. MIU_TEST_AGT_WRDATA_UPPER_HI, temp);
  1261. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1262. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1263. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1264. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1265. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1266. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1267. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1268. break;
  1269. }
  1270. if (j >= MAX_CTL_CHECK) {
  1271. if (printk_ratelimit())
  1272. dev_err(&ha->pdev->dev,
  1273. "failed to write through agent.\n");
  1274. ret = -1;
  1275. break;
  1276. }
  1277. }
  1278. return ret;
  1279. }
  1280. static int
  1281. qla82xx_fw_load_from_flash(struct qla_hw_data *ha)
  1282. {
  1283. int i;
  1284. long size = 0;
  1285. long flashaddr = ha->flt_region_bootload << 2;
  1286. long memaddr = BOOTLD_START;
  1287. u64 data;
  1288. u32 high, low;
  1289. size = (IMAGE_START - BOOTLD_START) / 8;
  1290. for (i = 0; i < size; i++) {
  1291. if ((qla82xx_rom_fast_read(ha, flashaddr, (int *)&low)) ||
  1292. (qla82xx_rom_fast_read(ha, flashaddr + 4, (int *)&high))) {
  1293. return -1;
  1294. }
  1295. data = ((u64)high << 32) | low ;
  1296. qla82xx_pci_mem_write_2M(ha, memaddr, &data, 8);
  1297. flashaddr += 8;
  1298. memaddr += 8;
  1299. if (i % 0x1000 == 0)
  1300. msleep(1);
  1301. }
  1302. udelay(100);
  1303. read_lock(&ha->hw_lock);
  1304. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1305. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1306. read_unlock(&ha->hw_lock);
  1307. return 0;
  1308. }
  1309. int
  1310. qla82xx_pci_mem_read_2M(struct qla_hw_data *ha,
  1311. u64 off, void *data, int size)
  1312. {
  1313. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1314. int shift_amount;
  1315. uint32_t temp;
  1316. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1317. /*
  1318. * If not MN, go check for MS or invalid.
  1319. */
  1320. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1321. mem_crb = QLA82XX_CRB_QDR_NET;
  1322. else {
  1323. mem_crb = QLA82XX_CRB_DDR_NET;
  1324. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  1325. return qla82xx_pci_mem_read_direct(ha,
  1326. off, data, size);
  1327. }
  1328. off8 = off & 0xfffffff0;
  1329. off0[0] = off & 0xf;
  1330. sz[0] = (size < (16 - off0[0])) ? size : (16 - off0[0]);
  1331. shift_amount = 4;
  1332. loop = ((off0[0] + size - 1) >> shift_amount) + 1;
  1333. off0[1] = 0;
  1334. sz[1] = size - sz[0];
  1335. for (i = 0; i < loop; i++) {
  1336. temp = off8 + (i << shift_amount);
  1337. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
  1338. temp = 0;
  1339. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
  1340. temp = MIU_TA_CTL_ENABLE;
  1341. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1342. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1343. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1344. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1345. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1346. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1347. break;
  1348. }
  1349. if (j >= MAX_CTL_CHECK) {
  1350. if (printk_ratelimit())
  1351. dev_err(&ha->pdev->dev,
  1352. "failed to read through agent.\n");
  1353. break;
  1354. }
  1355. start = off0[i] >> 2;
  1356. end = (off0[i] + sz[i] - 1) >> 2;
  1357. for (k = start; k <= end; k++) {
  1358. temp = qla82xx_rd_32(ha,
  1359. mem_crb + MIU_TEST_AGT_RDDATA(k));
  1360. word[i] |= ((uint64_t)temp << (32 * (k & 1)));
  1361. }
  1362. }
  1363. if (j >= MAX_CTL_CHECK)
  1364. return -1;
  1365. if ((off0[0] & 7) == 0) {
  1366. val = word[0];
  1367. } else {
  1368. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1369. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1370. }
  1371. switch (size) {
  1372. case 1:
  1373. *(uint8_t *)data = val;
  1374. break;
  1375. case 2:
  1376. *(uint16_t *)data = val;
  1377. break;
  1378. case 4:
  1379. *(uint32_t *)data = val;
  1380. break;
  1381. case 8:
  1382. *(uint64_t *)data = val;
  1383. break;
  1384. }
  1385. return 0;
  1386. }
  1387. static struct qla82xx_uri_table_desc *
  1388. qla82xx_get_table_desc(const u8 *unirom, int section)
  1389. {
  1390. uint32_t i;
  1391. struct qla82xx_uri_table_desc *directory =
  1392. (struct qla82xx_uri_table_desc *)&unirom[0];
  1393. __le32 offset;
  1394. __le32 tab_type;
  1395. __le32 entries = cpu_to_le32(directory->num_entries);
  1396. for (i = 0; i < entries; i++) {
  1397. offset = cpu_to_le32(directory->findex) +
  1398. (i * cpu_to_le32(directory->entry_size));
  1399. tab_type = cpu_to_le32(*((u32 *)&unirom[offset] + 8));
  1400. if (tab_type == section)
  1401. return (struct qla82xx_uri_table_desc *)&unirom[offset];
  1402. }
  1403. return NULL;
  1404. }
  1405. static struct qla82xx_uri_data_desc *
  1406. qla82xx_get_data_desc(struct qla_hw_data *ha,
  1407. u32 section, u32 idx_offset)
  1408. {
  1409. const u8 *unirom = ha->hablob->fw->data;
  1410. int idx = cpu_to_le32(*((int *)&unirom[ha->file_prd_off] + idx_offset));
  1411. struct qla82xx_uri_table_desc *tab_desc = NULL;
  1412. __le32 offset;
  1413. tab_desc = qla82xx_get_table_desc(unirom, section);
  1414. if (!tab_desc)
  1415. return NULL;
  1416. offset = cpu_to_le32(tab_desc->findex) +
  1417. (cpu_to_le32(tab_desc->entry_size) * idx);
  1418. return (struct qla82xx_uri_data_desc *)&unirom[offset];
  1419. }
  1420. static u8 *
  1421. qla82xx_get_bootld_offset(struct qla_hw_data *ha)
  1422. {
  1423. u32 offset = BOOTLD_START;
  1424. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1425. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1426. uri_desc = qla82xx_get_data_desc(ha,
  1427. QLA82XX_URI_DIR_SECT_BOOTLD, QLA82XX_URI_BOOTLD_IDX_OFF);
  1428. if (uri_desc)
  1429. offset = cpu_to_le32(uri_desc->findex);
  1430. }
  1431. return (u8 *)&ha->hablob->fw->data[offset];
  1432. }
  1433. static __le32
  1434. qla82xx_get_fw_size(struct qla_hw_data *ha)
  1435. {
  1436. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1437. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1438. uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW,
  1439. QLA82XX_URI_FIRMWARE_IDX_OFF);
  1440. if (uri_desc)
  1441. return cpu_to_le32(uri_desc->size);
  1442. }
  1443. return cpu_to_le32(*(u32 *)&ha->hablob->fw->data[FW_SIZE_OFFSET]);
  1444. }
  1445. static u8 *
  1446. qla82xx_get_fw_offs(struct qla_hw_data *ha)
  1447. {
  1448. u32 offset = IMAGE_START;
  1449. struct qla82xx_uri_data_desc *uri_desc = NULL;
  1450. if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1451. uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW,
  1452. QLA82XX_URI_FIRMWARE_IDX_OFF);
  1453. if (uri_desc)
  1454. offset = cpu_to_le32(uri_desc->findex);
  1455. }
  1456. return (u8 *)&ha->hablob->fw->data[offset];
  1457. }
  1458. /* PCI related functions */
  1459. int qla82xx_pci_region_offset(struct pci_dev *pdev, int region)
  1460. {
  1461. unsigned long val = 0;
  1462. u32 control;
  1463. switch (region) {
  1464. case 0:
  1465. val = 0;
  1466. break;
  1467. case 1:
  1468. pci_read_config_dword(pdev, QLA82XX_PCI_REG_MSIX_TBL, &control);
  1469. val = control + QLA82XX_MSIX_TBL_SPACE;
  1470. break;
  1471. }
  1472. return val;
  1473. }
  1474. int
  1475. qla82xx_iospace_config(struct qla_hw_data *ha)
  1476. {
  1477. uint32_t len = 0;
  1478. if (pci_request_regions(ha->pdev, QLA2XXX_DRIVER_NAME)) {
  1479. ql_log_pci(ql_log_fatal, ha->pdev, 0x000c,
  1480. "Failed to reserver selected regions.\n");
  1481. goto iospace_error_exit;
  1482. }
  1483. /* Use MMIO operations for all accesses. */
  1484. if (!(pci_resource_flags(ha->pdev, 0) & IORESOURCE_MEM)) {
  1485. ql_log_pci(ql_log_fatal, ha->pdev, 0x000d,
  1486. "Region #0 not an MMIO resource, aborting.\n");
  1487. goto iospace_error_exit;
  1488. }
  1489. len = pci_resource_len(ha->pdev, 0);
  1490. ha->nx_pcibase = ioremap(pci_resource_start(ha->pdev, 0), len);
  1491. if (!ha->nx_pcibase) {
  1492. ql_log_pci(ql_log_fatal, ha->pdev, 0x000e,
  1493. "Cannot remap pcibase MMIO, aborting.\n");
  1494. goto iospace_error_exit;
  1495. }
  1496. /* Mapping of IO base pointer */
  1497. if (IS_QLA8044(ha)) {
  1498. ha->iobase = ha->nx_pcibase;
  1499. } else if (IS_QLA82XX(ha)) {
  1500. ha->iobase = ha->nx_pcibase + 0xbc000 + (ha->pdev->devfn << 11);
  1501. }
  1502. if (!ql2xdbwr) {
  1503. ha->nxdb_wr_ptr = ioremap((pci_resource_start(ha->pdev, 4) +
  1504. (ha->pdev->devfn << 12)), 4);
  1505. if (!ha->nxdb_wr_ptr) {
  1506. ql_log_pci(ql_log_fatal, ha->pdev, 0x000f,
  1507. "Cannot remap MMIO, aborting.\n");
  1508. goto iospace_error_exit;
  1509. }
  1510. /* Mapping of IO base pointer,
  1511. * door bell read and write pointer
  1512. */
  1513. ha->nxdb_rd_ptr = ha->nx_pcibase + (512 * 1024) +
  1514. (ha->pdev->devfn * 8);
  1515. } else {
  1516. ha->nxdb_wr_ptr = (void __iomem *)(ha->pdev->devfn == 6 ?
  1517. QLA82XX_CAMRAM_DB1 :
  1518. QLA82XX_CAMRAM_DB2);
  1519. }
  1520. ha->max_req_queues = ha->max_rsp_queues = 1;
  1521. ha->msix_count = ha->max_rsp_queues + 1;
  1522. ql_dbg_pci(ql_dbg_multiq, ha->pdev, 0xc006,
  1523. "nx_pci_base=%p iobase=%p "
  1524. "max_req_queues=%d msix_count=%d.\n",
  1525. ha->nx_pcibase, ha->iobase,
  1526. ha->max_req_queues, ha->msix_count);
  1527. ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0010,
  1528. "nx_pci_base=%p iobase=%p "
  1529. "max_req_queues=%d msix_count=%d.\n",
  1530. ha->nx_pcibase, ha->iobase,
  1531. ha->max_req_queues, ha->msix_count);
  1532. return 0;
  1533. iospace_error_exit:
  1534. return -ENOMEM;
  1535. }
  1536. /* GS related functions */
  1537. /* Initialization related functions */
  1538. /**
  1539. * qla82xx_pci_config() - Setup ISP82xx PCI configuration registers.
  1540. * @ha: HA context
  1541. *
  1542. * Returns 0 on success.
  1543. */
  1544. int
  1545. qla82xx_pci_config(scsi_qla_host_t *vha)
  1546. {
  1547. struct qla_hw_data *ha = vha->hw;
  1548. int ret;
  1549. pci_set_master(ha->pdev);
  1550. ret = pci_set_mwi(ha->pdev);
  1551. ha->chip_revision = ha->pdev->revision;
  1552. ql_dbg(ql_dbg_init, vha, 0x0043,
  1553. "Chip revision:%d; pci_set_mwi() returned %d.\n",
  1554. ha->chip_revision, ret);
  1555. return 0;
  1556. }
  1557. /**
  1558. * qla82xx_reset_chip() - Setup ISP82xx PCI configuration registers.
  1559. * @ha: HA context
  1560. *
  1561. * Returns 0 on success.
  1562. */
  1563. void
  1564. qla82xx_reset_chip(scsi_qla_host_t *vha)
  1565. {
  1566. struct qla_hw_data *ha = vha->hw;
  1567. ha->isp_ops->disable_intrs(ha);
  1568. }
  1569. void qla82xx_config_rings(struct scsi_qla_host *vha)
  1570. {
  1571. struct qla_hw_data *ha = vha->hw;
  1572. struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
  1573. struct init_cb_81xx *icb;
  1574. struct req_que *req = ha->req_q_map[0];
  1575. struct rsp_que *rsp = ha->rsp_q_map[0];
  1576. /* Setup ring parameters in initialization control block. */
  1577. icb = (struct init_cb_81xx *)ha->init_cb;
  1578. icb->request_q_outpointer = cpu_to_le16(0);
  1579. icb->response_q_inpointer = cpu_to_le16(0);
  1580. icb->request_q_length = cpu_to_le16(req->length);
  1581. icb->response_q_length = cpu_to_le16(rsp->length);
  1582. icb->request_q_address[0] = cpu_to_le32(LSD(req->dma));
  1583. icb->request_q_address[1] = cpu_to_le32(MSD(req->dma));
  1584. icb->response_q_address[0] = cpu_to_le32(LSD(rsp->dma));
  1585. icb->response_q_address[1] = cpu_to_le32(MSD(rsp->dma));
  1586. WRT_REG_DWORD(&reg->req_q_out[0], 0);
  1587. WRT_REG_DWORD(&reg->rsp_q_in[0], 0);
  1588. WRT_REG_DWORD(&reg->rsp_q_out[0], 0);
  1589. }
  1590. static int
  1591. qla82xx_fw_load_from_blob(struct qla_hw_data *ha)
  1592. {
  1593. u64 *ptr64;
  1594. u32 i, flashaddr, size;
  1595. __le64 data;
  1596. size = (IMAGE_START - BOOTLD_START) / 8;
  1597. ptr64 = (u64 *)qla82xx_get_bootld_offset(ha);
  1598. flashaddr = BOOTLD_START;
  1599. for (i = 0; i < size; i++) {
  1600. data = cpu_to_le64(ptr64[i]);
  1601. if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8))
  1602. return -EIO;
  1603. flashaddr += 8;
  1604. }
  1605. flashaddr = FLASH_ADDR_START;
  1606. size = (__force u32)qla82xx_get_fw_size(ha) / 8;
  1607. ptr64 = (u64 *)qla82xx_get_fw_offs(ha);
  1608. for (i = 0; i < size; i++) {
  1609. data = cpu_to_le64(ptr64[i]);
  1610. if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8))
  1611. return -EIO;
  1612. flashaddr += 8;
  1613. }
  1614. udelay(100);
  1615. /* Write a magic value to CAMRAM register
  1616. * at a specified offset to indicate
  1617. * that all data is written and
  1618. * ready for firmware to initialize.
  1619. */
  1620. qla82xx_wr_32(ha, QLA82XX_CAM_RAM(0x1fc), QLA82XX_BDINFO_MAGIC);
  1621. read_lock(&ha->hw_lock);
  1622. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1623. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1624. read_unlock(&ha->hw_lock);
  1625. return 0;
  1626. }
  1627. static int
  1628. qla82xx_set_product_offset(struct qla_hw_data *ha)
  1629. {
  1630. struct qla82xx_uri_table_desc *ptab_desc = NULL;
  1631. const uint8_t *unirom = ha->hablob->fw->data;
  1632. uint32_t i;
  1633. __le32 entries;
  1634. __le32 flags, file_chiprev, offset;
  1635. uint8_t chiprev = ha->chip_revision;
  1636. /* Hardcoding mn_present flag for P3P */
  1637. int mn_present = 0;
  1638. uint32_t flagbit;
  1639. ptab_desc = qla82xx_get_table_desc(unirom,
  1640. QLA82XX_URI_DIR_SECT_PRODUCT_TBL);
  1641. if (!ptab_desc)
  1642. return -1;
  1643. entries = cpu_to_le32(ptab_desc->num_entries);
  1644. for (i = 0; i < entries; i++) {
  1645. offset = cpu_to_le32(ptab_desc->findex) +
  1646. (i * cpu_to_le32(ptab_desc->entry_size));
  1647. flags = cpu_to_le32(*((int *)&unirom[offset] +
  1648. QLA82XX_URI_FLAGS_OFF));
  1649. file_chiprev = cpu_to_le32(*((int *)&unirom[offset] +
  1650. QLA82XX_URI_CHIP_REV_OFF));
  1651. flagbit = mn_present ? 1 : 2;
  1652. if ((chiprev == file_chiprev) && ((1ULL << flagbit) & flags)) {
  1653. ha->file_prd_off = offset;
  1654. return 0;
  1655. }
  1656. }
  1657. return -1;
  1658. }
  1659. static int
  1660. qla82xx_validate_firmware_blob(scsi_qla_host_t *vha, uint8_t fw_type)
  1661. {
  1662. __le32 val;
  1663. uint32_t min_size;
  1664. struct qla_hw_data *ha = vha->hw;
  1665. const struct firmware *fw = ha->hablob->fw;
  1666. ha->fw_type = fw_type;
  1667. if (fw_type == QLA82XX_UNIFIED_ROMIMAGE) {
  1668. if (qla82xx_set_product_offset(ha))
  1669. return -EINVAL;
  1670. min_size = QLA82XX_URI_FW_MIN_SIZE;
  1671. } else {
  1672. val = cpu_to_le32(*(u32 *)&fw->data[QLA82XX_FW_MAGIC_OFFSET]);
  1673. if ((__force u32)val != QLA82XX_BDINFO_MAGIC)
  1674. return -EINVAL;
  1675. min_size = QLA82XX_FW_MIN_SIZE;
  1676. }
  1677. if (fw->size < min_size)
  1678. return -EINVAL;
  1679. return 0;
  1680. }
  1681. static int
  1682. qla82xx_check_cmdpeg_state(struct qla_hw_data *ha)
  1683. {
  1684. u32 val = 0;
  1685. int retries = 60;
  1686. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1687. do {
  1688. read_lock(&ha->hw_lock);
  1689. val = qla82xx_rd_32(ha, CRB_CMDPEG_STATE);
  1690. read_unlock(&ha->hw_lock);
  1691. switch (val) {
  1692. case PHAN_INITIALIZE_COMPLETE:
  1693. case PHAN_INITIALIZE_ACK:
  1694. return QLA_SUCCESS;
  1695. case PHAN_INITIALIZE_FAILED:
  1696. break;
  1697. default:
  1698. break;
  1699. }
  1700. ql_log(ql_log_info, vha, 0x00a8,
  1701. "CRB_CMDPEG_STATE: 0x%x and retries:0x%x.\n",
  1702. val, retries);
  1703. msleep(500);
  1704. } while (--retries);
  1705. ql_log(ql_log_fatal, vha, 0x00a9,
  1706. "Cmd Peg initialization failed: 0x%x.\n", val);
  1707. val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_PEGTUNE_DONE);
  1708. read_lock(&ha->hw_lock);
  1709. qla82xx_wr_32(ha, CRB_CMDPEG_STATE, PHAN_INITIALIZE_FAILED);
  1710. read_unlock(&ha->hw_lock);
  1711. return QLA_FUNCTION_FAILED;
  1712. }
  1713. static int
  1714. qla82xx_check_rcvpeg_state(struct qla_hw_data *ha)
  1715. {
  1716. u32 val = 0;
  1717. int retries = 60;
  1718. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1719. do {
  1720. read_lock(&ha->hw_lock);
  1721. val = qla82xx_rd_32(ha, CRB_RCVPEG_STATE);
  1722. read_unlock(&ha->hw_lock);
  1723. switch (val) {
  1724. case PHAN_INITIALIZE_COMPLETE:
  1725. case PHAN_INITIALIZE_ACK:
  1726. return QLA_SUCCESS;
  1727. case PHAN_INITIALIZE_FAILED:
  1728. break;
  1729. default:
  1730. break;
  1731. }
  1732. ql_log(ql_log_info, vha, 0x00ab,
  1733. "CRB_RCVPEG_STATE: 0x%x and retries: 0x%x.\n",
  1734. val, retries);
  1735. msleep(500);
  1736. } while (--retries);
  1737. ql_log(ql_log_fatal, vha, 0x00ac,
  1738. "Rcv Peg initializatin failed: 0x%x.\n", val);
  1739. read_lock(&ha->hw_lock);
  1740. qla82xx_wr_32(ha, CRB_RCVPEG_STATE, PHAN_INITIALIZE_FAILED);
  1741. read_unlock(&ha->hw_lock);
  1742. return QLA_FUNCTION_FAILED;
  1743. }
  1744. /* ISR related functions */
  1745. static struct qla82xx_legacy_intr_set legacy_intr[] = \
  1746. QLA82XX_LEGACY_INTR_CONFIG;
  1747. /*
  1748. * qla82xx_mbx_completion() - Process mailbox command completions.
  1749. * @ha: SCSI driver HA context
  1750. * @mb0: Mailbox0 register
  1751. */
  1752. void
  1753. qla82xx_mbx_completion(scsi_qla_host_t *vha, uint16_t mb0)
  1754. {
  1755. uint16_t cnt;
  1756. uint16_t __iomem *wptr;
  1757. struct qla_hw_data *ha = vha->hw;
  1758. struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
  1759. wptr = (uint16_t __iomem *)&reg->mailbox_out[1];
  1760. /* Load return mailbox registers. */
  1761. ha->flags.mbox_int = 1;
  1762. ha->mailbox_out[0] = mb0;
  1763. for (cnt = 1; cnt < ha->mbx_count; cnt++) {
  1764. ha->mailbox_out[cnt] = RD_REG_WORD(wptr);
  1765. wptr++;
  1766. }
  1767. if (!ha->mcp)
  1768. ql_dbg(ql_dbg_async, vha, 0x5053,
  1769. "MBX pointer ERROR.\n");
  1770. }
  1771. /*
  1772. * qla82xx_intr_handler() - Process interrupts for the ISP23xx and ISP63xx.
  1773. * @irq:
  1774. * @dev_id: SCSI driver HA context
  1775. * @regs:
  1776. *
  1777. * Called by system whenever the host adapter generates an interrupt.
  1778. *
  1779. * Returns handled flag.
  1780. */
  1781. irqreturn_t
  1782. qla82xx_intr_handler(int irq, void *dev_id)
  1783. {
  1784. scsi_qla_host_t *vha;
  1785. struct qla_hw_data *ha;
  1786. struct rsp_que *rsp;
  1787. struct device_reg_82xx __iomem *reg;
  1788. int status = 0, status1 = 0;
  1789. unsigned long flags;
  1790. unsigned long iter;
  1791. uint32_t stat = 0;
  1792. uint16_t mb[4];
  1793. rsp = (struct rsp_que *) dev_id;
  1794. if (!rsp) {
  1795. ql_log(ql_log_info, NULL, 0xb053,
  1796. "%s: NULL response queue pointer.\n", __func__);
  1797. return IRQ_NONE;
  1798. }
  1799. ha = rsp->hw;
  1800. if (!ha->flags.msi_enabled) {
  1801. status = qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1802. if (!(status & ha->nx_legacy_intr.int_vec_bit))
  1803. return IRQ_NONE;
  1804. status1 = qla82xx_rd_32(ha, ISR_INT_STATE_REG);
  1805. if (!ISR_IS_LEGACY_INTR_TRIGGERED(status1))
  1806. return IRQ_NONE;
  1807. }
  1808. /* clear the interrupt */
  1809. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_status_reg, 0xffffffff);
  1810. /* read twice to ensure write is flushed */
  1811. qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1812. qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1813. reg = &ha->iobase->isp82;
  1814. spin_lock_irqsave(&ha->hardware_lock, flags);
  1815. vha = pci_get_drvdata(ha->pdev);
  1816. for (iter = 1; iter--; ) {
  1817. if (RD_REG_DWORD(&reg->host_int)) {
  1818. stat = RD_REG_DWORD(&reg->host_status);
  1819. switch (stat & 0xff) {
  1820. case 0x1:
  1821. case 0x2:
  1822. case 0x10:
  1823. case 0x11:
  1824. qla82xx_mbx_completion(vha, MSW(stat));
  1825. status |= MBX_INTERRUPT;
  1826. break;
  1827. case 0x12:
  1828. mb[0] = MSW(stat);
  1829. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1830. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1831. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1832. qla2x00_async_event(vha, rsp, mb);
  1833. break;
  1834. case 0x13:
  1835. qla24xx_process_response_queue(vha, rsp);
  1836. break;
  1837. default:
  1838. ql_dbg(ql_dbg_async, vha, 0x5054,
  1839. "Unrecognized interrupt type (%d).\n",
  1840. stat & 0xff);
  1841. break;
  1842. }
  1843. }
  1844. WRT_REG_DWORD(&reg->host_int, 0);
  1845. }
  1846. qla2x00_handle_mbx_completion(ha, status);
  1847. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1848. if (!ha->flags.msi_enabled)
  1849. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  1850. return IRQ_HANDLED;
  1851. }
  1852. irqreturn_t
  1853. qla82xx_msix_default(int irq, void *dev_id)
  1854. {
  1855. scsi_qla_host_t *vha;
  1856. struct qla_hw_data *ha;
  1857. struct rsp_que *rsp;
  1858. struct device_reg_82xx __iomem *reg;
  1859. int status = 0;
  1860. unsigned long flags;
  1861. uint32_t stat = 0;
  1862. uint32_t host_int = 0;
  1863. uint16_t mb[4];
  1864. rsp = (struct rsp_que *) dev_id;
  1865. if (!rsp) {
  1866. printk(KERN_INFO
  1867. "%s(): NULL response queue pointer.\n", __func__);
  1868. return IRQ_NONE;
  1869. }
  1870. ha = rsp->hw;
  1871. reg = &ha->iobase->isp82;
  1872. spin_lock_irqsave(&ha->hardware_lock, flags);
  1873. vha = pci_get_drvdata(ha->pdev);
  1874. do {
  1875. host_int = RD_REG_DWORD(&reg->host_int);
  1876. if (qla2x00_check_reg32_for_disconnect(vha, host_int))
  1877. break;
  1878. if (host_int) {
  1879. stat = RD_REG_DWORD(&reg->host_status);
  1880. switch (stat & 0xff) {
  1881. case 0x1:
  1882. case 0x2:
  1883. case 0x10:
  1884. case 0x11:
  1885. qla82xx_mbx_completion(vha, MSW(stat));
  1886. status |= MBX_INTERRUPT;
  1887. break;
  1888. case 0x12:
  1889. mb[0] = MSW(stat);
  1890. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1891. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1892. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1893. qla2x00_async_event(vha, rsp, mb);
  1894. break;
  1895. case 0x13:
  1896. qla24xx_process_response_queue(vha, rsp);
  1897. break;
  1898. default:
  1899. ql_dbg(ql_dbg_async, vha, 0x5041,
  1900. "Unrecognized interrupt type (%d).\n",
  1901. stat & 0xff);
  1902. break;
  1903. }
  1904. }
  1905. WRT_REG_DWORD(&reg->host_int, 0);
  1906. } while (0);
  1907. qla2x00_handle_mbx_completion(ha, status);
  1908. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1909. return IRQ_HANDLED;
  1910. }
  1911. irqreturn_t
  1912. qla82xx_msix_rsp_q(int irq, void *dev_id)
  1913. {
  1914. scsi_qla_host_t *vha;
  1915. struct qla_hw_data *ha;
  1916. struct rsp_que *rsp;
  1917. struct device_reg_82xx __iomem *reg;
  1918. unsigned long flags;
  1919. uint32_t host_int = 0;
  1920. rsp = (struct rsp_que *) dev_id;
  1921. if (!rsp) {
  1922. printk(KERN_INFO
  1923. "%s(): NULL response queue pointer.\n", __func__);
  1924. return IRQ_NONE;
  1925. }
  1926. ha = rsp->hw;
  1927. reg = &ha->iobase->isp82;
  1928. spin_lock_irqsave(&ha->hardware_lock, flags);
  1929. vha = pci_get_drvdata(ha->pdev);
  1930. host_int = RD_REG_DWORD(&reg->host_int);
  1931. if (qla2x00_check_reg32_for_disconnect(vha, host_int))
  1932. goto out;
  1933. qla24xx_process_response_queue(vha, rsp);
  1934. WRT_REG_DWORD(&reg->host_int, 0);
  1935. out:
  1936. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1937. return IRQ_HANDLED;
  1938. }
  1939. void
  1940. qla82xx_poll(int irq, void *dev_id)
  1941. {
  1942. scsi_qla_host_t *vha;
  1943. struct qla_hw_data *ha;
  1944. struct rsp_que *rsp;
  1945. struct device_reg_82xx __iomem *reg;
  1946. int status = 0;
  1947. uint32_t stat;
  1948. uint32_t host_int = 0;
  1949. uint16_t mb[4];
  1950. unsigned long flags;
  1951. rsp = (struct rsp_que *) dev_id;
  1952. if (!rsp) {
  1953. printk(KERN_INFO
  1954. "%s(): NULL response queue pointer.\n", __func__);
  1955. return;
  1956. }
  1957. ha = rsp->hw;
  1958. reg = &ha->iobase->isp82;
  1959. spin_lock_irqsave(&ha->hardware_lock, flags);
  1960. vha = pci_get_drvdata(ha->pdev);
  1961. host_int = RD_REG_DWORD(&reg->host_int);
  1962. if (qla2x00_check_reg32_for_disconnect(vha, host_int))
  1963. goto out;
  1964. if (host_int) {
  1965. stat = RD_REG_DWORD(&reg->host_status);
  1966. switch (stat & 0xff) {
  1967. case 0x1:
  1968. case 0x2:
  1969. case 0x10:
  1970. case 0x11:
  1971. qla82xx_mbx_completion(vha, MSW(stat));
  1972. status |= MBX_INTERRUPT;
  1973. break;
  1974. case 0x12:
  1975. mb[0] = MSW(stat);
  1976. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1977. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1978. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1979. qla2x00_async_event(vha, rsp, mb);
  1980. break;
  1981. case 0x13:
  1982. qla24xx_process_response_queue(vha, rsp);
  1983. break;
  1984. default:
  1985. ql_dbg(ql_dbg_p3p, vha, 0xb013,
  1986. "Unrecognized interrupt type (%d).\n",
  1987. stat * 0xff);
  1988. break;
  1989. }
  1990. WRT_REG_DWORD(&reg->host_int, 0);
  1991. }
  1992. out:
  1993. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1994. }
  1995. void
  1996. qla82xx_enable_intrs(struct qla_hw_data *ha)
  1997. {
  1998. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  1999. qla82xx_mbx_intr_enable(vha);
  2000. spin_lock_irq(&ha->hardware_lock);
  2001. if (IS_QLA8044(ha))
  2002. qla8044_wr_reg(ha, LEG_INTR_MASK_OFFSET, 0);
  2003. else
  2004. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  2005. spin_unlock_irq(&ha->hardware_lock);
  2006. ha->interrupts_on = 1;
  2007. }
  2008. void
  2009. qla82xx_disable_intrs(struct qla_hw_data *ha)
  2010. {
  2011. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2012. qla82xx_mbx_intr_disable(vha);
  2013. spin_lock_irq(&ha->hardware_lock);
  2014. if (IS_QLA8044(ha))
  2015. qla8044_wr_reg(ha, LEG_INTR_MASK_OFFSET, 1);
  2016. else
  2017. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0x0400);
  2018. spin_unlock_irq(&ha->hardware_lock);
  2019. ha->interrupts_on = 0;
  2020. }
  2021. void qla82xx_init_flags(struct qla_hw_data *ha)
  2022. {
  2023. struct qla82xx_legacy_intr_set *nx_legacy_intr;
  2024. /* ISP 8021 initializations */
  2025. rwlock_init(&ha->hw_lock);
  2026. ha->qdr_sn_window = -1;
  2027. ha->ddr_mn_window = -1;
  2028. ha->curr_window = 255;
  2029. ha->portnum = PCI_FUNC(ha->pdev->devfn);
  2030. nx_legacy_intr = &legacy_intr[ha->portnum];
  2031. ha->nx_legacy_intr.int_vec_bit = nx_legacy_intr->int_vec_bit;
  2032. ha->nx_legacy_intr.tgt_status_reg = nx_legacy_intr->tgt_status_reg;
  2033. ha->nx_legacy_intr.tgt_mask_reg = nx_legacy_intr->tgt_mask_reg;
  2034. ha->nx_legacy_intr.pci_int_reg = nx_legacy_intr->pci_int_reg;
  2035. }
  2036. static inline void
  2037. qla82xx_set_idc_version(scsi_qla_host_t *vha)
  2038. {
  2039. int idc_ver;
  2040. uint32_t drv_active;
  2041. struct qla_hw_data *ha = vha->hw;
  2042. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2043. if (drv_active == (QLA82XX_DRV_ACTIVE << (ha->portnum * 4))) {
  2044. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_IDC_VERSION,
  2045. QLA82XX_IDC_VERSION);
  2046. ql_log(ql_log_info, vha, 0xb082,
  2047. "IDC version updated to %d\n", QLA82XX_IDC_VERSION);
  2048. } else {
  2049. idc_ver = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_IDC_VERSION);
  2050. if (idc_ver != QLA82XX_IDC_VERSION)
  2051. ql_log(ql_log_info, vha, 0xb083,
  2052. "qla2xxx driver IDC version %d is not compatible "
  2053. "with IDC version %d of the other drivers\n",
  2054. QLA82XX_IDC_VERSION, idc_ver);
  2055. }
  2056. }
  2057. inline void
  2058. qla82xx_set_drv_active(scsi_qla_host_t *vha)
  2059. {
  2060. uint32_t drv_active;
  2061. struct qla_hw_data *ha = vha->hw;
  2062. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2063. /* If reset value is all FF's, initialize DRV_ACTIVE */
  2064. if (drv_active == 0xffffffff) {
  2065. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE,
  2066. QLA82XX_DRV_NOT_ACTIVE);
  2067. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2068. }
  2069. drv_active |= (QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
  2070. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  2071. }
  2072. inline void
  2073. qla82xx_clear_drv_active(struct qla_hw_data *ha)
  2074. {
  2075. uint32_t drv_active;
  2076. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2077. drv_active &= ~(QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
  2078. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  2079. }
  2080. static inline int
  2081. qla82xx_need_reset(struct qla_hw_data *ha)
  2082. {
  2083. uint32_t drv_state;
  2084. int rval;
  2085. if (ha->flags.nic_core_reset_owner)
  2086. return 1;
  2087. else {
  2088. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2089. rval = drv_state & (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2090. return rval;
  2091. }
  2092. }
  2093. static inline void
  2094. qla82xx_set_rst_ready(struct qla_hw_data *ha)
  2095. {
  2096. uint32_t drv_state;
  2097. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2098. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2099. /* If reset value is all FF's, initialize DRV_STATE */
  2100. if (drv_state == 0xffffffff) {
  2101. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, QLA82XX_DRVST_NOT_RDY);
  2102. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2103. }
  2104. drv_state |= (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2105. ql_dbg(ql_dbg_init, vha, 0x00bb,
  2106. "drv_state = 0x%08x.\n", drv_state);
  2107. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  2108. }
  2109. static inline void
  2110. qla82xx_clear_rst_ready(struct qla_hw_data *ha)
  2111. {
  2112. uint32_t drv_state;
  2113. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2114. drv_state &= ~(QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2115. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  2116. }
  2117. static inline void
  2118. qla82xx_set_qsnt_ready(struct qla_hw_data *ha)
  2119. {
  2120. uint32_t qsnt_state;
  2121. qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2122. qsnt_state |= (QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4));
  2123. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
  2124. }
  2125. void
  2126. qla82xx_clear_qsnt_ready(scsi_qla_host_t *vha)
  2127. {
  2128. struct qla_hw_data *ha = vha->hw;
  2129. uint32_t qsnt_state;
  2130. qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2131. qsnt_state &= ~(QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4));
  2132. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
  2133. }
  2134. static int
  2135. qla82xx_load_fw(scsi_qla_host_t *vha)
  2136. {
  2137. int rst;
  2138. struct fw_blob *blob;
  2139. struct qla_hw_data *ha = vha->hw;
  2140. if (qla82xx_pinit_from_rom(vha) != QLA_SUCCESS) {
  2141. ql_log(ql_log_fatal, vha, 0x009f,
  2142. "Error during CRB initialization.\n");
  2143. return QLA_FUNCTION_FAILED;
  2144. }
  2145. udelay(500);
  2146. /* Bring QM and CAMRAM out of reset */
  2147. rst = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET);
  2148. rst &= ~((1 << 28) | (1 << 24));
  2149. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, rst);
  2150. /*
  2151. * FW Load priority:
  2152. * 1) Operational firmware residing in flash.
  2153. * 2) Firmware via request-firmware interface (.bin file).
  2154. */
  2155. if (ql2xfwloadbin == 2)
  2156. goto try_blob_fw;
  2157. ql_log(ql_log_info, vha, 0x00a0,
  2158. "Attempting to load firmware from flash.\n");
  2159. if (qla82xx_fw_load_from_flash(ha) == QLA_SUCCESS) {
  2160. ql_log(ql_log_info, vha, 0x00a1,
  2161. "Firmware loaded successfully from flash.\n");
  2162. return QLA_SUCCESS;
  2163. } else {
  2164. ql_log(ql_log_warn, vha, 0x0108,
  2165. "Firmware load from flash failed.\n");
  2166. }
  2167. try_blob_fw:
  2168. ql_log(ql_log_info, vha, 0x00a2,
  2169. "Attempting to load firmware from blob.\n");
  2170. /* Load firmware blob. */
  2171. blob = ha->hablob = qla2x00_request_firmware(vha);
  2172. if (!blob) {
  2173. ql_log(ql_log_fatal, vha, 0x00a3,
  2174. "Firmware image not present.\n");
  2175. goto fw_load_failed;
  2176. }
  2177. /* Validating firmware blob */
  2178. if (qla82xx_validate_firmware_blob(vha,
  2179. QLA82XX_FLASH_ROMIMAGE)) {
  2180. /* Fallback to URI format */
  2181. if (qla82xx_validate_firmware_blob(vha,
  2182. QLA82XX_UNIFIED_ROMIMAGE)) {
  2183. ql_log(ql_log_fatal, vha, 0x00a4,
  2184. "No valid firmware image found.\n");
  2185. return QLA_FUNCTION_FAILED;
  2186. }
  2187. }
  2188. if (qla82xx_fw_load_from_blob(ha) == QLA_SUCCESS) {
  2189. ql_log(ql_log_info, vha, 0x00a5,
  2190. "Firmware loaded successfully from binary blob.\n");
  2191. return QLA_SUCCESS;
  2192. }
  2193. ql_log(ql_log_fatal, vha, 0x00a6,
  2194. "Firmware load failed for binary blob.\n");
  2195. blob->fw = NULL;
  2196. blob = NULL;
  2197. fw_load_failed:
  2198. return QLA_FUNCTION_FAILED;
  2199. }
  2200. int
  2201. qla82xx_start_firmware(scsi_qla_host_t *vha)
  2202. {
  2203. uint16_t lnk;
  2204. struct qla_hw_data *ha = vha->hw;
  2205. /* scrub dma mask expansion register */
  2206. qla82xx_wr_32(ha, CRB_DMA_SHIFT, QLA82XX_DMA_SHIFT_VALUE);
  2207. /* Put both the PEG CMD and RCV PEG to default state
  2208. * of 0 before resetting the hardware
  2209. */
  2210. qla82xx_wr_32(ha, CRB_CMDPEG_STATE, 0);
  2211. qla82xx_wr_32(ha, CRB_RCVPEG_STATE, 0);
  2212. /* Overwrite stale initialization register values */
  2213. qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS1, 0);
  2214. qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS2, 0);
  2215. if (qla82xx_load_fw(vha) != QLA_SUCCESS) {
  2216. ql_log(ql_log_fatal, vha, 0x00a7,
  2217. "Error trying to start fw.\n");
  2218. return QLA_FUNCTION_FAILED;
  2219. }
  2220. /* Handshake with the card before we register the devices. */
  2221. if (qla82xx_check_cmdpeg_state(ha) != QLA_SUCCESS) {
  2222. ql_log(ql_log_fatal, vha, 0x00aa,
  2223. "Error during card handshake.\n");
  2224. return QLA_FUNCTION_FAILED;
  2225. }
  2226. /* Negotiated Link width */
  2227. pcie_capability_read_word(ha->pdev, PCI_EXP_LNKSTA, &lnk);
  2228. ha->link_width = (lnk >> 4) & 0x3f;
  2229. /* Synchronize with Receive peg */
  2230. return qla82xx_check_rcvpeg_state(ha);
  2231. }
  2232. static uint32_t *
  2233. qla82xx_read_flash_data(scsi_qla_host_t *vha, uint32_t *dwptr, uint32_t faddr,
  2234. uint32_t length)
  2235. {
  2236. uint32_t i;
  2237. uint32_t val;
  2238. struct qla_hw_data *ha = vha->hw;
  2239. /* Dword reads to flash. */
  2240. for (i = 0; i < length/4; i++, faddr += 4) {
  2241. if (qla82xx_rom_fast_read(ha, faddr, &val)) {
  2242. ql_log(ql_log_warn, vha, 0x0106,
  2243. "Do ROM fast read failed.\n");
  2244. goto done_read;
  2245. }
  2246. dwptr[i] = cpu_to_le32(val);
  2247. }
  2248. done_read:
  2249. return dwptr;
  2250. }
  2251. static int
  2252. qla82xx_unprotect_flash(struct qla_hw_data *ha)
  2253. {
  2254. int ret;
  2255. uint32_t val;
  2256. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2257. ret = ql82xx_rom_lock_d(ha);
  2258. if (ret < 0) {
  2259. ql_log(ql_log_warn, vha, 0xb014,
  2260. "ROM Lock failed.\n");
  2261. return ret;
  2262. }
  2263. ret = qla82xx_read_status_reg(ha, &val);
  2264. if (ret < 0)
  2265. goto done_unprotect;
  2266. val &= ~(BLOCK_PROTECT_BITS << 2);
  2267. ret = qla82xx_write_status_reg(ha, val);
  2268. if (ret < 0) {
  2269. val |= (BLOCK_PROTECT_BITS << 2);
  2270. qla82xx_write_status_reg(ha, val);
  2271. }
  2272. if (qla82xx_write_disable_flash(ha) != 0)
  2273. ql_log(ql_log_warn, vha, 0xb015,
  2274. "Write disable failed.\n");
  2275. done_unprotect:
  2276. qla82xx_rom_unlock(ha);
  2277. return ret;
  2278. }
  2279. static int
  2280. qla82xx_protect_flash(struct qla_hw_data *ha)
  2281. {
  2282. int ret;
  2283. uint32_t val;
  2284. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2285. ret = ql82xx_rom_lock_d(ha);
  2286. if (ret < 0) {
  2287. ql_log(ql_log_warn, vha, 0xb016,
  2288. "ROM Lock failed.\n");
  2289. return ret;
  2290. }
  2291. ret = qla82xx_read_status_reg(ha, &val);
  2292. if (ret < 0)
  2293. goto done_protect;
  2294. val |= (BLOCK_PROTECT_BITS << 2);
  2295. /* LOCK all sectors */
  2296. ret = qla82xx_write_status_reg(ha, val);
  2297. if (ret < 0)
  2298. ql_log(ql_log_warn, vha, 0xb017,
  2299. "Write status register failed.\n");
  2300. if (qla82xx_write_disable_flash(ha) != 0)
  2301. ql_log(ql_log_warn, vha, 0xb018,
  2302. "Write disable failed.\n");
  2303. done_protect:
  2304. qla82xx_rom_unlock(ha);
  2305. return ret;
  2306. }
  2307. static int
  2308. qla82xx_erase_sector(struct qla_hw_data *ha, int addr)
  2309. {
  2310. int ret = 0;
  2311. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2312. ret = ql82xx_rom_lock_d(ha);
  2313. if (ret < 0) {
  2314. ql_log(ql_log_warn, vha, 0xb019,
  2315. "ROM Lock failed.\n");
  2316. return ret;
  2317. }
  2318. qla82xx_flash_set_write_enable(ha);
  2319. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
  2320. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  2321. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_SE);
  2322. if (qla82xx_wait_rom_done(ha)) {
  2323. ql_log(ql_log_warn, vha, 0xb01a,
  2324. "Error waiting for rom done.\n");
  2325. ret = -1;
  2326. goto done;
  2327. }
  2328. ret = qla82xx_flash_wait_write_finish(ha);
  2329. done:
  2330. qla82xx_rom_unlock(ha);
  2331. return ret;
  2332. }
  2333. /*
  2334. * Address and length are byte address
  2335. */
  2336. uint8_t *
  2337. qla82xx_read_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
  2338. uint32_t offset, uint32_t length)
  2339. {
  2340. scsi_block_requests(vha->host);
  2341. qla82xx_read_flash_data(vha, (uint32_t *)buf, offset, length);
  2342. scsi_unblock_requests(vha->host);
  2343. return buf;
  2344. }
  2345. static int
  2346. qla82xx_write_flash_data(struct scsi_qla_host *vha, uint32_t *dwptr,
  2347. uint32_t faddr, uint32_t dwords)
  2348. {
  2349. int ret;
  2350. uint32_t liter;
  2351. uint32_t rest_addr;
  2352. dma_addr_t optrom_dma;
  2353. void *optrom = NULL;
  2354. int page_mode = 0;
  2355. struct qla_hw_data *ha = vha->hw;
  2356. ret = -1;
  2357. /* Prepare burst-capable write on supported ISPs. */
  2358. if (page_mode && !(faddr & 0xfff) &&
  2359. dwords > OPTROM_BURST_DWORDS) {
  2360. optrom = dma_alloc_coherent(&ha->pdev->dev, OPTROM_BURST_SIZE,
  2361. &optrom_dma, GFP_KERNEL);
  2362. if (!optrom) {
  2363. ql_log(ql_log_warn, vha, 0xb01b,
  2364. "Unable to allocate memory "
  2365. "for optrom burst write (%x KB).\n",
  2366. OPTROM_BURST_SIZE / 1024);
  2367. }
  2368. }
  2369. rest_addr = ha->fdt_block_size - 1;
  2370. ret = qla82xx_unprotect_flash(ha);
  2371. if (ret) {
  2372. ql_log(ql_log_warn, vha, 0xb01c,
  2373. "Unable to unprotect flash for update.\n");
  2374. goto write_done;
  2375. }
  2376. for (liter = 0; liter < dwords; liter++, faddr += 4, dwptr++) {
  2377. /* Are we at the beginning of a sector? */
  2378. if ((faddr & rest_addr) == 0) {
  2379. ret = qla82xx_erase_sector(ha, faddr);
  2380. if (ret) {
  2381. ql_log(ql_log_warn, vha, 0xb01d,
  2382. "Unable to erase sector: address=%x.\n",
  2383. faddr);
  2384. break;
  2385. }
  2386. }
  2387. /* Go with burst-write. */
  2388. if (optrom && (liter + OPTROM_BURST_DWORDS) <= dwords) {
  2389. /* Copy data to DMA'ble buffer. */
  2390. memcpy(optrom, dwptr, OPTROM_BURST_SIZE);
  2391. ret = qla2x00_load_ram(vha, optrom_dma,
  2392. (ha->flash_data_off | faddr),
  2393. OPTROM_BURST_DWORDS);
  2394. if (ret != QLA_SUCCESS) {
  2395. ql_log(ql_log_warn, vha, 0xb01e,
  2396. "Unable to burst-write optrom segment "
  2397. "(%x/%x/%llx).\n", ret,
  2398. (ha->flash_data_off | faddr),
  2399. (unsigned long long)optrom_dma);
  2400. ql_log(ql_log_warn, vha, 0xb01f,
  2401. "Reverting to slow-write.\n");
  2402. dma_free_coherent(&ha->pdev->dev,
  2403. OPTROM_BURST_SIZE, optrom, optrom_dma);
  2404. optrom = NULL;
  2405. } else {
  2406. liter += OPTROM_BURST_DWORDS - 1;
  2407. faddr += OPTROM_BURST_DWORDS - 1;
  2408. dwptr += OPTROM_BURST_DWORDS - 1;
  2409. continue;
  2410. }
  2411. }
  2412. ret = qla82xx_write_flash_dword(ha, faddr,
  2413. cpu_to_le32(*dwptr));
  2414. if (ret) {
  2415. ql_dbg(ql_dbg_p3p, vha, 0xb020,
  2416. "Unable to program flash address=%x data=%x.\n",
  2417. faddr, *dwptr);
  2418. break;
  2419. }
  2420. }
  2421. ret = qla82xx_protect_flash(ha);
  2422. if (ret)
  2423. ql_log(ql_log_warn, vha, 0xb021,
  2424. "Unable to protect flash after update.\n");
  2425. write_done:
  2426. if (optrom)
  2427. dma_free_coherent(&ha->pdev->dev,
  2428. OPTROM_BURST_SIZE, optrom, optrom_dma);
  2429. return ret;
  2430. }
  2431. int
  2432. qla82xx_write_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
  2433. uint32_t offset, uint32_t length)
  2434. {
  2435. int rval;
  2436. /* Suspend HBA. */
  2437. scsi_block_requests(vha->host);
  2438. rval = qla82xx_write_flash_data(vha, (uint32_t *)buf, offset,
  2439. length >> 2);
  2440. scsi_unblock_requests(vha->host);
  2441. /* Convert return ISP82xx to generic */
  2442. if (rval)
  2443. rval = QLA_FUNCTION_FAILED;
  2444. else
  2445. rval = QLA_SUCCESS;
  2446. return rval;
  2447. }
  2448. void
  2449. qla82xx_start_iocbs(scsi_qla_host_t *vha)
  2450. {
  2451. struct qla_hw_data *ha = vha->hw;
  2452. struct req_que *req = ha->req_q_map[0];
  2453. uint32_t dbval;
  2454. /* Adjust ring index. */
  2455. req->ring_index++;
  2456. if (req->ring_index == req->length) {
  2457. req->ring_index = 0;
  2458. req->ring_ptr = req->ring;
  2459. } else
  2460. req->ring_ptr++;
  2461. dbval = 0x04 | (ha->portnum << 5);
  2462. dbval = dbval | (req->id << 8) | (req->ring_index << 16);
  2463. if (ql2xdbwr)
  2464. qla82xx_wr_32(ha, (unsigned long)ha->nxdb_wr_ptr, dbval);
  2465. else {
  2466. WRT_REG_DWORD(ha->nxdb_wr_ptr, dbval);
  2467. wmb();
  2468. while (RD_REG_DWORD(ha->nxdb_rd_ptr) != dbval) {
  2469. WRT_REG_DWORD(ha->nxdb_wr_ptr, dbval);
  2470. wmb();
  2471. }
  2472. }
  2473. }
  2474. static void
  2475. qla82xx_rom_lock_recovery(struct qla_hw_data *ha)
  2476. {
  2477. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2478. uint32_t lock_owner = 0;
  2479. if (qla82xx_rom_lock(ha)) {
  2480. lock_owner = qla82xx_rd_32(ha, QLA82XX_ROM_LOCK_ID);
  2481. /* Someone else is holding the lock. */
  2482. ql_log(ql_log_info, vha, 0xb022,
  2483. "Resetting rom_lock, Lock Owner %u.\n", lock_owner);
  2484. }
  2485. /*
  2486. * Either we got the lock, or someone
  2487. * else died while holding it.
  2488. * In either case, unlock.
  2489. */
  2490. qla82xx_rom_unlock(ha);
  2491. }
  2492. /*
  2493. * qla82xx_device_bootstrap
  2494. * Initialize device, set DEV_READY, start fw
  2495. *
  2496. * Note:
  2497. * IDC lock must be held upon entry
  2498. *
  2499. * Return:
  2500. * Success : 0
  2501. * Failed : 1
  2502. */
  2503. static int
  2504. qla82xx_device_bootstrap(scsi_qla_host_t *vha)
  2505. {
  2506. int rval = QLA_SUCCESS;
  2507. int i;
  2508. uint32_t old_count, count;
  2509. struct qla_hw_data *ha = vha->hw;
  2510. int need_reset = 0;
  2511. need_reset = qla82xx_need_reset(ha);
  2512. if (need_reset) {
  2513. /* We are trying to perform a recovery here. */
  2514. if (ha->flags.isp82xx_fw_hung)
  2515. qla82xx_rom_lock_recovery(ha);
  2516. } else {
  2517. old_count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  2518. for (i = 0; i < 10; i++) {
  2519. msleep(200);
  2520. count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  2521. if (count != old_count) {
  2522. rval = QLA_SUCCESS;
  2523. goto dev_ready;
  2524. }
  2525. }
  2526. qla82xx_rom_lock_recovery(ha);
  2527. }
  2528. /* set to DEV_INITIALIZING */
  2529. ql_log(ql_log_info, vha, 0x009e,
  2530. "HW State: INITIALIZING.\n");
  2531. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_INITIALIZING);
  2532. qla82xx_idc_unlock(ha);
  2533. rval = qla82xx_start_firmware(vha);
  2534. qla82xx_idc_lock(ha);
  2535. if (rval != QLA_SUCCESS) {
  2536. ql_log(ql_log_fatal, vha, 0x00ad,
  2537. "HW State: FAILED.\n");
  2538. qla82xx_clear_drv_active(ha);
  2539. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_FAILED);
  2540. return rval;
  2541. }
  2542. dev_ready:
  2543. ql_log(ql_log_info, vha, 0x00ae,
  2544. "HW State: READY.\n");
  2545. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_READY);
  2546. return QLA_SUCCESS;
  2547. }
  2548. /*
  2549. * qla82xx_need_qsnt_handler
  2550. * Code to start quiescence sequence
  2551. *
  2552. * Note:
  2553. * IDC lock must be held upon entry
  2554. *
  2555. * Return: void
  2556. */
  2557. static void
  2558. qla82xx_need_qsnt_handler(scsi_qla_host_t *vha)
  2559. {
  2560. struct qla_hw_data *ha = vha->hw;
  2561. uint32_t dev_state, drv_state, drv_active;
  2562. unsigned long reset_timeout;
  2563. if (vha->flags.online) {
  2564. /*Block any further I/O and wait for pending cmnds to complete*/
  2565. qla2x00_quiesce_io(vha);
  2566. }
  2567. /* Set the quiescence ready bit */
  2568. qla82xx_set_qsnt_ready(ha);
  2569. /*wait for 30 secs for other functions to ack */
  2570. reset_timeout = jiffies + (30 * HZ);
  2571. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2572. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2573. /* Its 2 that is written when qsnt is acked, moving one bit */
  2574. drv_active = drv_active << 0x01;
  2575. while (drv_state != drv_active) {
  2576. if (time_after_eq(jiffies, reset_timeout)) {
  2577. /* quiescence timeout, other functions didn't ack
  2578. * changing the state to DEV_READY
  2579. */
  2580. ql_log(ql_log_info, vha, 0xb023,
  2581. "%s : QUIESCENT TIMEOUT DRV_ACTIVE:%d "
  2582. "DRV_STATE:%d.\n", QLA2XXX_DRIVER_NAME,
  2583. drv_active, drv_state);
  2584. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  2585. QLA8XXX_DEV_READY);
  2586. ql_log(ql_log_info, vha, 0xb025,
  2587. "HW State: DEV_READY.\n");
  2588. qla82xx_idc_unlock(ha);
  2589. qla2x00_perform_loop_resync(vha);
  2590. qla82xx_idc_lock(ha);
  2591. qla82xx_clear_qsnt_ready(vha);
  2592. return;
  2593. }
  2594. qla82xx_idc_unlock(ha);
  2595. msleep(1000);
  2596. qla82xx_idc_lock(ha);
  2597. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2598. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2599. drv_active = drv_active << 0x01;
  2600. }
  2601. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2602. /* everyone acked so set the state to DEV_QUIESCENCE */
  2603. if (dev_state == QLA8XXX_DEV_NEED_QUIESCENT) {
  2604. ql_log(ql_log_info, vha, 0xb026,
  2605. "HW State: DEV_QUIESCENT.\n");
  2606. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_QUIESCENT);
  2607. }
  2608. }
  2609. /*
  2610. * qla82xx_wait_for_state_change
  2611. * Wait for device state to change from given current state
  2612. *
  2613. * Note:
  2614. * IDC lock must not be held upon entry
  2615. *
  2616. * Return:
  2617. * Changed device state.
  2618. */
  2619. uint32_t
  2620. qla82xx_wait_for_state_change(scsi_qla_host_t *vha, uint32_t curr_state)
  2621. {
  2622. struct qla_hw_data *ha = vha->hw;
  2623. uint32_t dev_state;
  2624. do {
  2625. msleep(1000);
  2626. qla82xx_idc_lock(ha);
  2627. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2628. qla82xx_idc_unlock(ha);
  2629. } while (dev_state == curr_state);
  2630. return dev_state;
  2631. }
  2632. void
  2633. qla8xxx_dev_failed_handler(scsi_qla_host_t *vha)
  2634. {
  2635. struct qla_hw_data *ha = vha->hw;
  2636. /* Disable the board */
  2637. ql_log(ql_log_fatal, vha, 0x00b8,
  2638. "Disabling the board.\n");
  2639. if (IS_QLA82XX(ha)) {
  2640. qla82xx_clear_drv_active(ha);
  2641. qla82xx_idc_unlock(ha);
  2642. } else if (IS_QLA8044(ha)) {
  2643. qla8044_clear_drv_active(ha);
  2644. qla8044_idc_unlock(ha);
  2645. }
  2646. /* Set DEV_FAILED flag to disable timer */
  2647. vha->device_flags |= DFLG_DEV_FAILED;
  2648. qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16);
  2649. qla2x00_mark_all_devices_lost(vha, 0);
  2650. vha->flags.online = 0;
  2651. vha->flags.init_done = 0;
  2652. }
  2653. /*
  2654. * qla82xx_need_reset_handler
  2655. * Code to start reset sequence
  2656. *
  2657. * Note:
  2658. * IDC lock must be held upon entry
  2659. *
  2660. * Return:
  2661. * Success : 0
  2662. * Failed : 1
  2663. */
  2664. static void
  2665. qla82xx_need_reset_handler(scsi_qla_host_t *vha)
  2666. {
  2667. uint32_t dev_state, drv_state, drv_active;
  2668. uint32_t active_mask = 0;
  2669. unsigned long reset_timeout;
  2670. struct qla_hw_data *ha = vha->hw;
  2671. struct req_que *req = ha->req_q_map[0];
  2672. if (vha->flags.online) {
  2673. qla82xx_idc_unlock(ha);
  2674. qla2x00_abort_isp_cleanup(vha);
  2675. ha->isp_ops->get_flash_version(vha, req->ring);
  2676. ha->isp_ops->nvram_config(vha);
  2677. qla82xx_idc_lock(ha);
  2678. }
  2679. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2680. if (!ha->flags.nic_core_reset_owner) {
  2681. ql_dbg(ql_dbg_p3p, vha, 0xb028,
  2682. "reset_acknowledged by 0x%x\n", ha->portnum);
  2683. qla82xx_set_rst_ready(ha);
  2684. } else {
  2685. active_mask = ~(QLA82XX_DRV_ACTIVE << (ha->portnum * 4));
  2686. drv_active &= active_mask;
  2687. ql_dbg(ql_dbg_p3p, vha, 0xb029,
  2688. "active_mask: 0x%08x\n", active_mask);
  2689. }
  2690. /* wait for 10 seconds for reset ack from all functions */
  2691. reset_timeout = jiffies + (ha->fcoe_reset_timeout * HZ);
  2692. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2693. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2694. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2695. ql_dbg(ql_dbg_p3p, vha, 0xb02a,
  2696. "drv_state: 0x%08x, drv_active: 0x%08x, "
  2697. "dev_state: 0x%08x, active_mask: 0x%08x\n",
  2698. drv_state, drv_active, dev_state, active_mask);
  2699. while (drv_state != drv_active &&
  2700. dev_state != QLA8XXX_DEV_INITIALIZING) {
  2701. if (time_after_eq(jiffies, reset_timeout)) {
  2702. ql_log(ql_log_warn, vha, 0x00b5,
  2703. "Reset timeout.\n");
  2704. break;
  2705. }
  2706. qla82xx_idc_unlock(ha);
  2707. msleep(1000);
  2708. qla82xx_idc_lock(ha);
  2709. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2710. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2711. if (ha->flags.nic_core_reset_owner)
  2712. drv_active &= active_mask;
  2713. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2714. }
  2715. ql_dbg(ql_dbg_p3p, vha, 0xb02b,
  2716. "drv_state: 0x%08x, drv_active: 0x%08x, "
  2717. "dev_state: 0x%08x, active_mask: 0x%08x\n",
  2718. drv_state, drv_active, dev_state, active_mask);
  2719. ql_log(ql_log_info, vha, 0x00b6,
  2720. "Device state is 0x%x = %s.\n",
  2721. dev_state,
  2722. dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown");
  2723. /* Force to DEV_COLD unless someone else is starting a reset */
  2724. if (dev_state != QLA8XXX_DEV_INITIALIZING &&
  2725. dev_state != QLA8XXX_DEV_COLD) {
  2726. ql_log(ql_log_info, vha, 0x00b7,
  2727. "HW State: COLD/RE-INIT.\n");
  2728. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_COLD);
  2729. qla82xx_set_rst_ready(ha);
  2730. if (ql2xmdenable) {
  2731. if (qla82xx_md_collect(vha))
  2732. ql_log(ql_log_warn, vha, 0xb02c,
  2733. "Minidump not collected.\n");
  2734. } else
  2735. ql_log(ql_log_warn, vha, 0xb04f,
  2736. "Minidump disabled.\n");
  2737. }
  2738. }
  2739. int
  2740. qla82xx_check_md_needed(scsi_qla_host_t *vha)
  2741. {
  2742. struct qla_hw_data *ha = vha->hw;
  2743. uint16_t fw_major_version, fw_minor_version, fw_subminor_version;
  2744. int rval = QLA_SUCCESS;
  2745. fw_major_version = ha->fw_major_version;
  2746. fw_minor_version = ha->fw_minor_version;
  2747. fw_subminor_version = ha->fw_subminor_version;
  2748. rval = qla2x00_get_fw_version(vha);
  2749. if (rval != QLA_SUCCESS)
  2750. return rval;
  2751. if (ql2xmdenable) {
  2752. if (!ha->fw_dumped) {
  2753. if ((fw_major_version != ha->fw_major_version ||
  2754. fw_minor_version != ha->fw_minor_version ||
  2755. fw_subminor_version != ha->fw_subminor_version) ||
  2756. (ha->prev_minidump_failed)) {
  2757. ql_dbg(ql_dbg_p3p, vha, 0xb02d,
  2758. "Firmware version differs Previous version: %d:%d:%d - New version: %d:%d:%d, prev_minidump_failed: %d.\n",
  2759. fw_major_version, fw_minor_version,
  2760. fw_subminor_version,
  2761. ha->fw_major_version,
  2762. ha->fw_minor_version,
  2763. ha->fw_subminor_version,
  2764. ha->prev_minidump_failed);
  2765. /* Release MiniDump resources */
  2766. qla82xx_md_free(vha);
  2767. /* ALlocate MiniDump resources */
  2768. qla82xx_md_prep(vha);
  2769. }
  2770. } else
  2771. ql_log(ql_log_info, vha, 0xb02e,
  2772. "Firmware dump available to retrieve\n");
  2773. }
  2774. return rval;
  2775. }
  2776. static int
  2777. qla82xx_check_fw_alive(scsi_qla_host_t *vha)
  2778. {
  2779. uint32_t fw_heartbeat_counter;
  2780. int status = 0;
  2781. fw_heartbeat_counter = qla82xx_rd_32(vha->hw,
  2782. QLA82XX_PEG_ALIVE_COUNTER);
  2783. /* all 0xff, assume AER/EEH in progress, ignore */
  2784. if (fw_heartbeat_counter == 0xffffffff) {
  2785. ql_dbg(ql_dbg_timer, vha, 0x6003,
  2786. "FW heartbeat counter is 0xffffffff, "
  2787. "returning status=%d.\n", status);
  2788. return status;
  2789. }
  2790. if (vha->fw_heartbeat_counter == fw_heartbeat_counter) {
  2791. vha->seconds_since_last_heartbeat++;
  2792. /* FW not alive after 2 seconds */
  2793. if (vha->seconds_since_last_heartbeat == 2) {
  2794. vha->seconds_since_last_heartbeat = 0;
  2795. status = 1;
  2796. }
  2797. } else
  2798. vha->seconds_since_last_heartbeat = 0;
  2799. vha->fw_heartbeat_counter = fw_heartbeat_counter;
  2800. if (status)
  2801. ql_dbg(ql_dbg_timer, vha, 0x6004,
  2802. "Returning status=%d.\n", status);
  2803. return status;
  2804. }
  2805. /*
  2806. * qla82xx_device_state_handler
  2807. * Main state handler
  2808. *
  2809. * Note:
  2810. * IDC lock must be held upon entry
  2811. *
  2812. * Return:
  2813. * Success : 0
  2814. * Failed : 1
  2815. */
  2816. int
  2817. qla82xx_device_state_handler(scsi_qla_host_t *vha)
  2818. {
  2819. uint32_t dev_state;
  2820. uint32_t old_dev_state;
  2821. int rval = QLA_SUCCESS;
  2822. unsigned long dev_init_timeout;
  2823. struct qla_hw_data *ha = vha->hw;
  2824. int loopcount = 0;
  2825. qla82xx_idc_lock(ha);
  2826. if (!vha->flags.init_done) {
  2827. qla82xx_set_drv_active(vha);
  2828. qla82xx_set_idc_version(vha);
  2829. }
  2830. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2831. old_dev_state = dev_state;
  2832. ql_log(ql_log_info, vha, 0x009b,
  2833. "Device state is 0x%x = %s.\n",
  2834. dev_state,
  2835. dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown");
  2836. /* wait for 30 seconds for device to go ready */
  2837. dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout * HZ);
  2838. while (1) {
  2839. if (time_after_eq(jiffies, dev_init_timeout)) {
  2840. ql_log(ql_log_fatal, vha, 0x009c,
  2841. "Device init failed.\n");
  2842. rval = QLA_FUNCTION_FAILED;
  2843. break;
  2844. }
  2845. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2846. if (old_dev_state != dev_state) {
  2847. loopcount = 0;
  2848. old_dev_state = dev_state;
  2849. }
  2850. if (loopcount < 5) {
  2851. ql_log(ql_log_info, vha, 0x009d,
  2852. "Device state is 0x%x = %s.\n",
  2853. dev_state,
  2854. dev_state < MAX_STATES ? qdev_state(dev_state) :
  2855. "Unknown");
  2856. }
  2857. switch (dev_state) {
  2858. case QLA8XXX_DEV_READY:
  2859. ha->flags.nic_core_reset_owner = 0;
  2860. goto rel_lock;
  2861. case QLA8XXX_DEV_COLD:
  2862. rval = qla82xx_device_bootstrap(vha);
  2863. break;
  2864. case QLA8XXX_DEV_INITIALIZING:
  2865. qla82xx_idc_unlock(ha);
  2866. msleep(1000);
  2867. qla82xx_idc_lock(ha);
  2868. break;
  2869. case QLA8XXX_DEV_NEED_RESET:
  2870. if (!ql2xdontresethba)
  2871. qla82xx_need_reset_handler(vha);
  2872. else {
  2873. qla82xx_idc_unlock(ha);
  2874. msleep(1000);
  2875. qla82xx_idc_lock(ha);
  2876. }
  2877. dev_init_timeout = jiffies +
  2878. (ha->fcoe_dev_init_timeout * HZ);
  2879. break;
  2880. case QLA8XXX_DEV_NEED_QUIESCENT:
  2881. qla82xx_need_qsnt_handler(vha);
  2882. /* Reset timeout value after quiescence handler */
  2883. dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout\
  2884. * HZ);
  2885. break;
  2886. case QLA8XXX_DEV_QUIESCENT:
  2887. /* Owner will exit and other will wait for the state
  2888. * to get changed
  2889. */
  2890. if (ha->flags.quiesce_owner)
  2891. goto rel_lock;
  2892. qla82xx_idc_unlock(ha);
  2893. msleep(1000);
  2894. qla82xx_idc_lock(ha);
  2895. /* Reset timeout value after quiescence handler */
  2896. dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout\
  2897. * HZ);
  2898. break;
  2899. case QLA8XXX_DEV_FAILED:
  2900. qla8xxx_dev_failed_handler(vha);
  2901. rval = QLA_FUNCTION_FAILED;
  2902. goto exit;
  2903. default:
  2904. qla82xx_idc_unlock(ha);
  2905. msleep(1000);
  2906. qla82xx_idc_lock(ha);
  2907. }
  2908. loopcount++;
  2909. }
  2910. rel_lock:
  2911. qla82xx_idc_unlock(ha);
  2912. exit:
  2913. return rval;
  2914. }
  2915. static int qla82xx_check_temp(scsi_qla_host_t *vha)
  2916. {
  2917. uint32_t temp, temp_state, temp_val;
  2918. struct qla_hw_data *ha = vha->hw;
  2919. temp = qla82xx_rd_32(ha, CRB_TEMP_STATE);
  2920. temp_state = qla82xx_get_temp_state(temp);
  2921. temp_val = qla82xx_get_temp_val(temp);
  2922. if (temp_state == QLA82XX_TEMP_PANIC) {
  2923. ql_log(ql_log_warn, vha, 0x600e,
  2924. "Device temperature %d degrees C exceeds "
  2925. " maximum allowed. Hardware has been shut down.\n",
  2926. temp_val);
  2927. return 1;
  2928. } else if (temp_state == QLA82XX_TEMP_WARN) {
  2929. ql_log(ql_log_warn, vha, 0x600f,
  2930. "Device temperature %d degrees C exceeds "
  2931. "operating range. Immediate action needed.\n",
  2932. temp_val);
  2933. }
  2934. return 0;
  2935. }
  2936. int qla82xx_read_temperature(scsi_qla_host_t *vha)
  2937. {
  2938. uint32_t temp;
  2939. temp = qla82xx_rd_32(vha->hw, CRB_TEMP_STATE);
  2940. return qla82xx_get_temp_val(temp);
  2941. }
  2942. void qla82xx_clear_pending_mbx(scsi_qla_host_t *vha)
  2943. {
  2944. struct qla_hw_data *ha = vha->hw;
  2945. if (ha->flags.mbox_busy) {
  2946. ha->flags.mbox_int = 1;
  2947. ha->flags.mbox_busy = 0;
  2948. ql_log(ql_log_warn, vha, 0x6010,
  2949. "Doing premature completion of mbx command.\n");
  2950. if (test_and_clear_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags))
  2951. complete(&ha->mbx_intr_comp);
  2952. }
  2953. }
  2954. void qla82xx_watchdog(scsi_qla_host_t *vha)
  2955. {
  2956. uint32_t dev_state, halt_status;
  2957. struct qla_hw_data *ha = vha->hw;
  2958. /* don't poll if reset is going on */
  2959. if (!ha->flags.nic_core_reset_hdlr_active) {
  2960. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2961. if (qla82xx_check_temp(vha)) {
  2962. set_bit(ISP_UNRECOVERABLE, &vha->dpc_flags);
  2963. ha->flags.isp82xx_fw_hung = 1;
  2964. qla82xx_clear_pending_mbx(vha);
  2965. } else if (dev_state == QLA8XXX_DEV_NEED_RESET &&
  2966. !test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags)) {
  2967. ql_log(ql_log_warn, vha, 0x6001,
  2968. "Adapter reset needed.\n");
  2969. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  2970. } else if (dev_state == QLA8XXX_DEV_NEED_QUIESCENT &&
  2971. !test_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags)) {
  2972. ql_log(ql_log_warn, vha, 0x6002,
  2973. "Quiescent needed.\n");
  2974. set_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags);
  2975. } else if (dev_state == QLA8XXX_DEV_FAILED &&
  2976. !test_bit(ISP_UNRECOVERABLE, &vha->dpc_flags) &&
  2977. vha->flags.online == 1) {
  2978. ql_log(ql_log_warn, vha, 0xb055,
  2979. "Adapter state is failed. Offlining.\n");
  2980. set_bit(ISP_UNRECOVERABLE, &vha->dpc_flags);
  2981. ha->flags.isp82xx_fw_hung = 1;
  2982. qla82xx_clear_pending_mbx(vha);
  2983. } else {
  2984. if (qla82xx_check_fw_alive(vha)) {
  2985. ql_dbg(ql_dbg_timer, vha, 0x6011,
  2986. "disabling pause transmit on port 0 & 1.\n");
  2987. qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x98,
  2988. CRB_NIU_XG_PAUSE_CTL_P0|CRB_NIU_XG_PAUSE_CTL_P1);
  2989. halt_status = qla82xx_rd_32(ha,
  2990. QLA82XX_PEG_HALT_STATUS1);
  2991. ql_log(ql_log_info, vha, 0x6005,
  2992. "dumping hw/fw registers:.\n "
  2993. " PEG_HALT_STATUS1: 0x%x, PEG_HALT_STATUS2: 0x%x,.\n "
  2994. " PEG_NET_0_PC: 0x%x, PEG_NET_1_PC: 0x%x,.\n "
  2995. " PEG_NET_2_PC: 0x%x, PEG_NET_3_PC: 0x%x,.\n "
  2996. " PEG_NET_4_PC: 0x%x.\n", halt_status,
  2997. qla82xx_rd_32(ha, QLA82XX_PEG_HALT_STATUS2),
  2998. qla82xx_rd_32(ha,
  2999. QLA82XX_CRB_PEG_NET_0 + 0x3c),
  3000. qla82xx_rd_32(ha,
  3001. QLA82XX_CRB_PEG_NET_1 + 0x3c),
  3002. qla82xx_rd_32(ha,
  3003. QLA82XX_CRB_PEG_NET_2 + 0x3c),
  3004. qla82xx_rd_32(ha,
  3005. QLA82XX_CRB_PEG_NET_3 + 0x3c),
  3006. qla82xx_rd_32(ha,
  3007. QLA82XX_CRB_PEG_NET_4 + 0x3c));
  3008. if (((halt_status & 0x1fffff00) >> 8) == 0x67)
  3009. ql_log(ql_log_warn, vha, 0xb052,
  3010. "Firmware aborted with "
  3011. "error code 0x00006700. Device is "
  3012. "being reset.\n");
  3013. if (halt_status & HALT_STATUS_UNRECOVERABLE) {
  3014. set_bit(ISP_UNRECOVERABLE,
  3015. &vha->dpc_flags);
  3016. } else {
  3017. ql_log(ql_log_info, vha, 0x6006,
  3018. "Detect abort needed.\n");
  3019. set_bit(ISP_ABORT_NEEDED,
  3020. &vha->dpc_flags);
  3021. }
  3022. ha->flags.isp82xx_fw_hung = 1;
  3023. ql_log(ql_log_warn, vha, 0x6007, "Firmware hung.\n");
  3024. qla82xx_clear_pending_mbx(vha);
  3025. }
  3026. }
  3027. }
  3028. }
  3029. int qla82xx_load_risc(scsi_qla_host_t *vha, uint32_t *srisc_addr)
  3030. {
  3031. int rval = -1;
  3032. struct qla_hw_data *ha = vha->hw;
  3033. if (IS_QLA82XX(ha))
  3034. rval = qla82xx_device_state_handler(vha);
  3035. else if (IS_QLA8044(ha)) {
  3036. qla8044_idc_lock(ha);
  3037. /* Decide the reset ownership */
  3038. qla83xx_reset_ownership(vha);
  3039. qla8044_idc_unlock(ha);
  3040. rval = qla8044_device_state_handler(vha);
  3041. }
  3042. return rval;
  3043. }
  3044. void
  3045. qla82xx_set_reset_owner(scsi_qla_host_t *vha)
  3046. {
  3047. struct qla_hw_data *ha = vha->hw;
  3048. uint32_t dev_state = 0;
  3049. if (IS_QLA82XX(ha))
  3050. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3051. else if (IS_QLA8044(ha))
  3052. dev_state = qla8044_rd_direct(vha, QLA8044_CRB_DEV_STATE_INDEX);
  3053. if (dev_state == QLA8XXX_DEV_READY) {
  3054. ql_log(ql_log_info, vha, 0xb02f,
  3055. "HW State: NEED RESET\n");
  3056. if (IS_QLA82XX(ha)) {
  3057. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  3058. QLA8XXX_DEV_NEED_RESET);
  3059. ha->flags.nic_core_reset_owner = 1;
  3060. ql_dbg(ql_dbg_p3p, vha, 0xb030,
  3061. "reset_owner is 0x%x\n", ha->portnum);
  3062. } else if (IS_QLA8044(ha))
  3063. qla8044_wr_direct(vha, QLA8044_CRB_DEV_STATE_INDEX,
  3064. QLA8XXX_DEV_NEED_RESET);
  3065. } else
  3066. ql_log(ql_log_info, vha, 0xb031,
  3067. "Device state is 0x%x = %s.\n",
  3068. dev_state,
  3069. dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown");
  3070. }
  3071. /*
  3072. * qla82xx_abort_isp
  3073. * Resets ISP and aborts all outstanding commands.
  3074. *
  3075. * Input:
  3076. * ha = adapter block pointer.
  3077. *
  3078. * Returns:
  3079. * 0 = success
  3080. */
  3081. int
  3082. qla82xx_abort_isp(scsi_qla_host_t *vha)
  3083. {
  3084. int rval = -1;
  3085. struct qla_hw_data *ha = vha->hw;
  3086. if (vha->device_flags & DFLG_DEV_FAILED) {
  3087. ql_log(ql_log_warn, vha, 0x8024,
  3088. "Device in failed state, exiting.\n");
  3089. return QLA_SUCCESS;
  3090. }
  3091. ha->flags.nic_core_reset_hdlr_active = 1;
  3092. qla82xx_idc_lock(ha);
  3093. qla82xx_set_reset_owner(vha);
  3094. qla82xx_idc_unlock(ha);
  3095. if (IS_QLA82XX(ha))
  3096. rval = qla82xx_device_state_handler(vha);
  3097. else if (IS_QLA8044(ha)) {
  3098. qla8044_idc_lock(ha);
  3099. /* Decide the reset ownership */
  3100. qla83xx_reset_ownership(vha);
  3101. qla8044_idc_unlock(ha);
  3102. rval = qla8044_device_state_handler(vha);
  3103. }
  3104. qla82xx_idc_lock(ha);
  3105. qla82xx_clear_rst_ready(ha);
  3106. qla82xx_idc_unlock(ha);
  3107. if (rval == QLA_SUCCESS) {
  3108. ha->flags.isp82xx_fw_hung = 0;
  3109. ha->flags.nic_core_reset_hdlr_active = 0;
  3110. qla82xx_restart_isp(vha);
  3111. }
  3112. if (rval) {
  3113. vha->flags.online = 1;
  3114. if (test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  3115. if (ha->isp_abort_cnt == 0) {
  3116. ql_log(ql_log_warn, vha, 0x8027,
  3117. "ISP error recover failed - board "
  3118. "disabled.\n");
  3119. /*
  3120. * The next call disables the board
  3121. * completely.
  3122. */
  3123. ha->isp_ops->reset_adapter(vha);
  3124. vha->flags.online = 0;
  3125. clear_bit(ISP_ABORT_RETRY,
  3126. &vha->dpc_flags);
  3127. rval = QLA_SUCCESS;
  3128. } else { /* schedule another ISP abort */
  3129. ha->isp_abort_cnt--;
  3130. ql_log(ql_log_warn, vha, 0x8036,
  3131. "ISP abort - retry remaining %d.\n",
  3132. ha->isp_abort_cnt);
  3133. rval = QLA_FUNCTION_FAILED;
  3134. }
  3135. } else {
  3136. ha->isp_abort_cnt = MAX_RETRIES_OF_ISP_ABORT;
  3137. ql_dbg(ql_dbg_taskm, vha, 0x8029,
  3138. "ISP error recovery - retrying (%d) more times.\n",
  3139. ha->isp_abort_cnt);
  3140. set_bit(ISP_ABORT_RETRY, &vha->dpc_flags);
  3141. rval = QLA_FUNCTION_FAILED;
  3142. }
  3143. }
  3144. return rval;
  3145. }
  3146. /*
  3147. * qla82xx_fcoe_ctx_reset
  3148. * Perform a quick reset and aborts all outstanding commands.
  3149. * This will only perform an FCoE context reset and avoids a full blown
  3150. * chip reset.
  3151. *
  3152. * Input:
  3153. * ha = adapter block pointer.
  3154. * is_reset_path = flag for identifying the reset path.
  3155. *
  3156. * Returns:
  3157. * 0 = success
  3158. */
  3159. int qla82xx_fcoe_ctx_reset(scsi_qla_host_t *vha)
  3160. {
  3161. int rval = QLA_FUNCTION_FAILED;
  3162. if (vha->flags.online) {
  3163. /* Abort all outstanding commands, so as to be requeued later */
  3164. qla2x00_abort_isp_cleanup(vha);
  3165. }
  3166. /* Stop currently executing firmware.
  3167. * This will destroy existing FCoE context at the F/W end.
  3168. */
  3169. qla2x00_try_to_stop_firmware(vha);
  3170. /* Restart. Creates a new FCoE context on INIT_FIRMWARE. */
  3171. rval = qla82xx_restart_isp(vha);
  3172. return rval;
  3173. }
  3174. /*
  3175. * qla2x00_wait_for_fcoe_ctx_reset
  3176. * Wait till the FCoE context is reset.
  3177. *
  3178. * Note:
  3179. * Does context switching here.
  3180. * Release SPIN_LOCK (if any) before calling this routine.
  3181. *
  3182. * Return:
  3183. * Success (fcoe_ctx reset is done) : 0
  3184. * Failed (fcoe_ctx reset not completed within max loop timout ) : 1
  3185. */
  3186. int qla2x00_wait_for_fcoe_ctx_reset(scsi_qla_host_t *vha)
  3187. {
  3188. int status = QLA_FUNCTION_FAILED;
  3189. unsigned long wait_reset;
  3190. wait_reset = jiffies + (MAX_LOOP_TIMEOUT * HZ);
  3191. while ((test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) ||
  3192. test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
  3193. && time_before(jiffies, wait_reset)) {
  3194. set_current_state(TASK_UNINTERRUPTIBLE);
  3195. schedule_timeout(HZ);
  3196. if (!test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) &&
  3197. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) {
  3198. status = QLA_SUCCESS;
  3199. break;
  3200. }
  3201. }
  3202. ql_dbg(ql_dbg_p3p, vha, 0xb027,
  3203. "%s: status=%d.\n", __func__, status);
  3204. return status;
  3205. }
  3206. void
  3207. qla82xx_chip_reset_cleanup(scsi_qla_host_t *vha)
  3208. {
  3209. int i, fw_state = 0;
  3210. unsigned long flags;
  3211. struct qla_hw_data *ha = vha->hw;
  3212. /* Check if 82XX firmware is alive or not
  3213. * We may have arrived here from NEED_RESET
  3214. * detection only
  3215. */
  3216. if (!ha->flags.isp82xx_fw_hung) {
  3217. for (i = 0; i < 2; i++) {
  3218. msleep(1000);
  3219. if (IS_QLA82XX(ha))
  3220. fw_state = qla82xx_check_fw_alive(vha);
  3221. else if (IS_QLA8044(ha))
  3222. fw_state = qla8044_check_fw_alive(vha);
  3223. if (fw_state) {
  3224. ha->flags.isp82xx_fw_hung = 1;
  3225. qla82xx_clear_pending_mbx(vha);
  3226. break;
  3227. }
  3228. }
  3229. }
  3230. ql_dbg(ql_dbg_init, vha, 0x00b0,
  3231. "Entered %s fw_hung=%d.\n",
  3232. __func__, ha->flags.isp82xx_fw_hung);
  3233. /* Abort all commands gracefully if fw NOT hung */
  3234. if (!ha->flags.isp82xx_fw_hung) {
  3235. int cnt, que;
  3236. srb_t *sp;
  3237. struct req_que *req;
  3238. spin_lock_irqsave(&ha->hardware_lock, flags);
  3239. for (que = 0; que < ha->max_req_queues; que++) {
  3240. req = ha->req_q_map[que];
  3241. if (!req)
  3242. continue;
  3243. for (cnt = 1; cnt < req->num_outstanding_cmds; cnt++) {
  3244. sp = req->outstanding_cmds[cnt];
  3245. if (sp) {
  3246. if ((!sp->u.scmd.ctx ||
  3247. (sp->flags &
  3248. SRB_FCP_CMND_DMA_VALID)) &&
  3249. !ha->flags.isp82xx_fw_hung) {
  3250. spin_unlock_irqrestore(
  3251. &ha->hardware_lock, flags);
  3252. if (ha->isp_ops->abort_command(sp)) {
  3253. ql_log(ql_log_info, vha,
  3254. 0x00b1,
  3255. "mbx abort failed.\n");
  3256. } else {
  3257. ql_log(ql_log_info, vha,
  3258. 0x00b2,
  3259. "mbx abort success.\n");
  3260. }
  3261. spin_lock_irqsave(&ha->hardware_lock, flags);
  3262. }
  3263. }
  3264. }
  3265. }
  3266. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  3267. /* Wait for pending cmds (physical and virtual) to complete */
  3268. if (!qla2x00_eh_wait_for_pending_commands(vha, 0, 0,
  3269. WAIT_HOST) == QLA_SUCCESS) {
  3270. ql_dbg(ql_dbg_init, vha, 0x00b3,
  3271. "Done wait for "
  3272. "pending commands.\n");
  3273. }
  3274. }
  3275. }
  3276. /* Minidump related functions */
  3277. static int
  3278. qla82xx_minidump_process_control(scsi_qla_host_t *vha,
  3279. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3280. {
  3281. struct qla_hw_data *ha = vha->hw;
  3282. struct qla82xx_md_entry_crb *crb_entry;
  3283. uint32_t read_value, opcode, poll_time;
  3284. uint32_t addr, index, crb_addr;
  3285. unsigned long wtime;
  3286. struct qla82xx_md_template_hdr *tmplt_hdr;
  3287. uint32_t rval = QLA_SUCCESS;
  3288. int i;
  3289. tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr;
  3290. crb_entry = (struct qla82xx_md_entry_crb *)entry_hdr;
  3291. crb_addr = crb_entry->addr;
  3292. for (i = 0; i < crb_entry->op_count; i++) {
  3293. opcode = crb_entry->crb_ctrl.opcode;
  3294. if (opcode & QLA82XX_DBG_OPCODE_WR) {
  3295. qla82xx_md_rw_32(ha, crb_addr,
  3296. crb_entry->value_1, 1);
  3297. opcode &= ~QLA82XX_DBG_OPCODE_WR;
  3298. }
  3299. if (opcode & QLA82XX_DBG_OPCODE_RW) {
  3300. read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
  3301. qla82xx_md_rw_32(ha, crb_addr, read_value, 1);
  3302. opcode &= ~QLA82XX_DBG_OPCODE_RW;
  3303. }
  3304. if (opcode & QLA82XX_DBG_OPCODE_AND) {
  3305. read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
  3306. read_value &= crb_entry->value_2;
  3307. opcode &= ~QLA82XX_DBG_OPCODE_AND;
  3308. if (opcode & QLA82XX_DBG_OPCODE_OR) {
  3309. read_value |= crb_entry->value_3;
  3310. opcode &= ~QLA82XX_DBG_OPCODE_OR;
  3311. }
  3312. qla82xx_md_rw_32(ha, crb_addr, read_value, 1);
  3313. }
  3314. if (opcode & QLA82XX_DBG_OPCODE_OR) {
  3315. read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
  3316. read_value |= crb_entry->value_3;
  3317. qla82xx_md_rw_32(ha, crb_addr, read_value, 1);
  3318. opcode &= ~QLA82XX_DBG_OPCODE_OR;
  3319. }
  3320. if (opcode & QLA82XX_DBG_OPCODE_POLL) {
  3321. poll_time = crb_entry->crb_strd.poll_timeout;
  3322. wtime = jiffies + poll_time;
  3323. read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0);
  3324. do {
  3325. if ((read_value & crb_entry->value_2)
  3326. == crb_entry->value_1)
  3327. break;
  3328. else if (time_after_eq(jiffies, wtime)) {
  3329. /* capturing dump failed */
  3330. rval = QLA_FUNCTION_FAILED;
  3331. break;
  3332. } else
  3333. read_value = qla82xx_md_rw_32(ha,
  3334. crb_addr, 0, 0);
  3335. } while (1);
  3336. opcode &= ~QLA82XX_DBG_OPCODE_POLL;
  3337. }
  3338. if (opcode & QLA82XX_DBG_OPCODE_RDSTATE) {
  3339. if (crb_entry->crb_strd.state_index_a) {
  3340. index = crb_entry->crb_strd.state_index_a;
  3341. addr = tmplt_hdr->saved_state_array[index];
  3342. } else
  3343. addr = crb_addr;
  3344. read_value = qla82xx_md_rw_32(ha, addr, 0, 0);
  3345. index = crb_entry->crb_ctrl.state_index_v;
  3346. tmplt_hdr->saved_state_array[index] = read_value;
  3347. opcode &= ~QLA82XX_DBG_OPCODE_RDSTATE;
  3348. }
  3349. if (opcode & QLA82XX_DBG_OPCODE_WRSTATE) {
  3350. if (crb_entry->crb_strd.state_index_a) {
  3351. index = crb_entry->crb_strd.state_index_a;
  3352. addr = tmplt_hdr->saved_state_array[index];
  3353. } else
  3354. addr = crb_addr;
  3355. if (crb_entry->crb_ctrl.state_index_v) {
  3356. index = crb_entry->crb_ctrl.state_index_v;
  3357. read_value =
  3358. tmplt_hdr->saved_state_array[index];
  3359. } else
  3360. read_value = crb_entry->value_1;
  3361. qla82xx_md_rw_32(ha, addr, read_value, 1);
  3362. opcode &= ~QLA82XX_DBG_OPCODE_WRSTATE;
  3363. }
  3364. if (opcode & QLA82XX_DBG_OPCODE_MDSTATE) {
  3365. index = crb_entry->crb_ctrl.state_index_v;
  3366. read_value = tmplt_hdr->saved_state_array[index];
  3367. read_value <<= crb_entry->crb_ctrl.shl;
  3368. read_value >>= crb_entry->crb_ctrl.shr;
  3369. if (crb_entry->value_2)
  3370. read_value &= crb_entry->value_2;
  3371. read_value |= crb_entry->value_3;
  3372. read_value += crb_entry->value_1;
  3373. tmplt_hdr->saved_state_array[index] = read_value;
  3374. opcode &= ~QLA82XX_DBG_OPCODE_MDSTATE;
  3375. }
  3376. crb_addr += crb_entry->crb_strd.addr_stride;
  3377. }
  3378. return rval;
  3379. }
  3380. static void
  3381. qla82xx_minidump_process_rdocm(scsi_qla_host_t *vha,
  3382. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3383. {
  3384. struct qla_hw_data *ha = vha->hw;
  3385. uint32_t r_addr, r_stride, loop_cnt, i, r_value;
  3386. struct qla82xx_md_entry_rdocm *ocm_hdr;
  3387. uint32_t *data_ptr = *d_ptr;
  3388. ocm_hdr = (struct qla82xx_md_entry_rdocm *)entry_hdr;
  3389. r_addr = ocm_hdr->read_addr;
  3390. r_stride = ocm_hdr->read_addr_stride;
  3391. loop_cnt = ocm_hdr->op_count;
  3392. for (i = 0; i < loop_cnt; i++) {
  3393. r_value = RD_REG_DWORD(r_addr + ha->nx_pcibase);
  3394. *data_ptr++ = cpu_to_le32(r_value);
  3395. r_addr += r_stride;
  3396. }
  3397. *d_ptr = data_ptr;
  3398. }
  3399. static void
  3400. qla82xx_minidump_process_rdmux(scsi_qla_host_t *vha,
  3401. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3402. {
  3403. struct qla_hw_data *ha = vha->hw;
  3404. uint32_t r_addr, s_stride, s_addr, s_value, loop_cnt, i, r_value;
  3405. struct qla82xx_md_entry_mux *mux_hdr;
  3406. uint32_t *data_ptr = *d_ptr;
  3407. mux_hdr = (struct qla82xx_md_entry_mux *)entry_hdr;
  3408. r_addr = mux_hdr->read_addr;
  3409. s_addr = mux_hdr->select_addr;
  3410. s_stride = mux_hdr->select_value_stride;
  3411. s_value = mux_hdr->select_value;
  3412. loop_cnt = mux_hdr->op_count;
  3413. for (i = 0; i < loop_cnt; i++) {
  3414. qla82xx_md_rw_32(ha, s_addr, s_value, 1);
  3415. r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0);
  3416. *data_ptr++ = cpu_to_le32(s_value);
  3417. *data_ptr++ = cpu_to_le32(r_value);
  3418. s_value += s_stride;
  3419. }
  3420. *d_ptr = data_ptr;
  3421. }
  3422. static void
  3423. qla82xx_minidump_process_rdcrb(scsi_qla_host_t *vha,
  3424. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3425. {
  3426. struct qla_hw_data *ha = vha->hw;
  3427. uint32_t r_addr, r_stride, loop_cnt, i, r_value;
  3428. struct qla82xx_md_entry_crb *crb_hdr;
  3429. uint32_t *data_ptr = *d_ptr;
  3430. crb_hdr = (struct qla82xx_md_entry_crb *)entry_hdr;
  3431. r_addr = crb_hdr->addr;
  3432. r_stride = crb_hdr->crb_strd.addr_stride;
  3433. loop_cnt = crb_hdr->op_count;
  3434. for (i = 0; i < loop_cnt; i++) {
  3435. r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0);
  3436. *data_ptr++ = cpu_to_le32(r_addr);
  3437. *data_ptr++ = cpu_to_le32(r_value);
  3438. r_addr += r_stride;
  3439. }
  3440. *d_ptr = data_ptr;
  3441. }
  3442. static int
  3443. qla82xx_minidump_process_l2tag(scsi_qla_host_t *vha,
  3444. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3445. {
  3446. struct qla_hw_data *ha = vha->hw;
  3447. uint32_t addr, r_addr, c_addr, t_r_addr;
  3448. uint32_t i, k, loop_count, t_value, r_cnt, r_value;
  3449. unsigned long p_wait, w_time, p_mask;
  3450. uint32_t c_value_w, c_value_r;
  3451. struct qla82xx_md_entry_cache *cache_hdr;
  3452. int rval = QLA_FUNCTION_FAILED;
  3453. uint32_t *data_ptr = *d_ptr;
  3454. cache_hdr = (struct qla82xx_md_entry_cache *)entry_hdr;
  3455. loop_count = cache_hdr->op_count;
  3456. r_addr = cache_hdr->read_addr;
  3457. c_addr = cache_hdr->control_addr;
  3458. c_value_w = cache_hdr->cache_ctrl.write_value;
  3459. t_r_addr = cache_hdr->tag_reg_addr;
  3460. t_value = cache_hdr->addr_ctrl.init_tag_value;
  3461. r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
  3462. p_wait = cache_hdr->cache_ctrl.poll_wait;
  3463. p_mask = cache_hdr->cache_ctrl.poll_mask;
  3464. for (i = 0; i < loop_count; i++) {
  3465. qla82xx_md_rw_32(ha, t_r_addr, t_value, 1);
  3466. if (c_value_w)
  3467. qla82xx_md_rw_32(ha, c_addr, c_value_w, 1);
  3468. if (p_mask) {
  3469. w_time = jiffies + p_wait;
  3470. do {
  3471. c_value_r = qla82xx_md_rw_32(ha, c_addr, 0, 0);
  3472. if ((c_value_r & p_mask) == 0)
  3473. break;
  3474. else if (time_after_eq(jiffies, w_time)) {
  3475. /* capturing dump failed */
  3476. ql_dbg(ql_dbg_p3p, vha, 0xb032,
  3477. "c_value_r: 0x%x, poll_mask: 0x%lx, "
  3478. "w_time: 0x%lx\n",
  3479. c_value_r, p_mask, w_time);
  3480. return rval;
  3481. }
  3482. } while (1);
  3483. }
  3484. addr = r_addr;
  3485. for (k = 0; k < r_cnt; k++) {
  3486. r_value = qla82xx_md_rw_32(ha, addr, 0, 0);
  3487. *data_ptr++ = cpu_to_le32(r_value);
  3488. addr += cache_hdr->read_ctrl.read_addr_stride;
  3489. }
  3490. t_value += cache_hdr->addr_ctrl.tag_value_stride;
  3491. }
  3492. *d_ptr = data_ptr;
  3493. return QLA_SUCCESS;
  3494. }
  3495. static void
  3496. qla82xx_minidump_process_l1cache(scsi_qla_host_t *vha,
  3497. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3498. {
  3499. struct qla_hw_data *ha = vha->hw;
  3500. uint32_t addr, r_addr, c_addr, t_r_addr;
  3501. uint32_t i, k, loop_count, t_value, r_cnt, r_value;
  3502. uint32_t c_value_w;
  3503. struct qla82xx_md_entry_cache *cache_hdr;
  3504. uint32_t *data_ptr = *d_ptr;
  3505. cache_hdr = (struct qla82xx_md_entry_cache *)entry_hdr;
  3506. loop_count = cache_hdr->op_count;
  3507. r_addr = cache_hdr->read_addr;
  3508. c_addr = cache_hdr->control_addr;
  3509. c_value_w = cache_hdr->cache_ctrl.write_value;
  3510. t_r_addr = cache_hdr->tag_reg_addr;
  3511. t_value = cache_hdr->addr_ctrl.init_tag_value;
  3512. r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
  3513. for (i = 0; i < loop_count; i++) {
  3514. qla82xx_md_rw_32(ha, t_r_addr, t_value, 1);
  3515. qla82xx_md_rw_32(ha, c_addr, c_value_w, 1);
  3516. addr = r_addr;
  3517. for (k = 0; k < r_cnt; k++) {
  3518. r_value = qla82xx_md_rw_32(ha, addr, 0, 0);
  3519. *data_ptr++ = cpu_to_le32(r_value);
  3520. addr += cache_hdr->read_ctrl.read_addr_stride;
  3521. }
  3522. t_value += cache_hdr->addr_ctrl.tag_value_stride;
  3523. }
  3524. *d_ptr = data_ptr;
  3525. }
  3526. static void
  3527. qla82xx_minidump_process_queue(scsi_qla_host_t *vha,
  3528. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3529. {
  3530. struct qla_hw_data *ha = vha->hw;
  3531. uint32_t s_addr, r_addr;
  3532. uint32_t r_stride, r_value, r_cnt, qid = 0;
  3533. uint32_t i, k, loop_cnt;
  3534. struct qla82xx_md_entry_queue *q_hdr;
  3535. uint32_t *data_ptr = *d_ptr;
  3536. q_hdr = (struct qla82xx_md_entry_queue *)entry_hdr;
  3537. s_addr = q_hdr->select_addr;
  3538. r_cnt = q_hdr->rd_strd.read_addr_cnt;
  3539. r_stride = q_hdr->rd_strd.read_addr_stride;
  3540. loop_cnt = q_hdr->op_count;
  3541. for (i = 0; i < loop_cnt; i++) {
  3542. qla82xx_md_rw_32(ha, s_addr, qid, 1);
  3543. r_addr = q_hdr->read_addr;
  3544. for (k = 0; k < r_cnt; k++) {
  3545. r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0);
  3546. *data_ptr++ = cpu_to_le32(r_value);
  3547. r_addr += r_stride;
  3548. }
  3549. qid += q_hdr->q_strd.queue_id_stride;
  3550. }
  3551. *d_ptr = data_ptr;
  3552. }
  3553. static void
  3554. qla82xx_minidump_process_rdrom(scsi_qla_host_t *vha,
  3555. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3556. {
  3557. struct qla_hw_data *ha = vha->hw;
  3558. uint32_t r_addr, r_value;
  3559. uint32_t i, loop_cnt;
  3560. struct qla82xx_md_entry_rdrom *rom_hdr;
  3561. uint32_t *data_ptr = *d_ptr;
  3562. rom_hdr = (struct qla82xx_md_entry_rdrom *)entry_hdr;
  3563. r_addr = rom_hdr->read_addr;
  3564. loop_cnt = rom_hdr->read_data_size/sizeof(uint32_t);
  3565. for (i = 0; i < loop_cnt; i++) {
  3566. qla82xx_md_rw_32(ha, MD_DIRECT_ROM_WINDOW,
  3567. (r_addr & 0xFFFF0000), 1);
  3568. r_value = qla82xx_md_rw_32(ha,
  3569. MD_DIRECT_ROM_READ_BASE +
  3570. (r_addr & 0x0000FFFF), 0, 0);
  3571. *data_ptr++ = cpu_to_le32(r_value);
  3572. r_addr += sizeof(uint32_t);
  3573. }
  3574. *d_ptr = data_ptr;
  3575. }
  3576. static int
  3577. qla82xx_minidump_process_rdmem(scsi_qla_host_t *vha,
  3578. qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr)
  3579. {
  3580. struct qla_hw_data *ha = vha->hw;
  3581. uint32_t r_addr, r_value, r_data;
  3582. uint32_t i, j, loop_cnt;
  3583. struct qla82xx_md_entry_rdmem *m_hdr;
  3584. unsigned long flags;
  3585. int rval = QLA_FUNCTION_FAILED;
  3586. uint32_t *data_ptr = *d_ptr;
  3587. m_hdr = (struct qla82xx_md_entry_rdmem *)entry_hdr;
  3588. r_addr = m_hdr->read_addr;
  3589. loop_cnt = m_hdr->read_data_size/16;
  3590. if (r_addr & 0xf) {
  3591. ql_log(ql_log_warn, vha, 0xb033,
  3592. "Read addr 0x%x not 16 bytes aligned\n", r_addr);
  3593. return rval;
  3594. }
  3595. if (m_hdr->read_data_size % 16) {
  3596. ql_log(ql_log_warn, vha, 0xb034,
  3597. "Read data[0x%x] not multiple of 16 bytes\n",
  3598. m_hdr->read_data_size);
  3599. return rval;
  3600. }
  3601. ql_dbg(ql_dbg_p3p, vha, 0xb035,
  3602. "[%s]: rdmem_addr: 0x%x, read_data_size: 0x%x, loop_cnt: 0x%x\n",
  3603. __func__, r_addr, m_hdr->read_data_size, loop_cnt);
  3604. write_lock_irqsave(&ha->hw_lock, flags);
  3605. for (i = 0; i < loop_cnt; i++) {
  3606. qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_ADDR_LO, r_addr, 1);
  3607. r_value = 0;
  3608. qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_ADDR_HI, r_value, 1);
  3609. r_value = MIU_TA_CTL_ENABLE;
  3610. qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_CTRL, r_value, 1);
  3611. r_value = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  3612. qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_CTRL, r_value, 1);
  3613. for (j = 0; j < MAX_CTL_CHECK; j++) {
  3614. r_value = qla82xx_md_rw_32(ha,
  3615. MD_MIU_TEST_AGT_CTRL, 0, 0);
  3616. if ((r_value & MIU_TA_CTL_BUSY) == 0)
  3617. break;
  3618. }
  3619. if (j >= MAX_CTL_CHECK) {
  3620. printk_ratelimited(KERN_ERR
  3621. "failed to read through agent\n");
  3622. write_unlock_irqrestore(&ha->hw_lock, flags);
  3623. return rval;
  3624. }
  3625. for (j = 0; j < 4; j++) {
  3626. r_data = qla82xx_md_rw_32(ha,
  3627. MD_MIU_TEST_AGT_RDDATA[j], 0, 0);
  3628. *data_ptr++ = cpu_to_le32(r_data);
  3629. }
  3630. r_addr += 16;
  3631. }
  3632. write_unlock_irqrestore(&ha->hw_lock, flags);
  3633. *d_ptr = data_ptr;
  3634. return QLA_SUCCESS;
  3635. }
  3636. int
  3637. qla82xx_validate_template_chksum(scsi_qla_host_t *vha)
  3638. {
  3639. struct qla_hw_data *ha = vha->hw;
  3640. uint64_t chksum = 0;
  3641. uint32_t *d_ptr = (uint32_t *)ha->md_tmplt_hdr;
  3642. int count = ha->md_template_size/sizeof(uint32_t);
  3643. while (count-- > 0)
  3644. chksum += *d_ptr++;
  3645. while (chksum >> 32)
  3646. chksum = (chksum & 0xFFFFFFFF) + (chksum >> 32);
  3647. return ~chksum;
  3648. }
  3649. static void
  3650. qla82xx_mark_entry_skipped(scsi_qla_host_t *vha,
  3651. qla82xx_md_entry_hdr_t *entry_hdr, int index)
  3652. {
  3653. entry_hdr->d_ctrl.driver_flags |= QLA82XX_DBG_SKIPPED_FLAG;
  3654. ql_dbg(ql_dbg_p3p, vha, 0xb036,
  3655. "Skipping entry[%d]: "
  3656. "ETYPE[0x%x]-ELEVEL[0x%x]\n",
  3657. index, entry_hdr->entry_type,
  3658. entry_hdr->d_ctrl.entry_capture_mask);
  3659. }
  3660. int
  3661. qla82xx_md_collect(scsi_qla_host_t *vha)
  3662. {
  3663. struct qla_hw_data *ha = vha->hw;
  3664. int no_entry_hdr = 0;
  3665. qla82xx_md_entry_hdr_t *entry_hdr;
  3666. struct qla82xx_md_template_hdr *tmplt_hdr;
  3667. uint32_t *data_ptr;
  3668. uint32_t total_data_size = 0, f_capture_mask, data_collected = 0;
  3669. int i = 0, rval = QLA_FUNCTION_FAILED;
  3670. tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr;
  3671. data_ptr = (uint32_t *)ha->md_dump;
  3672. if (ha->fw_dumped) {
  3673. ql_log(ql_log_warn, vha, 0xb037,
  3674. "Firmware has been previously dumped (%p) "
  3675. "-- ignoring request.\n", ha->fw_dump);
  3676. goto md_failed;
  3677. }
  3678. ha->fw_dumped = 0;
  3679. if (!ha->md_tmplt_hdr || !ha->md_dump) {
  3680. ql_log(ql_log_warn, vha, 0xb038,
  3681. "Memory not allocated for minidump capture\n");
  3682. goto md_failed;
  3683. }
  3684. if (ha->flags.isp82xx_no_md_cap) {
  3685. ql_log(ql_log_warn, vha, 0xb054,
  3686. "Forced reset from application, "
  3687. "ignore minidump capture\n");
  3688. ha->flags.isp82xx_no_md_cap = 0;
  3689. goto md_failed;
  3690. }
  3691. if (qla82xx_validate_template_chksum(vha)) {
  3692. ql_log(ql_log_info, vha, 0xb039,
  3693. "Template checksum validation error\n");
  3694. goto md_failed;
  3695. }
  3696. no_entry_hdr = tmplt_hdr->num_of_entries;
  3697. ql_dbg(ql_dbg_p3p, vha, 0xb03a,
  3698. "No of entry headers in Template: 0x%x\n", no_entry_hdr);
  3699. ql_dbg(ql_dbg_p3p, vha, 0xb03b,
  3700. "Capture Mask obtained: 0x%x\n", tmplt_hdr->capture_debug_level);
  3701. f_capture_mask = tmplt_hdr->capture_debug_level & 0xFF;
  3702. /* Validate whether required debug level is set */
  3703. if ((f_capture_mask & 0x3) != 0x3) {
  3704. ql_log(ql_log_warn, vha, 0xb03c,
  3705. "Minimum required capture mask[0x%x] level not set\n",
  3706. f_capture_mask);
  3707. goto md_failed;
  3708. }
  3709. tmplt_hdr->driver_capture_mask = ql2xmdcapmask;
  3710. tmplt_hdr->driver_info[0] = vha->host_no;
  3711. tmplt_hdr->driver_info[1] = (QLA_DRIVER_MAJOR_VER << 24) |
  3712. (QLA_DRIVER_MINOR_VER << 16) | (QLA_DRIVER_PATCH_VER << 8) |
  3713. QLA_DRIVER_BETA_VER;
  3714. total_data_size = ha->md_dump_size;
  3715. ql_dbg(ql_dbg_p3p, vha, 0xb03d,
  3716. "Total minidump data_size 0x%x to be captured\n", total_data_size);
  3717. /* Check whether template obtained is valid */
  3718. if (tmplt_hdr->entry_type != QLA82XX_TLHDR) {
  3719. ql_log(ql_log_warn, vha, 0xb04e,
  3720. "Bad template header entry type: 0x%x obtained\n",
  3721. tmplt_hdr->entry_type);
  3722. goto md_failed;
  3723. }
  3724. entry_hdr = (qla82xx_md_entry_hdr_t *) \
  3725. (((uint8_t *)ha->md_tmplt_hdr) + tmplt_hdr->first_entry_offset);
  3726. /* Walk through the entry headers */
  3727. for (i = 0; i < no_entry_hdr; i++) {
  3728. if (data_collected > total_data_size) {
  3729. ql_log(ql_log_warn, vha, 0xb03e,
  3730. "More MiniDump data collected: [0x%x]\n",
  3731. data_collected);
  3732. goto md_failed;
  3733. }
  3734. if (!(entry_hdr->d_ctrl.entry_capture_mask &
  3735. ql2xmdcapmask)) {
  3736. entry_hdr->d_ctrl.driver_flags |=
  3737. QLA82XX_DBG_SKIPPED_FLAG;
  3738. ql_dbg(ql_dbg_p3p, vha, 0xb03f,
  3739. "Skipping entry[%d]: "
  3740. "ETYPE[0x%x]-ELEVEL[0x%x]\n",
  3741. i, entry_hdr->entry_type,
  3742. entry_hdr->d_ctrl.entry_capture_mask);
  3743. goto skip_nxt_entry;
  3744. }
  3745. ql_dbg(ql_dbg_p3p, vha, 0xb040,
  3746. "[%s]: data ptr[%d]: %p, entry_hdr: %p\n"
  3747. "entry_type: 0x%x, captrue_mask: 0x%x\n",
  3748. __func__, i, data_ptr, entry_hdr,
  3749. entry_hdr->entry_type,
  3750. entry_hdr->d_ctrl.entry_capture_mask);
  3751. ql_dbg(ql_dbg_p3p, vha, 0xb041,
  3752. "Data collected: [0x%x], Dump size left:[0x%x]\n",
  3753. data_collected, (ha->md_dump_size - data_collected));
  3754. /* Decode the entry type and take
  3755. * required action to capture debug data */
  3756. switch (entry_hdr->entry_type) {
  3757. case QLA82XX_RDEND:
  3758. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3759. break;
  3760. case QLA82XX_CNTRL:
  3761. rval = qla82xx_minidump_process_control(vha,
  3762. entry_hdr, &data_ptr);
  3763. if (rval != QLA_SUCCESS) {
  3764. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3765. goto md_failed;
  3766. }
  3767. break;
  3768. case QLA82XX_RDCRB:
  3769. qla82xx_minidump_process_rdcrb(vha,
  3770. entry_hdr, &data_ptr);
  3771. break;
  3772. case QLA82XX_RDMEM:
  3773. rval = qla82xx_minidump_process_rdmem(vha,
  3774. entry_hdr, &data_ptr);
  3775. if (rval != QLA_SUCCESS) {
  3776. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3777. goto md_failed;
  3778. }
  3779. break;
  3780. case QLA82XX_BOARD:
  3781. case QLA82XX_RDROM:
  3782. qla82xx_minidump_process_rdrom(vha,
  3783. entry_hdr, &data_ptr);
  3784. break;
  3785. case QLA82XX_L2DTG:
  3786. case QLA82XX_L2ITG:
  3787. case QLA82XX_L2DAT:
  3788. case QLA82XX_L2INS:
  3789. rval = qla82xx_minidump_process_l2tag(vha,
  3790. entry_hdr, &data_ptr);
  3791. if (rval != QLA_SUCCESS) {
  3792. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3793. goto md_failed;
  3794. }
  3795. break;
  3796. case QLA82XX_L1DAT:
  3797. case QLA82XX_L1INS:
  3798. qla82xx_minidump_process_l1cache(vha,
  3799. entry_hdr, &data_ptr);
  3800. break;
  3801. case QLA82XX_RDOCM:
  3802. qla82xx_minidump_process_rdocm(vha,
  3803. entry_hdr, &data_ptr);
  3804. break;
  3805. case QLA82XX_RDMUX:
  3806. qla82xx_minidump_process_rdmux(vha,
  3807. entry_hdr, &data_ptr);
  3808. break;
  3809. case QLA82XX_QUEUE:
  3810. qla82xx_minidump_process_queue(vha,
  3811. entry_hdr, &data_ptr);
  3812. break;
  3813. case QLA82XX_RDNOP:
  3814. default:
  3815. qla82xx_mark_entry_skipped(vha, entry_hdr, i);
  3816. break;
  3817. }
  3818. ql_dbg(ql_dbg_p3p, vha, 0xb042,
  3819. "[%s]: data ptr[%d]: %p\n", __func__, i, data_ptr);
  3820. data_collected = (uint8_t *)data_ptr -
  3821. (uint8_t *)ha->md_dump;
  3822. skip_nxt_entry:
  3823. entry_hdr = (qla82xx_md_entry_hdr_t *) \
  3824. (((uint8_t *)entry_hdr) + entry_hdr->entry_size);
  3825. }
  3826. if (data_collected != total_data_size) {
  3827. ql_dbg(ql_dbg_p3p, vha, 0xb043,
  3828. "MiniDump data mismatch: Data collected: [0x%x],"
  3829. "total_data_size:[0x%x]\n",
  3830. data_collected, total_data_size);
  3831. goto md_failed;
  3832. }
  3833. ql_log(ql_log_info, vha, 0xb044,
  3834. "Firmware dump saved to temp buffer (%ld/%p %ld/%p).\n",
  3835. vha->host_no, ha->md_tmplt_hdr, vha->host_no, ha->md_dump);
  3836. ha->fw_dumped = 1;
  3837. qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
  3838. md_failed:
  3839. return rval;
  3840. }
  3841. int
  3842. qla82xx_md_alloc(scsi_qla_host_t *vha)
  3843. {
  3844. struct qla_hw_data *ha = vha->hw;
  3845. int i, k;
  3846. struct qla82xx_md_template_hdr *tmplt_hdr;
  3847. tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr;
  3848. if (ql2xmdcapmask < 0x3 || ql2xmdcapmask > 0x7F) {
  3849. ql2xmdcapmask = tmplt_hdr->capture_debug_level & 0xFF;
  3850. ql_log(ql_log_info, vha, 0xb045,
  3851. "Forcing driver capture mask to firmware default capture mask: 0x%x.\n",
  3852. ql2xmdcapmask);
  3853. }
  3854. for (i = 0x2, k = 1; (i & QLA82XX_DEFAULT_CAP_MASK); i <<= 1, k++) {
  3855. if (i & ql2xmdcapmask)
  3856. ha->md_dump_size += tmplt_hdr->capture_size_array[k];
  3857. }
  3858. if (ha->md_dump) {
  3859. ql_log(ql_log_warn, vha, 0xb046,
  3860. "Firmware dump previously allocated.\n");
  3861. return 1;
  3862. }
  3863. ha->md_dump = vmalloc(ha->md_dump_size);
  3864. if (ha->md_dump == NULL) {
  3865. ql_log(ql_log_warn, vha, 0xb047,
  3866. "Unable to allocate memory for Minidump size "
  3867. "(0x%x).\n", ha->md_dump_size);
  3868. return 1;
  3869. }
  3870. return 0;
  3871. }
  3872. void
  3873. qla82xx_md_free(scsi_qla_host_t *vha)
  3874. {
  3875. struct qla_hw_data *ha = vha->hw;
  3876. /* Release the template header allocated */
  3877. if (ha->md_tmplt_hdr) {
  3878. ql_log(ql_log_info, vha, 0xb048,
  3879. "Free MiniDump template: %p, size (%d KB)\n",
  3880. ha->md_tmplt_hdr, ha->md_template_size / 1024);
  3881. dma_free_coherent(&ha->pdev->dev, ha->md_template_size,
  3882. ha->md_tmplt_hdr, ha->md_tmplt_hdr_dma);
  3883. ha->md_tmplt_hdr = NULL;
  3884. }
  3885. /* Release the template data buffer allocated */
  3886. if (ha->md_dump) {
  3887. ql_log(ql_log_info, vha, 0xb049,
  3888. "Free MiniDump memory: %p, size (%d KB)\n",
  3889. ha->md_dump, ha->md_dump_size / 1024);
  3890. vfree(ha->md_dump);
  3891. ha->md_dump_size = 0;
  3892. ha->md_dump = NULL;
  3893. }
  3894. }
  3895. void
  3896. qla82xx_md_prep(scsi_qla_host_t *vha)
  3897. {
  3898. struct qla_hw_data *ha = vha->hw;
  3899. int rval;
  3900. /* Get Minidump template size */
  3901. rval = qla82xx_md_get_template_size(vha);
  3902. if (rval == QLA_SUCCESS) {
  3903. ql_log(ql_log_info, vha, 0xb04a,
  3904. "MiniDump Template size obtained (%d KB)\n",
  3905. ha->md_template_size / 1024);
  3906. /* Get Minidump template */
  3907. if (IS_QLA8044(ha))
  3908. rval = qla8044_md_get_template(vha);
  3909. else
  3910. rval = qla82xx_md_get_template(vha);
  3911. if (rval == QLA_SUCCESS) {
  3912. ql_dbg(ql_dbg_p3p, vha, 0xb04b,
  3913. "MiniDump Template obtained\n");
  3914. /* Allocate memory for minidump */
  3915. rval = qla82xx_md_alloc(vha);
  3916. if (rval == QLA_SUCCESS)
  3917. ql_log(ql_log_info, vha, 0xb04c,
  3918. "MiniDump memory allocated (%d KB)\n",
  3919. ha->md_dump_size / 1024);
  3920. else {
  3921. ql_log(ql_log_info, vha, 0xb04d,
  3922. "Free MiniDump template: %p, size: (%d KB)\n",
  3923. ha->md_tmplt_hdr,
  3924. ha->md_template_size / 1024);
  3925. dma_free_coherent(&ha->pdev->dev,
  3926. ha->md_template_size,
  3927. ha->md_tmplt_hdr, ha->md_tmplt_hdr_dma);
  3928. ha->md_tmplt_hdr = NULL;
  3929. }
  3930. }
  3931. }
  3932. }
  3933. int
  3934. qla82xx_beacon_on(struct scsi_qla_host *vha)
  3935. {
  3936. int rval;
  3937. struct qla_hw_data *ha = vha->hw;
  3938. qla82xx_idc_lock(ha);
  3939. rval = qla82xx_mbx_beacon_ctl(vha, 1);
  3940. if (rval) {
  3941. ql_log(ql_log_warn, vha, 0xb050,
  3942. "mbx set led config failed in %s\n", __func__);
  3943. goto exit;
  3944. }
  3945. ha->beacon_blink_led = 1;
  3946. exit:
  3947. qla82xx_idc_unlock(ha);
  3948. return rval;
  3949. }
  3950. int
  3951. qla82xx_beacon_off(struct scsi_qla_host *vha)
  3952. {
  3953. int rval;
  3954. struct qla_hw_data *ha = vha->hw;
  3955. qla82xx_idc_lock(ha);
  3956. rval = qla82xx_mbx_beacon_ctl(vha, 0);
  3957. if (rval) {
  3958. ql_log(ql_log_warn, vha, 0xb051,
  3959. "mbx set led config failed in %s\n", __func__);
  3960. goto exit;
  3961. }
  3962. ha->beacon_blink_led = 0;
  3963. exit:
  3964. qla82xx_idc_unlock(ha);
  3965. return rval;
  3966. }
  3967. void
  3968. qla82xx_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  3969. {
  3970. struct qla_hw_data *ha = vha->hw;
  3971. if (!ha->allow_cna_fw_dump)
  3972. return;
  3973. scsi_block_requests(vha->host);
  3974. ha->flags.isp82xx_no_md_cap = 1;
  3975. qla82xx_idc_lock(ha);
  3976. qla82xx_set_reset_owner(vha);
  3977. qla82xx_idc_unlock(ha);
  3978. qla2x00_wait_for_chip_reset(vha);
  3979. scsi_unblock_requests(vha->host);
  3980. }