qla_nx2.c 107 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2014 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include <linux/vmalloc.h>
  8. #include <linux/delay.h>
  9. #include "qla_def.h"
  10. #include "qla_gbl.h"
  11. #include <linux/delay.h>
  12. #define TIMEOUT_100_MS 100
  13. /* 8044 Flash Read/Write functions */
  14. uint32_t
  15. qla8044_rd_reg(struct qla_hw_data *ha, ulong addr)
  16. {
  17. return readl((void __iomem *) (ha->nx_pcibase + addr));
  18. }
  19. void
  20. qla8044_wr_reg(struct qla_hw_data *ha, ulong addr, uint32_t val)
  21. {
  22. writel(val, (void __iomem *)((ha)->nx_pcibase + addr));
  23. }
  24. int
  25. qla8044_rd_direct(struct scsi_qla_host *vha,
  26. const uint32_t crb_reg)
  27. {
  28. struct qla_hw_data *ha = vha->hw;
  29. if (crb_reg < CRB_REG_INDEX_MAX)
  30. return qla8044_rd_reg(ha, qla8044_reg_tbl[crb_reg]);
  31. else
  32. return QLA_FUNCTION_FAILED;
  33. }
  34. void
  35. qla8044_wr_direct(struct scsi_qla_host *vha,
  36. const uint32_t crb_reg,
  37. const uint32_t value)
  38. {
  39. struct qla_hw_data *ha = vha->hw;
  40. if (crb_reg < CRB_REG_INDEX_MAX)
  41. qla8044_wr_reg(ha, qla8044_reg_tbl[crb_reg], value);
  42. }
  43. static int
  44. qla8044_set_win_base(scsi_qla_host_t *vha, uint32_t addr)
  45. {
  46. uint32_t val;
  47. int ret_val = QLA_SUCCESS;
  48. struct qla_hw_data *ha = vha->hw;
  49. qla8044_wr_reg(ha, QLA8044_CRB_WIN_FUNC(ha->portnum), addr);
  50. val = qla8044_rd_reg(ha, QLA8044_CRB_WIN_FUNC(ha->portnum));
  51. if (val != addr) {
  52. ql_log(ql_log_warn, vha, 0xb087,
  53. "%s: Failed to set register window : "
  54. "addr written 0x%x, read 0x%x!\n",
  55. __func__, addr, val);
  56. ret_val = QLA_FUNCTION_FAILED;
  57. }
  58. return ret_val;
  59. }
  60. static int
  61. qla8044_rd_reg_indirect(scsi_qla_host_t *vha, uint32_t addr, uint32_t *data)
  62. {
  63. int ret_val = QLA_SUCCESS;
  64. struct qla_hw_data *ha = vha->hw;
  65. ret_val = qla8044_set_win_base(vha, addr);
  66. if (!ret_val)
  67. *data = qla8044_rd_reg(ha, QLA8044_WILDCARD);
  68. else
  69. ql_log(ql_log_warn, vha, 0xb088,
  70. "%s: failed read of addr 0x%x!\n", __func__, addr);
  71. return ret_val;
  72. }
  73. static int
  74. qla8044_wr_reg_indirect(scsi_qla_host_t *vha, uint32_t addr, uint32_t data)
  75. {
  76. int ret_val = QLA_SUCCESS;
  77. struct qla_hw_data *ha = vha->hw;
  78. ret_val = qla8044_set_win_base(vha, addr);
  79. if (!ret_val)
  80. qla8044_wr_reg(ha, QLA8044_WILDCARD, data);
  81. else
  82. ql_log(ql_log_warn, vha, 0xb089,
  83. "%s: failed wrt to addr 0x%x, data 0x%x\n",
  84. __func__, addr, data);
  85. return ret_val;
  86. }
  87. /*
  88. * qla8044_read_write_crb_reg - Read from raddr and write value to waddr.
  89. *
  90. * @ha : Pointer to adapter structure
  91. * @raddr : CRB address to read from
  92. * @waddr : CRB address to write to
  93. *
  94. */
  95. static void
  96. qla8044_read_write_crb_reg(struct scsi_qla_host *vha,
  97. uint32_t raddr, uint32_t waddr)
  98. {
  99. uint32_t value;
  100. qla8044_rd_reg_indirect(vha, raddr, &value);
  101. qla8044_wr_reg_indirect(vha, waddr, value);
  102. }
  103. static int
  104. qla8044_poll_wait_for_ready(struct scsi_qla_host *vha, uint32_t addr1,
  105. uint32_t mask)
  106. {
  107. unsigned long timeout;
  108. uint32_t temp;
  109. /* jiffies after 100ms */
  110. timeout = jiffies + msecs_to_jiffies(TIMEOUT_100_MS);
  111. do {
  112. qla8044_rd_reg_indirect(vha, addr1, &temp);
  113. if ((temp & mask) != 0)
  114. break;
  115. if (time_after_eq(jiffies, timeout)) {
  116. ql_log(ql_log_warn, vha, 0xb151,
  117. "Error in processing rdmdio entry\n");
  118. return -1;
  119. }
  120. } while (1);
  121. return 0;
  122. }
  123. static uint32_t
  124. qla8044_ipmdio_rd_reg(struct scsi_qla_host *vha,
  125. uint32_t addr1, uint32_t addr3, uint32_t mask, uint32_t addr)
  126. {
  127. uint32_t temp;
  128. int ret = 0;
  129. ret = qla8044_poll_wait_for_ready(vha, addr1, mask);
  130. if (ret == -1)
  131. return -1;
  132. temp = (0x40000000 | addr);
  133. qla8044_wr_reg_indirect(vha, addr1, temp);
  134. ret = qla8044_poll_wait_for_ready(vha, addr1, mask);
  135. if (ret == -1)
  136. return 0;
  137. qla8044_rd_reg_indirect(vha, addr3, &ret);
  138. return ret;
  139. }
  140. static int
  141. qla8044_poll_wait_ipmdio_bus_idle(struct scsi_qla_host *vha,
  142. uint32_t addr1, uint32_t addr2, uint32_t addr3, uint32_t mask)
  143. {
  144. unsigned long timeout;
  145. uint32_t temp;
  146. /* jiffies after 100 msecs */
  147. timeout = jiffies + msecs_to_jiffies(TIMEOUT_100_MS);
  148. do {
  149. temp = qla8044_ipmdio_rd_reg(vha, addr1, addr3, mask, addr2);
  150. if ((temp & 0x1) != 1)
  151. break;
  152. if (time_after_eq(jiffies, timeout)) {
  153. ql_log(ql_log_warn, vha, 0xb152,
  154. "Error in processing mdiobus idle\n");
  155. return -1;
  156. }
  157. } while (1);
  158. return 0;
  159. }
  160. static int
  161. qla8044_ipmdio_wr_reg(struct scsi_qla_host *vha, uint32_t addr1,
  162. uint32_t addr3, uint32_t mask, uint32_t addr, uint32_t value)
  163. {
  164. int ret = 0;
  165. ret = qla8044_poll_wait_for_ready(vha, addr1, mask);
  166. if (ret == -1)
  167. return -1;
  168. qla8044_wr_reg_indirect(vha, addr3, value);
  169. qla8044_wr_reg_indirect(vha, addr1, addr);
  170. ret = qla8044_poll_wait_for_ready(vha, addr1, mask);
  171. if (ret == -1)
  172. return -1;
  173. return 0;
  174. }
  175. /*
  176. * qla8044_rmw_crb_reg - Read value from raddr, AND with test_mask,
  177. * Shift Left,Right/OR/XOR with values RMW header and write value to waddr.
  178. *
  179. * @vha : Pointer to adapter structure
  180. * @raddr : CRB address to read from
  181. * @waddr : CRB address to write to
  182. * @p_rmw_hdr : header with shift/or/xor values.
  183. *
  184. */
  185. static void
  186. qla8044_rmw_crb_reg(struct scsi_qla_host *vha,
  187. uint32_t raddr, uint32_t waddr, struct qla8044_rmw *p_rmw_hdr)
  188. {
  189. uint32_t value;
  190. if (p_rmw_hdr->index_a)
  191. value = vha->reset_tmplt.array[p_rmw_hdr->index_a];
  192. else
  193. qla8044_rd_reg_indirect(vha, raddr, &value);
  194. value &= p_rmw_hdr->test_mask;
  195. value <<= p_rmw_hdr->shl;
  196. value >>= p_rmw_hdr->shr;
  197. value |= p_rmw_hdr->or_value;
  198. value ^= p_rmw_hdr->xor_value;
  199. qla8044_wr_reg_indirect(vha, waddr, value);
  200. return;
  201. }
  202. static inline void
  203. qla8044_set_qsnt_ready(struct scsi_qla_host *vha)
  204. {
  205. uint32_t qsnt_state;
  206. struct qla_hw_data *ha = vha->hw;
  207. qsnt_state = qla8044_rd_direct(vha, QLA8044_CRB_DRV_STATE_INDEX);
  208. qsnt_state |= (1 << ha->portnum);
  209. qla8044_wr_direct(vha, QLA8044_CRB_DRV_STATE_INDEX, qsnt_state);
  210. ql_log(ql_log_info, vha, 0xb08e, "%s(%ld): qsnt_state: 0x%08x\n",
  211. __func__, vha->host_no, qsnt_state);
  212. }
  213. void
  214. qla8044_clear_qsnt_ready(struct scsi_qla_host *vha)
  215. {
  216. uint32_t qsnt_state;
  217. struct qla_hw_data *ha = vha->hw;
  218. qsnt_state = qla8044_rd_direct(vha, QLA8044_CRB_DRV_STATE_INDEX);
  219. qsnt_state &= ~(1 << ha->portnum);
  220. qla8044_wr_direct(vha, QLA8044_CRB_DRV_STATE_INDEX, qsnt_state);
  221. ql_log(ql_log_info, vha, 0xb08f, "%s(%ld): qsnt_state: 0x%08x\n",
  222. __func__, vha->host_no, qsnt_state);
  223. }
  224. /**
  225. *
  226. * qla8044_lock_recovery - Recovers the idc_lock.
  227. * @ha : Pointer to adapter structure
  228. *
  229. * Lock Recovery Register
  230. * 5-2 Lock recovery owner: Function ID of driver doing lock recovery,
  231. * valid if bits 1..0 are set by driver doing lock recovery.
  232. * 1-0 1 - Driver intends to force unlock the IDC lock.
  233. * 2 - Driver is moving forward to unlock the IDC lock. Driver clears
  234. * this field after force unlocking the IDC lock.
  235. *
  236. * Lock Recovery process
  237. * a. Read the IDC_LOCK_RECOVERY register. If the value in bits 1..0 is
  238. * greater than 0, then wait for the other driver to unlock otherwise
  239. * move to the next step.
  240. * b. Indicate intent to force-unlock by writing 1h to the IDC_LOCK_RECOVERY
  241. * register bits 1..0 and also set the function# in bits 5..2.
  242. * c. Read the IDC_LOCK_RECOVERY register again after a delay of 200ms.
  243. * Wait for the other driver to perform lock recovery if the function
  244. * number in bits 5..2 has changed, otherwise move to the next step.
  245. * d. Write a value of 2h to the IDC_LOCK_RECOVERY register bits 1..0
  246. * leaving your function# in bits 5..2.
  247. * e. Force unlock using the DRIVER_UNLOCK register and immediately clear
  248. * the IDC_LOCK_RECOVERY bits 5..0 by writing 0.
  249. **/
  250. static int
  251. qla8044_lock_recovery(struct scsi_qla_host *vha)
  252. {
  253. uint32_t lock = 0, lockid;
  254. struct qla_hw_data *ha = vha->hw;
  255. lockid = qla8044_rd_reg(ha, QLA8044_DRV_LOCKRECOVERY);
  256. /* Check for other Recovery in progress, go wait */
  257. if ((lockid & IDC_LOCK_RECOVERY_STATE_MASK) != 0)
  258. return QLA_FUNCTION_FAILED;
  259. /* Intent to Recover */
  260. qla8044_wr_reg(ha, QLA8044_DRV_LOCKRECOVERY,
  261. (ha->portnum <<
  262. IDC_LOCK_RECOVERY_STATE_SHIFT_BITS) | INTENT_TO_RECOVER);
  263. msleep(200);
  264. /* Check Intent to Recover is advertised */
  265. lockid = qla8044_rd_reg(ha, QLA8044_DRV_LOCKRECOVERY);
  266. if ((lockid & IDC_LOCK_RECOVERY_OWNER_MASK) != (ha->portnum <<
  267. IDC_LOCK_RECOVERY_STATE_SHIFT_BITS))
  268. return QLA_FUNCTION_FAILED;
  269. ql_dbg(ql_dbg_p3p, vha, 0xb08B, "%s:%d: IDC Lock recovery initiated\n"
  270. , __func__, ha->portnum);
  271. /* Proceed to Recover */
  272. qla8044_wr_reg(ha, QLA8044_DRV_LOCKRECOVERY,
  273. (ha->portnum << IDC_LOCK_RECOVERY_STATE_SHIFT_BITS) |
  274. PROCEED_TO_RECOVER);
  275. /* Force Unlock() */
  276. qla8044_wr_reg(ha, QLA8044_DRV_LOCK_ID, 0xFF);
  277. qla8044_rd_reg(ha, QLA8044_DRV_UNLOCK);
  278. /* Clear bits 0-5 in IDC_RECOVERY register*/
  279. qla8044_wr_reg(ha, QLA8044_DRV_LOCKRECOVERY, 0);
  280. /* Get lock() */
  281. lock = qla8044_rd_reg(ha, QLA8044_DRV_LOCK);
  282. if (lock) {
  283. lockid = qla8044_rd_reg(ha, QLA8044_DRV_LOCK_ID);
  284. lockid = ((lockid + (1 << 8)) & ~0xFF) | ha->portnum;
  285. qla8044_wr_reg(ha, QLA8044_DRV_LOCK_ID, lockid);
  286. return QLA_SUCCESS;
  287. } else
  288. return QLA_FUNCTION_FAILED;
  289. }
  290. int
  291. qla8044_idc_lock(struct qla_hw_data *ha)
  292. {
  293. uint32_t ret_val = QLA_SUCCESS, timeout = 0, status = 0;
  294. uint32_t lock_id, lock_cnt, func_num, tmo_owner = 0, first_owner = 0;
  295. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  296. while (status == 0) {
  297. /* acquire semaphore5 from PCI HW block */
  298. status = qla8044_rd_reg(ha, QLA8044_DRV_LOCK);
  299. if (status) {
  300. /* Increment Counter (8-31) and update func_num (0-7) on
  301. * getting a successful lock */
  302. lock_id = qla8044_rd_reg(ha, QLA8044_DRV_LOCK_ID);
  303. lock_id = ((lock_id + (1 << 8)) & ~0xFF) | ha->portnum;
  304. qla8044_wr_reg(ha, QLA8044_DRV_LOCK_ID, lock_id);
  305. break;
  306. }
  307. if (timeout == 0)
  308. first_owner = qla8044_rd_reg(ha, QLA8044_DRV_LOCK_ID);
  309. if (++timeout >=
  310. (QLA8044_DRV_LOCK_TIMEOUT / QLA8044_DRV_LOCK_MSLEEP)) {
  311. tmo_owner = qla8044_rd_reg(ha, QLA8044_DRV_LOCK_ID);
  312. func_num = tmo_owner & 0xFF;
  313. lock_cnt = tmo_owner >> 8;
  314. ql_log(ql_log_warn, vha, 0xb114,
  315. "%s: Lock by func %d failed after 2s, lock held "
  316. "by func %d, lock count %d, first_owner %d\n",
  317. __func__, ha->portnum, func_num, lock_cnt,
  318. (first_owner & 0xFF));
  319. if (first_owner != tmo_owner) {
  320. /* Some other driver got lock,
  321. * OR same driver got lock again (counter
  322. * value changed), when we were waiting for
  323. * lock. Retry for another 2 sec */
  324. ql_dbg(ql_dbg_p3p, vha, 0xb115,
  325. "%s: %d: IDC lock failed\n",
  326. __func__, ha->portnum);
  327. timeout = 0;
  328. } else {
  329. /* Same driver holding lock > 2sec.
  330. * Force Recovery */
  331. if (qla8044_lock_recovery(vha) == QLA_SUCCESS) {
  332. /* Recovered and got lock */
  333. ret_val = QLA_SUCCESS;
  334. ql_dbg(ql_dbg_p3p, vha, 0xb116,
  335. "%s:IDC lock Recovery by %d"
  336. "successful...\n", __func__,
  337. ha->portnum);
  338. }
  339. /* Recovery Failed, some other function
  340. * has the lock, wait for 2secs
  341. * and retry
  342. */
  343. ql_dbg(ql_dbg_p3p, vha, 0xb08a,
  344. "%s: IDC lock Recovery by %d "
  345. "failed, Retrying timeout\n", __func__,
  346. ha->portnum);
  347. timeout = 0;
  348. }
  349. }
  350. msleep(QLA8044_DRV_LOCK_MSLEEP);
  351. }
  352. return ret_val;
  353. }
  354. void
  355. qla8044_idc_unlock(struct qla_hw_data *ha)
  356. {
  357. int id;
  358. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  359. id = qla8044_rd_reg(ha, QLA8044_DRV_LOCK_ID);
  360. if ((id & 0xFF) != ha->portnum) {
  361. ql_log(ql_log_warn, vha, 0xb118,
  362. "%s: IDC Unlock by %d failed, lock owner is %d!\n",
  363. __func__, ha->portnum, (id & 0xFF));
  364. return;
  365. }
  366. /* Keep lock counter value, update the ha->func_num to 0xFF */
  367. qla8044_wr_reg(ha, QLA8044_DRV_LOCK_ID, (id | 0xFF));
  368. qla8044_rd_reg(ha, QLA8044_DRV_UNLOCK);
  369. }
  370. /* 8044 Flash Lock/Unlock functions */
  371. static int
  372. qla8044_flash_lock(scsi_qla_host_t *vha)
  373. {
  374. int lock_owner;
  375. int timeout = 0;
  376. uint32_t lock_status = 0;
  377. int ret_val = QLA_SUCCESS;
  378. struct qla_hw_data *ha = vha->hw;
  379. while (lock_status == 0) {
  380. lock_status = qla8044_rd_reg(ha, QLA8044_FLASH_LOCK);
  381. if (lock_status)
  382. break;
  383. if (++timeout >= QLA8044_FLASH_LOCK_TIMEOUT / 20) {
  384. lock_owner = qla8044_rd_reg(ha,
  385. QLA8044_FLASH_LOCK_ID);
  386. ql_log(ql_log_warn, vha, 0xb113,
  387. "%s: Simultaneous flash access by following ports, active port = %d: accessing port = %d",
  388. __func__, ha->portnum, lock_owner);
  389. ret_val = QLA_FUNCTION_FAILED;
  390. break;
  391. }
  392. msleep(20);
  393. }
  394. qla8044_wr_reg(ha, QLA8044_FLASH_LOCK_ID, ha->portnum);
  395. return ret_val;
  396. }
  397. static void
  398. qla8044_flash_unlock(scsi_qla_host_t *vha)
  399. {
  400. struct qla_hw_data *ha = vha->hw;
  401. /* Reading FLASH_UNLOCK register unlocks the Flash */
  402. qla8044_wr_reg(ha, QLA8044_FLASH_LOCK_ID, 0xFF);
  403. qla8044_rd_reg(ha, QLA8044_FLASH_UNLOCK);
  404. }
  405. static
  406. void qla8044_flash_lock_recovery(struct scsi_qla_host *vha)
  407. {
  408. if (qla8044_flash_lock(vha)) {
  409. /* Someone else is holding the lock. */
  410. ql_log(ql_log_warn, vha, 0xb120, "Resetting flash_lock\n");
  411. }
  412. /*
  413. * Either we got the lock, or someone
  414. * else died while holding it.
  415. * In either case, unlock.
  416. */
  417. qla8044_flash_unlock(vha);
  418. }
  419. /*
  420. * Address and length are byte address
  421. */
  422. static int
  423. qla8044_read_flash_data(scsi_qla_host_t *vha, uint8_t *p_data,
  424. uint32_t flash_addr, int u32_word_count)
  425. {
  426. int i, ret_val = QLA_SUCCESS;
  427. uint32_t u32_word;
  428. if (qla8044_flash_lock(vha) != QLA_SUCCESS) {
  429. ret_val = QLA_FUNCTION_FAILED;
  430. goto exit_lock_error;
  431. }
  432. if (flash_addr & 0x03) {
  433. ql_log(ql_log_warn, vha, 0xb117,
  434. "%s: Illegal addr = 0x%x\n", __func__, flash_addr);
  435. ret_val = QLA_FUNCTION_FAILED;
  436. goto exit_flash_read;
  437. }
  438. for (i = 0; i < u32_word_count; i++) {
  439. if (qla8044_wr_reg_indirect(vha, QLA8044_FLASH_DIRECT_WINDOW,
  440. (flash_addr & 0xFFFF0000))) {
  441. ql_log(ql_log_warn, vha, 0xb119,
  442. "%s: failed to write addr 0x%x to "
  443. "FLASH_DIRECT_WINDOW\n! ",
  444. __func__, flash_addr);
  445. ret_val = QLA_FUNCTION_FAILED;
  446. goto exit_flash_read;
  447. }
  448. ret_val = qla8044_rd_reg_indirect(vha,
  449. QLA8044_FLASH_DIRECT_DATA(flash_addr),
  450. &u32_word);
  451. if (ret_val != QLA_SUCCESS) {
  452. ql_log(ql_log_warn, vha, 0xb08c,
  453. "%s: failed to read addr 0x%x!\n",
  454. __func__, flash_addr);
  455. goto exit_flash_read;
  456. }
  457. *(uint32_t *)p_data = u32_word;
  458. p_data = p_data + 4;
  459. flash_addr = flash_addr + 4;
  460. }
  461. exit_flash_read:
  462. qla8044_flash_unlock(vha);
  463. exit_lock_error:
  464. return ret_val;
  465. }
  466. /*
  467. * Address and length are byte address
  468. */
  469. uint8_t *
  470. qla8044_read_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
  471. uint32_t offset, uint32_t length)
  472. {
  473. scsi_block_requests(vha->host);
  474. if (qla8044_read_flash_data(vha, (uint8_t *)buf, offset, length / 4)
  475. != QLA_SUCCESS) {
  476. ql_log(ql_log_warn, vha, 0xb08d,
  477. "%s: Failed to read from flash\n",
  478. __func__);
  479. }
  480. scsi_unblock_requests(vha->host);
  481. return buf;
  482. }
  483. static inline int
  484. qla8044_need_reset(struct scsi_qla_host *vha)
  485. {
  486. uint32_t drv_state, drv_active;
  487. int rval;
  488. struct qla_hw_data *ha = vha->hw;
  489. drv_active = qla8044_rd_direct(vha, QLA8044_CRB_DRV_ACTIVE_INDEX);
  490. drv_state = qla8044_rd_direct(vha, QLA8044_CRB_DRV_STATE_INDEX);
  491. rval = drv_state & (1 << ha->portnum);
  492. if (ha->flags.eeh_busy && drv_active)
  493. rval = 1;
  494. return rval;
  495. }
  496. /*
  497. * qla8044_write_list - Write the value (p_entry->arg2) to address specified
  498. * by p_entry->arg1 for all entries in header with delay of p_hdr->delay between
  499. * entries.
  500. *
  501. * @vha : Pointer to adapter structure
  502. * @p_hdr : reset_entry header for WRITE_LIST opcode.
  503. *
  504. */
  505. static void
  506. qla8044_write_list(struct scsi_qla_host *vha,
  507. struct qla8044_reset_entry_hdr *p_hdr)
  508. {
  509. struct qla8044_entry *p_entry;
  510. uint32_t i;
  511. p_entry = (struct qla8044_entry *)((char *)p_hdr +
  512. sizeof(struct qla8044_reset_entry_hdr));
  513. for (i = 0; i < p_hdr->count; i++, p_entry++) {
  514. qla8044_wr_reg_indirect(vha, p_entry->arg1, p_entry->arg2);
  515. if (p_hdr->delay)
  516. udelay((uint32_t)(p_hdr->delay));
  517. }
  518. }
  519. /*
  520. * qla8044_read_write_list - Read from address specified by p_entry->arg1,
  521. * write value read to address specified by p_entry->arg2, for all entries in
  522. * header with delay of p_hdr->delay between entries.
  523. *
  524. * @vha : Pointer to adapter structure
  525. * @p_hdr : reset_entry header for READ_WRITE_LIST opcode.
  526. *
  527. */
  528. static void
  529. qla8044_read_write_list(struct scsi_qla_host *vha,
  530. struct qla8044_reset_entry_hdr *p_hdr)
  531. {
  532. struct qla8044_entry *p_entry;
  533. uint32_t i;
  534. p_entry = (struct qla8044_entry *)((char *)p_hdr +
  535. sizeof(struct qla8044_reset_entry_hdr));
  536. for (i = 0; i < p_hdr->count; i++, p_entry++) {
  537. qla8044_read_write_crb_reg(vha, p_entry->arg1,
  538. p_entry->arg2);
  539. if (p_hdr->delay)
  540. udelay((uint32_t)(p_hdr->delay));
  541. }
  542. }
  543. /*
  544. * qla8044_poll_reg - Poll the given CRB addr for duration msecs till
  545. * value read ANDed with test_mask is equal to test_result.
  546. *
  547. * @ha : Pointer to adapter structure
  548. * @addr : CRB register address
  549. * @duration : Poll for total of "duration" msecs
  550. * @test_mask : Mask value read with "test_mask"
  551. * @test_result : Compare (value&test_mask) with test_result.
  552. *
  553. * Return Value - QLA_SUCCESS/QLA_FUNCTION_FAILED
  554. */
  555. static int
  556. qla8044_poll_reg(struct scsi_qla_host *vha, uint32_t addr,
  557. int duration, uint32_t test_mask, uint32_t test_result)
  558. {
  559. uint32_t value;
  560. int timeout_error;
  561. uint8_t retries;
  562. int ret_val = QLA_SUCCESS;
  563. ret_val = qla8044_rd_reg_indirect(vha, addr, &value);
  564. if (ret_val == QLA_FUNCTION_FAILED) {
  565. timeout_error = 1;
  566. goto exit_poll_reg;
  567. }
  568. /* poll every 1/10 of the total duration */
  569. retries = duration/10;
  570. do {
  571. if ((value & test_mask) != test_result) {
  572. timeout_error = 1;
  573. msleep(duration/10);
  574. ret_val = qla8044_rd_reg_indirect(vha, addr, &value);
  575. if (ret_val == QLA_FUNCTION_FAILED) {
  576. timeout_error = 1;
  577. goto exit_poll_reg;
  578. }
  579. } else {
  580. timeout_error = 0;
  581. break;
  582. }
  583. } while (retries--);
  584. exit_poll_reg:
  585. if (timeout_error) {
  586. vha->reset_tmplt.seq_error++;
  587. ql_log(ql_log_fatal, vha, 0xb090,
  588. "%s: Poll Failed: 0x%08x 0x%08x 0x%08x\n",
  589. __func__, value, test_mask, test_result);
  590. }
  591. return timeout_error;
  592. }
  593. /*
  594. * qla8044_poll_list - For all entries in the POLL_LIST header, poll read CRB
  595. * register specified by p_entry->arg1 and compare (value AND test_mask) with
  596. * test_result to validate it. Wait for p_hdr->delay between processing entries.
  597. *
  598. * @ha : Pointer to adapter structure
  599. * @p_hdr : reset_entry header for POLL_LIST opcode.
  600. *
  601. */
  602. static void
  603. qla8044_poll_list(struct scsi_qla_host *vha,
  604. struct qla8044_reset_entry_hdr *p_hdr)
  605. {
  606. long delay;
  607. struct qla8044_entry *p_entry;
  608. struct qla8044_poll *p_poll;
  609. uint32_t i;
  610. uint32_t value;
  611. p_poll = (struct qla8044_poll *)
  612. ((char *)p_hdr + sizeof(struct qla8044_reset_entry_hdr));
  613. /* Entries start after 8 byte qla8044_poll, poll header contains
  614. * the test_mask, test_value.
  615. */
  616. p_entry = (struct qla8044_entry *)((char *)p_poll +
  617. sizeof(struct qla8044_poll));
  618. delay = (long)p_hdr->delay;
  619. if (!delay) {
  620. for (i = 0; i < p_hdr->count; i++, p_entry++)
  621. qla8044_poll_reg(vha, p_entry->arg1,
  622. delay, p_poll->test_mask, p_poll->test_value);
  623. } else {
  624. for (i = 0; i < p_hdr->count; i++, p_entry++) {
  625. if (delay) {
  626. if (qla8044_poll_reg(vha,
  627. p_entry->arg1, delay,
  628. p_poll->test_mask,
  629. p_poll->test_value)) {
  630. /*If
  631. * (data_read&test_mask != test_value)
  632. * read TIMEOUT_ADDR (arg1) and
  633. * ADDR (arg2) registers
  634. */
  635. qla8044_rd_reg_indirect(vha,
  636. p_entry->arg1, &value);
  637. qla8044_rd_reg_indirect(vha,
  638. p_entry->arg2, &value);
  639. }
  640. }
  641. }
  642. }
  643. }
  644. /*
  645. * qla8044_poll_write_list - Write dr_value, ar_value to dr_addr/ar_addr,
  646. * read ar_addr, if (value& test_mask != test_mask) re-read till timeout
  647. * expires.
  648. *
  649. * @vha : Pointer to adapter structure
  650. * @p_hdr : reset entry header for POLL_WRITE_LIST opcode.
  651. *
  652. */
  653. static void
  654. qla8044_poll_write_list(struct scsi_qla_host *vha,
  655. struct qla8044_reset_entry_hdr *p_hdr)
  656. {
  657. long delay;
  658. struct qla8044_quad_entry *p_entry;
  659. struct qla8044_poll *p_poll;
  660. uint32_t i;
  661. p_poll = (struct qla8044_poll *)((char *)p_hdr +
  662. sizeof(struct qla8044_reset_entry_hdr));
  663. p_entry = (struct qla8044_quad_entry *)((char *)p_poll +
  664. sizeof(struct qla8044_poll));
  665. delay = (long)p_hdr->delay;
  666. for (i = 0; i < p_hdr->count; i++, p_entry++) {
  667. qla8044_wr_reg_indirect(vha,
  668. p_entry->dr_addr, p_entry->dr_value);
  669. qla8044_wr_reg_indirect(vha,
  670. p_entry->ar_addr, p_entry->ar_value);
  671. if (delay) {
  672. if (qla8044_poll_reg(vha,
  673. p_entry->ar_addr, delay,
  674. p_poll->test_mask,
  675. p_poll->test_value)) {
  676. ql_dbg(ql_dbg_p3p, vha, 0xb091,
  677. "%s: Timeout Error: poll list, ",
  678. __func__);
  679. ql_dbg(ql_dbg_p3p, vha, 0xb092,
  680. "item_num %d, entry_num %d\n", i,
  681. vha->reset_tmplt.seq_index);
  682. }
  683. }
  684. }
  685. }
  686. /*
  687. * qla8044_read_modify_write - Read value from p_entry->arg1, modify the
  688. * value, write value to p_entry->arg2. Process entries with p_hdr->delay
  689. * between entries.
  690. *
  691. * @vha : Pointer to adapter structure
  692. * @p_hdr : header with shift/or/xor values.
  693. *
  694. */
  695. static void
  696. qla8044_read_modify_write(struct scsi_qla_host *vha,
  697. struct qla8044_reset_entry_hdr *p_hdr)
  698. {
  699. struct qla8044_entry *p_entry;
  700. struct qla8044_rmw *p_rmw_hdr;
  701. uint32_t i;
  702. p_rmw_hdr = (struct qla8044_rmw *)((char *)p_hdr +
  703. sizeof(struct qla8044_reset_entry_hdr));
  704. p_entry = (struct qla8044_entry *)((char *)p_rmw_hdr +
  705. sizeof(struct qla8044_rmw));
  706. for (i = 0; i < p_hdr->count; i++, p_entry++) {
  707. qla8044_rmw_crb_reg(vha, p_entry->arg1,
  708. p_entry->arg2, p_rmw_hdr);
  709. if (p_hdr->delay)
  710. udelay((uint32_t)(p_hdr->delay));
  711. }
  712. }
  713. /*
  714. * qla8044_pause - Wait for p_hdr->delay msecs, called between processing
  715. * two entries of a sequence.
  716. *
  717. * @vha : Pointer to adapter structure
  718. * @p_hdr : Common reset entry header.
  719. *
  720. */
  721. static
  722. void qla8044_pause(struct scsi_qla_host *vha,
  723. struct qla8044_reset_entry_hdr *p_hdr)
  724. {
  725. if (p_hdr->delay)
  726. mdelay((uint32_t)((long)p_hdr->delay));
  727. }
  728. /*
  729. * qla8044_template_end - Indicates end of reset sequence processing.
  730. *
  731. * @vha : Pointer to adapter structure
  732. * @p_hdr : Common reset entry header.
  733. *
  734. */
  735. static void
  736. qla8044_template_end(struct scsi_qla_host *vha,
  737. struct qla8044_reset_entry_hdr *p_hdr)
  738. {
  739. vha->reset_tmplt.template_end = 1;
  740. if (vha->reset_tmplt.seq_error == 0) {
  741. ql_dbg(ql_dbg_p3p, vha, 0xb093,
  742. "%s: Reset sequence completed SUCCESSFULLY.\n", __func__);
  743. } else {
  744. ql_log(ql_log_fatal, vha, 0xb094,
  745. "%s: Reset sequence completed with some timeout "
  746. "errors.\n", __func__);
  747. }
  748. }
  749. /*
  750. * qla8044_poll_read_list - Write ar_value to ar_addr register, read ar_addr,
  751. * if (value & test_mask != test_value) re-read till timeout value expires,
  752. * read dr_addr register and assign to reset_tmplt.array.
  753. *
  754. * @vha : Pointer to adapter structure
  755. * @p_hdr : Common reset entry header.
  756. *
  757. */
  758. static void
  759. qla8044_poll_read_list(struct scsi_qla_host *vha,
  760. struct qla8044_reset_entry_hdr *p_hdr)
  761. {
  762. long delay;
  763. int index;
  764. struct qla8044_quad_entry *p_entry;
  765. struct qla8044_poll *p_poll;
  766. uint32_t i;
  767. uint32_t value;
  768. p_poll = (struct qla8044_poll *)
  769. ((char *)p_hdr + sizeof(struct qla8044_reset_entry_hdr));
  770. p_entry = (struct qla8044_quad_entry *)
  771. ((char *)p_poll + sizeof(struct qla8044_poll));
  772. delay = (long)p_hdr->delay;
  773. for (i = 0; i < p_hdr->count; i++, p_entry++) {
  774. qla8044_wr_reg_indirect(vha, p_entry->ar_addr,
  775. p_entry->ar_value);
  776. if (delay) {
  777. if (qla8044_poll_reg(vha, p_entry->ar_addr, delay,
  778. p_poll->test_mask, p_poll->test_value)) {
  779. ql_dbg(ql_dbg_p3p, vha, 0xb095,
  780. "%s: Timeout Error: poll "
  781. "list, ", __func__);
  782. ql_dbg(ql_dbg_p3p, vha, 0xb096,
  783. "Item_num %d, "
  784. "entry_num %d\n", i,
  785. vha->reset_tmplt.seq_index);
  786. } else {
  787. index = vha->reset_tmplt.array_index;
  788. qla8044_rd_reg_indirect(vha,
  789. p_entry->dr_addr, &value);
  790. vha->reset_tmplt.array[index++] = value;
  791. if (index == QLA8044_MAX_RESET_SEQ_ENTRIES)
  792. vha->reset_tmplt.array_index = 1;
  793. }
  794. }
  795. }
  796. }
  797. /*
  798. * qla8031_process_reset_template - Process all entries in reset template
  799. * till entry with SEQ_END opcode, which indicates end of the reset template
  800. * processing. Each entry has a Reset Entry header, entry opcode/command, with
  801. * size of the entry, number of entries in sub-sequence and delay in microsecs
  802. * or timeout in millisecs.
  803. *
  804. * @ha : Pointer to adapter structure
  805. * @p_buff : Common reset entry header.
  806. *
  807. */
  808. static void
  809. qla8044_process_reset_template(struct scsi_qla_host *vha,
  810. char *p_buff)
  811. {
  812. int index, entries;
  813. struct qla8044_reset_entry_hdr *p_hdr;
  814. char *p_entry = p_buff;
  815. vha->reset_tmplt.seq_end = 0;
  816. vha->reset_tmplt.template_end = 0;
  817. entries = vha->reset_tmplt.hdr->entries;
  818. index = vha->reset_tmplt.seq_index;
  819. for (; (!vha->reset_tmplt.seq_end) && (index < entries); index++) {
  820. p_hdr = (struct qla8044_reset_entry_hdr *)p_entry;
  821. switch (p_hdr->cmd) {
  822. case OPCODE_NOP:
  823. break;
  824. case OPCODE_WRITE_LIST:
  825. qla8044_write_list(vha, p_hdr);
  826. break;
  827. case OPCODE_READ_WRITE_LIST:
  828. qla8044_read_write_list(vha, p_hdr);
  829. break;
  830. case OPCODE_POLL_LIST:
  831. qla8044_poll_list(vha, p_hdr);
  832. break;
  833. case OPCODE_POLL_WRITE_LIST:
  834. qla8044_poll_write_list(vha, p_hdr);
  835. break;
  836. case OPCODE_READ_MODIFY_WRITE:
  837. qla8044_read_modify_write(vha, p_hdr);
  838. break;
  839. case OPCODE_SEQ_PAUSE:
  840. qla8044_pause(vha, p_hdr);
  841. break;
  842. case OPCODE_SEQ_END:
  843. vha->reset_tmplt.seq_end = 1;
  844. break;
  845. case OPCODE_TMPL_END:
  846. qla8044_template_end(vha, p_hdr);
  847. break;
  848. case OPCODE_POLL_READ_LIST:
  849. qla8044_poll_read_list(vha, p_hdr);
  850. break;
  851. default:
  852. ql_log(ql_log_fatal, vha, 0xb097,
  853. "%s: Unknown command ==> 0x%04x on "
  854. "entry = %d\n", __func__, p_hdr->cmd, index);
  855. break;
  856. }
  857. /*
  858. *Set pointer to next entry in the sequence.
  859. */
  860. p_entry += p_hdr->size;
  861. }
  862. vha->reset_tmplt.seq_index = index;
  863. }
  864. static void
  865. qla8044_process_init_seq(struct scsi_qla_host *vha)
  866. {
  867. qla8044_process_reset_template(vha,
  868. vha->reset_tmplt.init_offset);
  869. if (vha->reset_tmplt.seq_end != 1)
  870. ql_log(ql_log_fatal, vha, 0xb098,
  871. "%s: Abrupt INIT Sub-Sequence end.\n",
  872. __func__);
  873. }
  874. static void
  875. qla8044_process_stop_seq(struct scsi_qla_host *vha)
  876. {
  877. vha->reset_tmplt.seq_index = 0;
  878. qla8044_process_reset_template(vha, vha->reset_tmplt.stop_offset);
  879. if (vha->reset_tmplt.seq_end != 1)
  880. ql_log(ql_log_fatal, vha, 0xb099,
  881. "%s: Abrupt STOP Sub-Sequence end.\n", __func__);
  882. }
  883. static void
  884. qla8044_process_start_seq(struct scsi_qla_host *vha)
  885. {
  886. qla8044_process_reset_template(vha, vha->reset_tmplt.start_offset);
  887. if (vha->reset_tmplt.template_end != 1)
  888. ql_log(ql_log_fatal, vha, 0xb09a,
  889. "%s: Abrupt START Sub-Sequence end.\n",
  890. __func__);
  891. }
  892. static int
  893. qla8044_lockless_flash_read_u32(struct scsi_qla_host *vha,
  894. uint32_t flash_addr, uint8_t *p_data, int u32_word_count)
  895. {
  896. uint32_t i;
  897. uint32_t u32_word;
  898. uint32_t flash_offset;
  899. uint32_t addr = flash_addr;
  900. int ret_val = QLA_SUCCESS;
  901. flash_offset = addr & (QLA8044_FLASH_SECTOR_SIZE - 1);
  902. if (addr & 0x3) {
  903. ql_log(ql_log_fatal, vha, 0xb09b, "%s: Illegal addr = 0x%x\n",
  904. __func__, addr);
  905. ret_val = QLA_FUNCTION_FAILED;
  906. goto exit_lockless_read;
  907. }
  908. ret_val = qla8044_wr_reg_indirect(vha,
  909. QLA8044_FLASH_DIRECT_WINDOW, (addr));
  910. if (ret_val != QLA_SUCCESS) {
  911. ql_log(ql_log_fatal, vha, 0xb09c,
  912. "%s: failed to write addr 0x%x to FLASH_DIRECT_WINDOW!\n",
  913. __func__, addr);
  914. goto exit_lockless_read;
  915. }
  916. /* Check if data is spread across multiple sectors */
  917. if ((flash_offset + (u32_word_count * sizeof(uint32_t))) >
  918. (QLA8044_FLASH_SECTOR_SIZE - 1)) {
  919. /* Multi sector read */
  920. for (i = 0; i < u32_word_count; i++) {
  921. ret_val = qla8044_rd_reg_indirect(vha,
  922. QLA8044_FLASH_DIRECT_DATA(addr), &u32_word);
  923. if (ret_val != QLA_SUCCESS) {
  924. ql_log(ql_log_fatal, vha, 0xb09d,
  925. "%s: failed to read addr 0x%x!\n",
  926. __func__, addr);
  927. goto exit_lockless_read;
  928. }
  929. *(uint32_t *)p_data = u32_word;
  930. p_data = p_data + 4;
  931. addr = addr + 4;
  932. flash_offset = flash_offset + 4;
  933. if (flash_offset > (QLA8044_FLASH_SECTOR_SIZE - 1)) {
  934. /* This write is needed once for each sector */
  935. ret_val = qla8044_wr_reg_indirect(vha,
  936. QLA8044_FLASH_DIRECT_WINDOW, (addr));
  937. if (ret_val != QLA_SUCCESS) {
  938. ql_log(ql_log_fatal, vha, 0xb09f,
  939. "%s: failed to write addr "
  940. "0x%x to FLASH_DIRECT_WINDOW!\n",
  941. __func__, addr);
  942. goto exit_lockless_read;
  943. }
  944. flash_offset = 0;
  945. }
  946. }
  947. } else {
  948. /* Single sector read */
  949. for (i = 0; i < u32_word_count; i++) {
  950. ret_val = qla8044_rd_reg_indirect(vha,
  951. QLA8044_FLASH_DIRECT_DATA(addr), &u32_word);
  952. if (ret_val != QLA_SUCCESS) {
  953. ql_log(ql_log_fatal, vha, 0xb0a0,
  954. "%s: failed to read addr 0x%x!\n",
  955. __func__, addr);
  956. goto exit_lockless_read;
  957. }
  958. *(uint32_t *)p_data = u32_word;
  959. p_data = p_data + 4;
  960. addr = addr + 4;
  961. }
  962. }
  963. exit_lockless_read:
  964. return ret_val;
  965. }
  966. /*
  967. * qla8044_ms_mem_write_128b - Writes data to MS/off-chip memory
  968. *
  969. * @vha : Pointer to adapter structure
  970. * addr : Flash address to write to
  971. * data : Data to be written
  972. * count : word_count to be written
  973. *
  974. * Return Value - QLA_SUCCESS/QLA_FUNCTION_FAILED
  975. */
  976. static int
  977. qla8044_ms_mem_write_128b(struct scsi_qla_host *vha,
  978. uint64_t addr, uint32_t *data, uint32_t count)
  979. {
  980. int i, j, ret_val = QLA_SUCCESS;
  981. uint32_t agt_ctrl;
  982. unsigned long flags;
  983. struct qla_hw_data *ha = vha->hw;
  984. /* Only 128-bit aligned access */
  985. if (addr & 0xF) {
  986. ret_val = QLA_FUNCTION_FAILED;
  987. goto exit_ms_mem_write;
  988. }
  989. write_lock_irqsave(&ha->hw_lock, flags);
  990. /* Write address */
  991. ret_val = qla8044_wr_reg_indirect(vha, MD_MIU_TEST_AGT_ADDR_HI, 0);
  992. if (ret_val == QLA_FUNCTION_FAILED) {
  993. ql_log(ql_log_fatal, vha, 0xb0a1,
  994. "%s: write to AGT_ADDR_HI failed!\n", __func__);
  995. goto exit_ms_mem_write_unlock;
  996. }
  997. for (i = 0; i < count; i++, addr += 16) {
  998. if (!((addr_in_range(addr, QLA8044_ADDR_QDR_NET,
  999. QLA8044_ADDR_QDR_NET_MAX)) ||
  1000. (addr_in_range(addr, QLA8044_ADDR_DDR_NET,
  1001. QLA8044_ADDR_DDR_NET_MAX)))) {
  1002. ret_val = QLA_FUNCTION_FAILED;
  1003. goto exit_ms_mem_write_unlock;
  1004. }
  1005. ret_val = qla8044_wr_reg_indirect(vha,
  1006. MD_MIU_TEST_AGT_ADDR_LO, addr);
  1007. /* Write data */
  1008. ret_val += qla8044_wr_reg_indirect(vha,
  1009. MD_MIU_TEST_AGT_WRDATA_LO, *data++);
  1010. ret_val += qla8044_wr_reg_indirect(vha,
  1011. MD_MIU_TEST_AGT_WRDATA_HI, *data++);
  1012. ret_val += qla8044_wr_reg_indirect(vha,
  1013. MD_MIU_TEST_AGT_WRDATA_ULO, *data++);
  1014. ret_val += qla8044_wr_reg_indirect(vha,
  1015. MD_MIU_TEST_AGT_WRDATA_UHI, *data++);
  1016. if (ret_val == QLA_FUNCTION_FAILED) {
  1017. ql_log(ql_log_fatal, vha, 0xb0a2,
  1018. "%s: write to AGT_WRDATA failed!\n",
  1019. __func__);
  1020. goto exit_ms_mem_write_unlock;
  1021. }
  1022. /* Check write status */
  1023. ret_val = qla8044_wr_reg_indirect(vha, MD_MIU_TEST_AGT_CTRL,
  1024. MIU_TA_CTL_WRITE_ENABLE);
  1025. ret_val += qla8044_wr_reg_indirect(vha, MD_MIU_TEST_AGT_CTRL,
  1026. MIU_TA_CTL_WRITE_START);
  1027. if (ret_val == QLA_FUNCTION_FAILED) {
  1028. ql_log(ql_log_fatal, vha, 0xb0a3,
  1029. "%s: write to AGT_CTRL failed!\n", __func__);
  1030. goto exit_ms_mem_write_unlock;
  1031. }
  1032. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1033. ret_val = qla8044_rd_reg_indirect(vha,
  1034. MD_MIU_TEST_AGT_CTRL, &agt_ctrl);
  1035. if (ret_val == QLA_FUNCTION_FAILED) {
  1036. ql_log(ql_log_fatal, vha, 0xb0a4,
  1037. "%s: failed to read "
  1038. "MD_MIU_TEST_AGT_CTRL!\n", __func__);
  1039. goto exit_ms_mem_write_unlock;
  1040. }
  1041. if ((agt_ctrl & MIU_TA_CTL_BUSY) == 0)
  1042. break;
  1043. }
  1044. /* Status check failed */
  1045. if (j >= MAX_CTL_CHECK) {
  1046. ql_log(ql_log_fatal, vha, 0xb0a5,
  1047. "%s: MS memory write failed!\n",
  1048. __func__);
  1049. ret_val = QLA_FUNCTION_FAILED;
  1050. goto exit_ms_mem_write_unlock;
  1051. }
  1052. }
  1053. exit_ms_mem_write_unlock:
  1054. write_unlock_irqrestore(&ha->hw_lock, flags);
  1055. exit_ms_mem_write:
  1056. return ret_val;
  1057. }
  1058. static int
  1059. qla8044_copy_bootloader(struct scsi_qla_host *vha)
  1060. {
  1061. uint8_t *p_cache;
  1062. uint32_t src, count, size;
  1063. uint64_t dest;
  1064. int ret_val = QLA_SUCCESS;
  1065. struct qla_hw_data *ha = vha->hw;
  1066. src = QLA8044_BOOTLOADER_FLASH_ADDR;
  1067. dest = qla8044_rd_reg(ha, QLA8044_BOOTLOADER_ADDR);
  1068. size = qla8044_rd_reg(ha, QLA8044_BOOTLOADER_SIZE);
  1069. /* 128 bit alignment check */
  1070. if (size & 0xF)
  1071. size = (size + 16) & ~0xF;
  1072. /* 16 byte count */
  1073. count = size/16;
  1074. p_cache = vmalloc(size);
  1075. if (p_cache == NULL) {
  1076. ql_log(ql_log_fatal, vha, 0xb0a6,
  1077. "%s: Failed to allocate memory for "
  1078. "boot loader cache\n", __func__);
  1079. ret_val = QLA_FUNCTION_FAILED;
  1080. goto exit_copy_bootloader;
  1081. }
  1082. ret_val = qla8044_lockless_flash_read_u32(vha, src,
  1083. p_cache, size/sizeof(uint32_t));
  1084. if (ret_val == QLA_FUNCTION_FAILED) {
  1085. ql_log(ql_log_fatal, vha, 0xb0a7,
  1086. "%s: Error reading F/W from flash!!!\n", __func__);
  1087. goto exit_copy_error;
  1088. }
  1089. ql_dbg(ql_dbg_p3p, vha, 0xb0a8, "%s: Read F/W from flash!\n",
  1090. __func__);
  1091. /* 128 bit/16 byte write to MS memory */
  1092. ret_val = qla8044_ms_mem_write_128b(vha, dest,
  1093. (uint32_t *)p_cache, count);
  1094. if (ret_val == QLA_FUNCTION_FAILED) {
  1095. ql_log(ql_log_fatal, vha, 0xb0a9,
  1096. "%s: Error writing F/W to MS !!!\n", __func__);
  1097. goto exit_copy_error;
  1098. }
  1099. ql_dbg(ql_dbg_p3p, vha, 0xb0aa,
  1100. "%s: Wrote F/W (size %d) to MS !!!\n",
  1101. __func__, size);
  1102. exit_copy_error:
  1103. vfree(p_cache);
  1104. exit_copy_bootloader:
  1105. return ret_val;
  1106. }
  1107. static int
  1108. qla8044_restart(struct scsi_qla_host *vha)
  1109. {
  1110. int ret_val = QLA_SUCCESS;
  1111. struct qla_hw_data *ha = vha->hw;
  1112. qla8044_process_stop_seq(vha);
  1113. /* Collect minidump */
  1114. if (ql2xmdenable)
  1115. qla8044_get_minidump(vha);
  1116. else
  1117. ql_log(ql_log_fatal, vha, 0xb14c,
  1118. "Minidump disabled.\n");
  1119. qla8044_process_init_seq(vha);
  1120. if (qla8044_copy_bootloader(vha)) {
  1121. ql_log(ql_log_fatal, vha, 0xb0ab,
  1122. "%s: Copy bootloader, firmware restart failed!\n",
  1123. __func__);
  1124. ret_val = QLA_FUNCTION_FAILED;
  1125. goto exit_restart;
  1126. }
  1127. /*
  1128. * Loads F/W from flash
  1129. */
  1130. qla8044_wr_reg(ha, QLA8044_FW_IMAGE_VALID, QLA8044_BOOT_FROM_FLASH);
  1131. qla8044_process_start_seq(vha);
  1132. exit_restart:
  1133. return ret_val;
  1134. }
  1135. /*
  1136. * qla8044_check_cmd_peg_status - Check peg status to see if Peg is
  1137. * initialized.
  1138. *
  1139. * @ha : Pointer to adapter structure
  1140. *
  1141. * Return Value - QLA_SUCCESS/QLA_FUNCTION_FAILED
  1142. */
  1143. static int
  1144. qla8044_check_cmd_peg_status(struct scsi_qla_host *vha)
  1145. {
  1146. uint32_t val, ret_val = QLA_FUNCTION_FAILED;
  1147. int retries = CRB_CMDPEG_CHECK_RETRY_COUNT;
  1148. struct qla_hw_data *ha = vha->hw;
  1149. do {
  1150. val = qla8044_rd_reg(ha, QLA8044_CMDPEG_STATE);
  1151. if (val == PHAN_INITIALIZE_COMPLETE) {
  1152. ql_dbg(ql_dbg_p3p, vha, 0xb0ac,
  1153. "%s: Command Peg initialization "
  1154. "complete! state=0x%x\n", __func__, val);
  1155. ret_val = QLA_SUCCESS;
  1156. break;
  1157. }
  1158. msleep(CRB_CMDPEG_CHECK_DELAY);
  1159. } while (--retries);
  1160. return ret_val;
  1161. }
  1162. static int
  1163. qla8044_start_firmware(struct scsi_qla_host *vha)
  1164. {
  1165. int ret_val = QLA_SUCCESS;
  1166. if (qla8044_restart(vha)) {
  1167. ql_log(ql_log_fatal, vha, 0xb0ad,
  1168. "%s: Restart Error!!!, Need Reset!!!\n",
  1169. __func__);
  1170. ret_val = QLA_FUNCTION_FAILED;
  1171. goto exit_start_fw;
  1172. } else
  1173. ql_dbg(ql_dbg_p3p, vha, 0xb0af,
  1174. "%s: Restart done!\n", __func__);
  1175. ret_val = qla8044_check_cmd_peg_status(vha);
  1176. if (ret_val) {
  1177. ql_log(ql_log_fatal, vha, 0xb0b0,
  1178. "%s: Peg not initialized!\n", __func__);
  1179. ret_val = QLA_FUNCTION_FAILED;
  1180. }
  1181. exit_start_fw:
  1182. return ret_val;
  1183. }
  1184. void
  1185. qla8044_clear_drv_active(struct qla_hw_data *ha)
  1186. {
  1187. uint32_t drv_active;
  1188. struct scsi_qla_host *vha = pci_get_drvdata(ha->pdev);
  1189. drv_active = qla8044_rd_direct(vha, QLA8044_CRB_DRV_ACTIVE_INDEX);
  1190. drv_active &= ~(1 << (ha->portnum));
  1191. ql_log(ql_log_info, vha, 0xb0b1,
  1192. "%s(%ld): drv_active: 0x%08x\n",
  1193. __func__, vha->host_no, drv_active);
  1194. qla8044_wr_direct(vha, QLA8044_CRB_DRV_ACTIVE_INDEX, drv_active);
  1195. }
  1196. /*
  1197. * qla8044_device_bootstrap - Initialize device, set DEV_READY, start fw
  1198. * @ha: pointer to adapter structure
  1199. *
  1200. * Note: IDC lock must be held upon entry
  1201. **/
  1202. static int
  1203. qla8044_device_bootstrap(struct scsi_qla_host *vha)
  1204. {
  1205. int rval = QLA_FUNCTION_FAILED;
  1206. int i;
  1207. uint32_t old_count = 0, count = 0;
  1208. int need_reset = 0;
  1209. uint32_t idc_ctrl;
  1210. struct qla_hw_data *ha = vha->hw;
  1211. need_reset = qla8044_need_reset(vha);
  1212. if (!need_reset) {
  1213. old_count = qla8044_rd_direct(vha,
  1214. QLA8044_PEG_ALIVE_COUNTER_INDEX);
  1215. for (i = 0; i < 10; i++) {
  1216. msleep(200);
  1217. count = qla8044_rd_direct(vha,
  1218. QLA8044_PEG_ALIVE_COUNTER_INDEX);
  1219. if (count != old_count) {
  1220. rval = QLA_SUCCESS;
  1221. goto dev_ready;
  1222. }
  1223. }
  1224. qla8044_flash_lock_recovery(vha);
  1225. } else {
  1226. /* We are trying to perform a recovery here. */
  1227. if (ha->flags.isp82xx_fw_hung)
  1228. qla8044_flash_lock_recovery(vha);
  1229. }
  1230. /* set to DEV_INITIALIZING */
  1231. ql_log(ql_log_info, vha, 0xb0b2,
  1232. "%s: HW State: INITIALIZING\n", __func__);
  1233. qla8044_wr_direct(vha, QLA8044_CRB_DEV_STATE_INDEX,
  1234. QLA8XXX_DEV_INITIALIZING);
  1235. qla8044_idc_unlock(ha);
  1236. rval = qla8044_start_firmware(vha);
  1237. qla8044_idc_lock(ha);
  1238. if (rval != QLA_SUCCESS) {
  1239. ql_log(ql_log_info, vha, 0xb0b3,
  1240. "%s: HW State: FAILED\n", __func__);
  1241. qla8044_clear_drv_active(ha);
  1242. qla8044_wr_direct(vha, QLA8044_CRB_DEV_STATE_INDEX,
  1243. QLA8XXX_DEV_FAILED);
  1244. return rval;
  1245. }
  1246. /* For ISP8044, If IDC_CTRL GRACEFUL_RESET_BIT1 is set , reset it after
  1247. * device goes to INIT state. */
  1248. idc_ctrl = qla8044_rd_reg(ha, QLA8044_IDC_DRV_CTRL);
  1249. if (idc_ctrl & GRACEFUL_RESET_BIT1) {
  1250. qla8044_wr_reg(ha, QLA8044_IDC_DRV_CTRL,
  1251. (idc_ctrl & ~GRACEFUL_RESET_BIT1));
  1252. ha->fw_dumped = 0;
  1253. }
  1254. dev_ready:
  1255. ql_log(ql_log_info, vha, 0xb0b4,
  1256. "%s: HW State: READY\n", __func__);
  1257. qla8044_wr_direct(vha, QLA8044_CRB_DEV_STATE_INDEX, QLA8XXX_DEV_READY);
  1258. return rval;
  1259. }
  1260. /*-------------------------Reset Sequence Functions-----------------------*/
  1261. static void
  1262. qla8044_dump_reset_seq_hdr(struct scsi_qla_host *vha)
  1263. {
  1264. u8 *phdr;
  1265. if (!vha->reset_tmplt.buff) {
  1266. ql_log(ql_log_fatal, vha, 0xb0b5,
  1267. "%s: Error Invalid reset_seq_template\n", __func__);
  1268. return;
  1269. }
  1270. phdr = vha->reset_tmplt.buff;
  1271. ql_dbg(ql_dbg_p3p, vha, 0xb0b6,
  1272. "Reset Template :\n\t0x%X 0x%X 0x%X 0x%X"
  1273. "0x%X 0x%X 0x%X 0x%X 0x%X 0x%X\n"
  1274. "\t0x%X 0x%X 0x%X 0x%X 0x%X 0x%X\n\n",
  1275. *phdr, *(phdr+1), *(phdr+2), *(phdr+3), *(phdr+4),
  1276. *(phdr+5), *(phdr+6), *(phdr+7), *(phdr + 8),
  1277. *(phdr+9), *(phdr+10), *(phdr+11), *(phdr+12),
  1278. *(phdr+13), *(phdr+14), *(phdr+15));
  1279. }
  1280. /*
  1281. * qla8044_reset_seq_checksum_test - Validate Reset Sequence template.
  1282. *
  1283. * @ha : Pointer to adapter structure
  1284. *
  1285. * Return Value - QLA_SUCCESS/QLA_FUNCTION_FAILED
  1286. */
  1287. static int
  1288. qla8044_reset_seq_checksum_test(struct scsi_qla_host *vha)
  1289. {
  1290. uint32_t sum = 0;
  1291. uint16_t *buff = (uint16_t *)vha->reset_tmplt.buff;
  1292. int u16_count = vha->reset_tmplt.hdr->size / sizeof(uint16_t);
  1293. while (u16_count-- > 0)
  1294. sum += *buff++;
  1295. while (sum >> 16)
  1296. sum = (sum & 0xFFFF) + (sum >> 16);
  1297. /* checksum of 0 indicates a valid template */
  1298. if (~sum) {
  1299. return QLA_SUCCESS;
  1300. } else {
  1301. ql_log(ql_log_fatal, vha, 0xb0b7,
  1302. "%s: Reset seq checksum failed\n", __func__);
  1303. return QLA_FUNCTION_FAILED;
  1304. }
  1305. }
  1306. /*
  1307. * qla8044_read_reset_template - Read Reset Template from Flash, validate
  1308. * the template and store offsets of stop/start/init offsets in ha->reset_tmplt.
  1309. *
  1310. * @ha : Pointer to adapter structure
  1311. */
  1312. void
  1313. qla8044_read_reset_template(struct scsi_qla_host *vha)
  1314. {
  1315. uint8_t *p_buff;
  1316. uint32_t addr, tmplt_hdr_def_size, tmplt_hdr_size;
  1317. vha->reset_tmplt.seq_error = 0;
  1318. vha->reset_tmplt.buff = vmalloc(QLA8044_RESTART_TEMPLATE_SIZE);
  1319. if (vha->reset_tmplt.buff == NULL) {
  1320. ql_log(ql_log_fatal, vha, 0xb0b8,
  1321. "%s: Failed to allocate reset template resources\n",
  1322. __func__);
  1323. goto exit_read_reset_template;
  1324. }
  1325. p_buff = vha->reset_tmplt.buff;
  1326. addr = QLA8044_RESET_TEMPLATE_ADDR;
  1327. tmplt_hdr_def_size =
  1328. sizeof(struct qla8044_reset_template_hdr) / sizeof(uint32_t);
  1329. ql_dbg(ql_dbg_p3p, vha, 0xb0b9,
  1330. "%s: Read template hdr size %d from Flash\n",
  1331. __func__, tmplt_hdr_def_size);
  1332. /* Copy template header from flash */
  1333. if (qla8044_read_flash_data(vha, p_buff, addr, tmplt_hdr_def_size)) {
  1334. ql_log(ql_log_fatal, vha, 0xb0ba,
  1335. "%s: Failed to read reset template\n", __func__);
  1336. goto exit_read_template_error;
  1337. }
  1338. vha->reset_tmplt.hdr =
  1339. (struct qla8044_reset_template_hdr *) vha->reset_tmplt.buff;
  1340. /* Validate the template header size and signature */
  1341. tmplt_hdr_size = vha->reset_tmplt.hdr->hdr_size/sizeof(uint32_t);
  1342. if ((tmplt_hdr_size != tmplt_hdr_def_size) ||
  1343. (vha->reset_tmplt.hdr->signature != RESET_TMPLT_HDR_SIGNATURE)) {
  1344. ql_log(ql_log_fatal, vha, 0xb0bb,
  1345. "%s: Template Header size invalid %d "
  1346. "tmplt_hdr_def_size %d!!!\n", __func__,
  1347. tmplt_hdr_size, tmplt_hdr_def_size);
  1348. goto exit_read_template_error;
  1349. }
  1350. addr = QLA8044_RESET_TEMPLATE_ADDR + vha->reset_tmplt.hdr->hdr_size;
  1351. p_buff = vha->reset_tmplt.buff + vha->reset_tmplt.hdr->hdr_size;
  1352. tmplt_hdr_def_size = (vha->reset_tmplt.hdr->size -
  1353. vha->reset_tmplt.hdr->hdr_size)/sizeof(uint32_t);
  1354. ql_dbg(ql_dbg_p3p, vha, 0xb0bc,
  1355. "%s: Read rest of the template size %d\n",
  1356. __func__, vha->reset_tmplt.hdr->size);
  1357. /* Copy rest of the template */
  1358. if (qla8044_read_flash_data(vha, p_buff, addr, tmplt_hdr_def_size)) {
  1359. ql_log(ql_log_fatal, vha, 0xb0bd,
  1360. "%s: Failed to read reset tempelate\n", __func__);
  1361. goto exit_read_template_error;
  1362. }
  1363. /* Integrity check */
  1364. if (qla8044_reset_seq_checksum_test(vha)) {
  1365. ql_log(ql_log_fatal, vha, 0xb0be,
  1366. "%s: Reset Seq checksum failed!\n", __func__);
  1367. goto exit_read_template_error;
  1368. }
  1369. ql_dbg(ql_dbg_p3p, vha, 0xb0bf,
  1370. "%s: Reset Seq checksum passed! Get stop, "
  1371. "start and init seq offsets\n", __func__);
  1372. /* Get STOP, START, INIT sequence offsets */
  1373. vha->reset_tmplt.init_offset = vha->reset_tmplt.buff +
  1374. vha->reset_tmplt.hdr->init_seq_offset;
  1375. vha->reset_tmplt.start_offset = vha->reset_tmplt.buff +
  1376. vha->reset_tmplt.hdr->start_seq_offset;
  1377. vha->reset_tmplt.stop_offset = vha->reset_tmplt.buff +
  1378. vha->reset_tmplt.hdr->hdr_size;
  1379. qla8044_dump_reset_seq_hdr(vha);
  1380. goto exit_read_reset_template;
  1381. exit_read_template_error:
  1382. vfree(vha->reset_tmplt.buff);
  1383. exit_read_reset_template:
  1384. return;
  1385. }
  1386. void
  1387. qla8044_set_idc_dontreset(struct scsi_qla_host *vha)
  1388. {
  1389. uint32_t idc_ctrl;
  1390. struct qla_hw_data *ha = vha->hw;
  1391. idc_ctrl = qla8044_rd_reg(ha, QLA8044_IDC_DRV_CTRL);
  1392. idc_ctrl |= DONTRESET_BIT0;
  1393. ql_dbg(ql_dbg_p3p, vha, 0xb0c0,
  1394. "%s: idc_ctrl = %d\n", __func__, idc_ctrl);
  1395. qla8044_wr_reg(ha, QLA8044_IDC_DRV_CTRL, idc_ctrl);
  1396. }
  1397. static inline void
  1398. qla8044_set_rst_ready(struct scsi_qla_host *vha)
  1399. {
  1400. uint32_t drv_state;
  1401. struct qla_hw_data *ha = vha->hw;
  1402. drv_state = qla8044_rd_direct(vha, QLA8044_CRB_DRV_STATE_INDEX);
  1403. /* For ISP8044, drv_active register has 1 bit per function,
  1404. * shift 1 by func_num to set a bit for the function.*/
  1405. drv_state |= (1 << ha->portnum);
  1406. ql_log(ql_log_info, vha, 0xb0c1,
  1407. "%s(%ld): drv_state: 0x%08x\n",
  1408. __func__, vha->host_no, drv_state);
  1409. qla8044_wr_direct(vha, QLA8044_CRB_DRV_STATE_INDEX, drv_state);
  1410. }
  1411. /**
  1412. * qla8044_need_reset_handler - Code to start reset sequence
  1413. * @ha: pointer to adapter structure
  1414. *
  1415. * Note: IDC lock must be held upon entry
  1416. **/
  1417. static void
  1418. qla8044_need_reset_handler(struct scsi_qla_host *vha)
  1419. {
  1420. uint32_t dev_state = 0, drv_state, drv_active;
  1421. unsigned long reset_timeout;
  1422. struct qla_hw_data *ha = vha->hw;
  1423. ql_log(ql_log_fatal, vha, 0xb0c2,
  1424. "%s: Performing ISP error recovery\n", __func__);
  1425. if (vha->flags.online) {
  1426. qla8044_idc_unlock(ha);
  1427. qla2x00_abort_isp_cleanup(vha);
  1428. ha->isp_ops->get_flash_version(vha, vha->req->ring);
  1429. ha->isp_ops->nvram_config(vha);
  1430. qla8044_idc_lock(ha);
  1431. }
  1432. dev_state = qla8044_rd_direct(vha,
  1433. QLA8044_CRB_DEV_STATE_INDEX);
  1434. drv_state = qla8044_rd_direct(vha,
  1435. QLA8044_CRB_DRV_STATE_INDEX);
  1436. drv_active = qla8044_rd_direct(vha,
  1437. QLA8044_CRB_DRV_ACTIVE_INDEX);
  1438. ql_log(ql_log_info, vha, 0xb0c5,
  1439. "%s(%ld): drv_state = 0x%x, drv_active = 0x%x dev_state = 0x%x\n",
  1440. __func__, vha->host_no, drv_state, drv_active, dev_state);
  1441. qla8044_set_rst_ready(vha);
  1442. /* wait for 10 seconds for reset ack from all functions */
  1443. reset_timeout = jiffies + (ha->fcoe_reset_timeout * HZ);
  1444. do {
  1445. if (time_after_eq(jiffies, reset_timeout)) {
  1446. ql_log(ql_log_info, vha, 0xb0c4,
  1447. "%s: Function %d: Reset Ack Timeout!, drv_state: 0x%08x, drv_active: 0x%08x\n",
  1448. __func__, ha->portnum, drv_state, drv_active);
  1449. break;
  1450. }
  1451. qla8044_idc_unlock(ha);
  1452. msleep(1000);
  1453. qla8044_idc_lock(ha);
  1454. dev_state = qla8044_rd_direct(vha,
  1455. QLA8044_CRB_DEV_STATE_INDEX);
  1456. drv_state = qla8044_rd_direct(vha,
  1457. QLA8044_CRB_DRV_STATE_INDEX);
  1458. drv_active = qla8044_rd_direct(vha,
  1459. QLA8044_CRB_DRV_ACTIVE_INDEX);
  1460. } while (((drv_state & drv_active) != drv_active) &&
  1461. (dev_state == QLA8XXX_DEV_NEED_RESET));
  1462. /* Remove IDC participation of functions not acknowledging */
  1463. if (drv_state != drv_active) {
  1464. ql_log(ql_log_info, vha, 0xb0c7,
  1465. "%s(%ld): Function %d turning off drv_active of non-acking function 0x%x\n",
  1466. __func__, vha->host_no, ha->portnum,
  1467. (drv_active ^ drv_state));
  1468. drv_active = drv_active & drv_state;
  1469. qla8044_wr_direct(vha, QLA8044_CRB_DRV_ACTIVE_INDEX,
  1470. drv_active);
  1471. } else {
  1472. /*
  1473. * Reset owner should execute reset recovery,
  1474. * if all functions acknowledged
  1475. */
  1476. if ((ha->flags.nic_core_reset_owner) &&
  1477. (dev_state == QLA8XXX_DEV_NEED_RESET)) {
  1478. ha->flags.nic_core_reset_owner = 0;
  1479. qla8044_device_bootstrap(vha);
  1480. return;
  1481. }
  1482. }
  1483. /* Exit if non active function */
  1484. if (!(drv_active & (1 << ha->portnum))) {
  1485. ha->flags.nic_core_reset_owner = 0;
  1486. return;
  1487. }
  1488. /*
  1489. * Execute Reset Recovery if Reset Owner or Function 7
  1490. * is the only active function
  1491. */
  1492. if (ha->flags.nic_core_reset_owner ||
  1493. ((drv_state & drv_active) == QLA8044_FUN7_ACTIVE_INDEX)) {
  1494. ha->flags.nic_core_reset_owner = 0;
  1495. qla8044_device_bootstrap(vha);
  1496. }
  1497. }
  1498. static void
  1499. qla8044_set_drv_active(struct scsi_qla_host *vha)
  1500. {
  1501. uint32_t drv_active;
  1502. struct qla_hw_data *ha = vha->hw;
  1503. drv_active = qla8044_rd_direct(vha, QLA8044_CRB_DRV_ACTIVE_INDEX);
  1504. /* For ISP8044, drv_active register has 1 bit per function,
  1505. * shift 1 by func_num to set a bit for the function.*/
  1506. drv_active |= (1 << ha->portnum);
  1507. ql_log(ql_log_info, vha, 0xb0c8,
  1508. "%s(%ld): drv_active: 0x%08x\n",
  1509. __func__, vha->host_no, drv_active);
  1510. qla8044_wr_direct(vha, QLA8044_CRB_DRV_ACTIVE_INDEX, drv_active);
  1511. }
  1512. static int
  1513. qla8044_check_drv_active(struct scsi_qla_host *vha)
  1514. {
  1515. uint32_t drv_active;
  1516. struct qla_hw_data *ha = vha->hw;
  1517. drv_active = qla8044_rd_direct(vha, QLA8044_CRB_DRV_ACTIVE_INDEX);
  1518. if (drv_active & (1 << ha->portnum))
  1519. return QLA_SUCCESS;
  1520. else
  1521. return QLA_TEST_FAILED;
  1522. }
  1523. static void
  1524. qla8044_clear_idc_dontreset(struct scsi_qla_host *vha)
  1525. {
  1526. uint32_t idc_ctrl;
  1527. struct qla_hw_data *ha = vha->hw;
  1528. idc_ctrl = qla8044_rd_reg(ha, QLA8044_IDC_DRV_CTRL);
  1529. idc_ctrl &= ~DONTRESET_BIT0;
  1530. ql_log(ql_log_info, vha, 0xb0c9,
  1531. "%s: idc_ctrl = %d\n", __func__,
  1532. idc_ctrl);
  1533. qla8044_wr_reg(ha, QLA8044_IDC_DRV_CTRL, idc_ctrl);
  1534. }
  1535. static int
  1536. qla8044_set_idc_ver(struct scsi_qla_host *vha)
  1537. {
  1538. int idc_ver;
  1539. uint32_t drv_active;
  1540. int rval = QLA_SUCCESS;
  1541. struct qla_hw_data *ha = vha->hw;
  1542. drv_active = qla8044_rd_direct(vha, QLA8044_CRB_DRV_ACTIVE_INDEX);
  1543. if (drv_active == (1 << ha->portnum)) {
  1544. idc_ver = qla8044_rd_direct(vha,
  1545. QLA8044_CRB_DRV_IDC_VERSION_INDEX);
  1546. idc_ver &= (~0xFF);
  1547. idc_ver |= QLA8044_IDC_VER_MAJ_VALUE;
  1548. qla8044_wr_direct(vha, QLA8044_CRB_DRV_IDC_VERSION_INDEX,
  1549. idc_ver);
  1550. ql_log(ql_log_info, vha, 0xb0ca,
  1551. "%s: IDC version updated to %d\n",
  1552. __func__, idc_ver);
  1553. } else {
  1554. idc_ver = qla8044_rd_direct(vha,
  1555. QLA8044_CRB_DRV_IDC_VERSION_INDEX);
  1556. idc_ver &= 0xFF;
  1557. if (QLA8044_IDC_VER_MAJ_VALUE != idc_ver) {
  1558. ql_log(ql_log_info, vha, 0xb0cb,
  1559. "%s: qla4xxx driver IDC version %d "
  1560. "is not compatible with IDC version %d "
  1561. "of other drivers!\n",
  1562. __func__, QLA8044_IDC_VER_MAJ_VALUE,
  1563. idc_ver);
  1564. rval = QLA_FUNCTION_FAILED;
  1565. goto exit_set_idc_ver;
  1566. }
  1567. }
  1568. /* Update IDC_MINOR_VERSION */
  1569. idc_ver = qla8044_rd_reg(ha, QLA8044_CRB_IDC_VER_MINOR);
  1570. idc_ver &= ~(0x03 << (ha->portnum * 2));
  1571. idc_ver |= (QLA8044_IDC_VER_MIN_VALUE << (ha->portnum * 2));
  1572. qla8044_wr_reg(ha, QLA8044_CRB_IDC_VER_MINOR, idc_ver);
  1573. exit_set_idc_ver:
  1574. return rval;
  1575. }
  1576. static int
  1577. qla8044_update_idc_reg(struct scsi_qla_host *vha)
  1578. {
  1579. uint32_t drv_active;
  1580. int rval = QLA_SUCCESS;
  1581. struct qla_hw_data *ha = vha->hw;
  1582. if (vha->flags.init_done)
  1583. goto exit_update_idc_reg;
  1584. qla8044_idc_lock(ha);
  1585. qla8044_set_drv_active(vha);
  1586. drv_active = qla8044_rd_direct(vha,
  1587. QLA8044_CRB_DRV_ACTIVE_INDEX);
  1588. /* If we are the first driver to load and
  1589. * ql2xdontresethba is not set, clear IDC_CTRL BIT0. */
  1590. if ((drv_active == (1 << ha->portnum)) && !ql2xdontresethba)
  1591. qla8044_clear_idc_dontreset(vha);
  1592. rval = qla8044_set_idc_ver(vha);
  1593. if (rval == QLA_FUNCTION_FAILED)
  1594. qla8044_clear_drv_active(ha);
  1595. qla8044_idc_unlock(ha);
  1596. exit_update_idc_reg:
  1597. return rval;
  1598. }
  1599. /**
  1600. * qla8044_need_qsnt_handler - Code to start qsnt
  1601. * @ha: pointer to adapter structure
  1602. **/
  1603. static void
  1604. qla8044_need_qsnt_handler(struct scsi_qla_host *vha)
  1605. {
  1606. unsigned long qsnt_timeout;
  1607. uint32_t drv_state, drv_active, dev_state;
  1608. struct qla_hw_data *ha = vha->hw;
  1609. if (vha->flags.online)
  1610. qla2x00_quiesce_io(vha);
  1611. else
  1612. return;
  1613. qla8044_set_qsnt_ready(vha);
  1614. /* Wait for 30 secs for all functions to ack qsnt mode */
  1615. qsnt_timeout = jiffies + (QSNT_ACK_TOV * HZ);
  1616. drv_state = qla8044_rd_direct(vha, QLA8044_CRB_DRV_STATE_INDEX);
  1617. drv_active = qla8044_rd_direct(vha, QLA8044_CRB_DRV_ACTIVE_INDEX);
  1618. /* Shift drv_active by 1 to match drv_state. As quiescent ready bit
  1619. position is at bit 1 and drv active is at bit 0 */
  1620. drv_active = drv_active << 1;
  1621. while (drv_state != drv_active) {
  1622. if (time_after_eq(jiffies, qsnt_timeout)) {
  1623. /* Other functions did not ack, changing state to
  1624. * DEV_READY
  1625. */
  1626. clear_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags);
  1627. qla8044_wr_direct(vha, QLA8044_CRB_DEV_STATE_INDEX,
  1628. QLA8XXX_DEV_READY);
  1629. qla8044_clear_qsnt_ready(vha);
  1630. ql_log(ql_log_info, vha, 0xb0cc,
  1631. "Timeout waiting for quiescent ack!!!\n");
  1632. return;
  1633. }
  1634. qla8044_idc_unlock(ha);
  1635. msleep(1000);
  1636. qla8044_idc_lock(ha);
  1637. drv_state = qla8044_rd_direct(vha,
  1638. QLA8044_CRB_DRV_STATE_INDEX);
  1639. drv_active = qla8044_rd_direct(vha,
  1640. QLA8044_CRB_DRV_ACTIVE_INDEX);
  1641. drv_active = drv_active << 1;
  1642. }
  1643. /* All functions have Acked. Set quiescent state */
  1644. dev_state = qla8044_rd_direct(vha, QLA8044_CRB_DEV_STATE_INDEX);
  1645. if (dev_state == QLA8XXX_DEV_NEED_QUIESCENT) {
  1646. qla8044_wr_direct(vha, QLA8044_CRB_DEV_STATE_INDEX,
  1647. QLA8XXX_DEV_QUIESCENT);
  1648. ql_log(ql_log_info, vha, 0xb0cd,
  1649. "%s: HW State: QUIESCENT\n", __func__);
  1650. }
  1651. }
  1652. /*
  1653. * qla8044_device_state_handler - Adapter state machine
  1654. * @ha: pointer to host adapter structure.
  1655. *
  1656. * Note: IDC lock must be UNLOCKED upon entry
  1657. **/
  1658. int
  1659. qla8044_device_state_handler(struct scsi_qla_host *vha)
  1660. {
  1661. uint32_t dev_state;
  1662. int rval = QLA_SUCCESS;
  1663. unsigned long dev_init_timeout;
  1664. struct qla_hw_data *ha = vha->hw;
  1665. rval = qla8044_update_idc_reg(vha);
  1666. if (rval == QLA_FUNCTION_FAILED)
  1667. goto exit_error;
  1668. dev_state = qla8044_rd_direct(vha, QLA8044_CRB_DEV_STATE_INDEX);
  1669. ql_dbg(ql_dbg_p3p, vha, 0xb0ce,
  1670. "Device state is 0x%x = %s\n",
  1671. dev_state, dev_state < MAX_STATES ?
  1672. qdev_state(dev_state) : "Unknown");
  1673. /* wait for 30 seconds for device to go ready */
  1674. dev_init_timeout = jiffies + (ha->fcoe_dev_init_timeout * HZ);
  1675. qla8044_idc_lock(ha);
  1676. while (1) {
  1677. if (time_after_eq(jiffies, dev_init_timeout)) {
  1678. if (qla8044_check_drv_active(vha) == QLA_SUCCESS) {
  1679. ql_log(ql_log_warn, vha, 0xb0cf,
  1680. "%s: Device Init Failed 0x%x = %s\n",
  1681. QLA2XXX_DRIVER_NAME, dev_state,
  1682. dev_state < MAX_STATES ?
  1683. qdev_state(dev_state) : "Unknown");
  1684. qla8044_wr_direct(vha,
  1685. QLA8044_CRB_DEV_STATE_INDEX,
  1686. QLA8XXX_DEV_FAILED);
  1687. }
  1688. }
  1689. dev_state = qla8044_rd_direct(vha, QLA8044_CRB_DEV_STATE_INDEX);
  1690. ql_log(ql_log_info, vha, 0xb0d0,
  1691. "Device state is 0x%x = %s\n",
  1692. dev_state, dev_state < MAX_STATES ?
  1693. qdev_state(dev_state) : "Unknown");
  1694. /* NOTE: Make sure idc unlocked upon exit of switch statement */
  1695. switch (dev_state) {
  1696. case QLA8XXX_DEV_READY:
  1697. ha->flags.nic_core_reset_owner = 0;
  1698. goto exit;
  1699. case QLA8XXX_DEV_COLD:
  1700. rval = qla8044_device_bootstrap(vha);
  1701. break;
  1702. case QLA8XXX_DEV_INITIALIZING:
  1703. qla8044_idc_unlock(ha);
  1704. msleep(1000);
  1705. qla8044_idc_lock(ha);
  1706. break;
  1707. case QLA8XXX_DEV_NEED_RESET:
  1708. /* For ISP8044, if NEED_RESET is set by any driver,
  1709. * it should be honored, irrespective of IDC_CTRL
  1710. * DONTRESET_BIT0 */
  1711. qla8044_need_reset_handler(vha);
  1712. break;
  1713. case QLA8XXX_DEV_NEED_QUIESCENT:
  1714. /* idc locked/unlocked in handler */
  1715. qla8044_need_qsnt_handler(vha);
  1716. /* Reset the init timeout after qsnt handler */
  1717. dev_init_timeout = jiffies +
  1718. (ha->fcoe_reset_timeout * HZ);
  1719. break;
  1720. case QLA8XXX_DEV_QUIESCENT:
  1721. ql_log(ql_log_info, vha, 0xb0d1,
  1722. "HW State: QUIESCENT\n");
  1723. qla8044_idc_unlock(ha);
  1724. msleep(1000);
  1725. qla8044_idc_lock(ha);
  1726. /* Reset the init timeout after qsnt handler */
  1727. dev_init_timeout = jiffies +
  1728. (ha->fcoe_reset_timeout * HZ);
  1729. break;
  1730. case QLA8XXX_DEV_FAILED:
  1731. ha->flags.nic_core_reset_owner = 0;
  1732. qla8044_idc_unlock(ha);
  1733. qla8xxx_dev_failed_handler(vha);
  1734. rval = QLA_FUNCTION_FAILED;
  1735. qla8044_idc_lock(ha);
  1736. goto exit;
  1737. default:
  1738. qla8044_idc_unlock(ha);
  1739. qla8xxx_dev_failed_handler(vha);
  1740. rval = QLA_FUNCTION_FAILED;
  1741. qla8044_idc_lock(ha);
  1742. goto exit;
  1743. }
  1744. }
  1745. exit:
  1746. qla8044_idc_unlock(ha);
  1747. exit_error:
  1748. return rval;
  1749. }
  1750. /**
  1751. * qla4_8xxx_check_temp - Check the ISP82XX temperature.
  1752. * @ha: adapter block pointer.
  1753. *
  1754. * Note: The caller should not hold the idc lock.
  1755. **/
  1756. static int
  1757. qla8044_check_temp(struct scsi_qla_host *vha)
  1758. {
  1759. uint32_t temp, temp_state, temp_val;
  1760. int status = QLA_SUCCESS;
  1761. temp = qla8044_rd_direct(vha, QLA8044_CRB_TEMP_STATE_INDEX);
  1762. temp_state = qla82xx_get_temp_state(temp);
  1763. temp_val = qla82xx_get_temp_val(temp);
  1764. if (temp_state == QLA82XX_TEMP_PANIC) {
  1765. ql_log(ql_log_warn, vha, 0xb0d2,
  1766. "Device temperature %d degrees C"
  1767. " exceeds maximum allowed. Hardware has been shut"
  1768. " down\n", temp_val);
  1769. status = QLA_FUNCTION_FAILED;
  1770. return status;
  1771. } else if (temp_state == QLA82XX_TEMP_WARN) {
  1772. ql_log(ql_log_warn, vha, 0xb0d3,
  1773. "Device temperature %d"
  1774. " degrees C exceeds operating range."
  1775. " Immediate action needed.\n", temp_val);
  1776. }
  1777. return 0;
  1778. }
  1779. int qla8044_read_temperature(scsi_qla_host_t *vha)
  1780. {
  1781. uint32_t temp;
  1782. temp = qla8044_rd_direct(vha, QLA8044_CRB_TEMP_STATE_INDEX);
  1783. return qla82xx_get_temp_val(temp);
  1784. }
  1785. /**
  1786. * qla8044_check_fw_alive - Check firmware health
  1787. * @ha: Pointer to host adapter structure.
  1788. *
  1789. * Context: Interrupt
  1790. **/
  1791. int
  1792. qla8044_check_fw_alive(struct scsi_qla_host *vha)
  1793. {
  1794. uint32_t fw_heartbeat_counter;
  1795. uint32_t halt_status1, halt_status2;
  1796. int status = QLA_SUCCESS;
  1797. fw_heartbeat_counter = qla8044_rd_direct(vha,
  1798. QLA8044_PEG_ALIVE_COUNTER_INDEX);
  1799. /* If PEG_ALIVE_COUNTER is 0xffffffff, AER/EEH is in progress, ignore */
  1800. if (fw_heartbeat_counter == 0xffffffff) {
  1801. ql_dbg(ql_dbg_p3p, vha, 0xb0d4,
  1802. "scsi%ld: %s: Device in frozen "
  1803. "state, QLA82XX_PEG_ALIVE_COUNTER is 0xffffffff\n",
  1804. vha->host_no, __func__);
  1805. return status;
  1806. }
  1807. if (vha->fw_heartbeat_counter == fw_heartbeat_counter) {
  1808. vha->seconds_since_last_heartbeat++;
  1809. /* FW not alive after 2 seconds */
  1810. if (vha->seconds_since_last_heartbeat == 2) {
  1811. vha->seconds_since_last_heartbeat = 0;
  1812. halt_status1 = qla8044_rd_direct(vha,
  1813. QLA8044_PEG_HALT_STATUS1_INDEX);
  1814. halt_status2 = qla8044_rd_direct(vha,
  1815. QLA8044_PEG_HALT_STATUS2_INDEX);
  1816. ql_log(ql_log_info, vha, 0xb0d5,
  1817. "scsi(%ld): %s, ISP8044 "
  1818. "Dumping hw/fw registers:\n"
  1819. " PEG_HALT_STATUS1: 0x%x, "
  1820. "PEG_HALT_STATUS2: 0x%x,\n",
  1821. vha->host_no, __func__, halt_status1,
  1822. halt_status2);
  1823. status = QLA_FUNCTION_FAILED;
  1824. }
  1825. } else
  1826. vha->seconds_since_last_heartbeat = 0;
  1827. vha->fw_heartbeat_counter = fw_heartbeat_counter;
  1828. return status;
  1829. }
  1830. void
  1831. qla8044_watchdog(struct scsi_qla_host *vha)
  1832. {
  1833. uint32_t dev_state, halt_status;
  1834. int halt_status_unrecoverable = 0;
  1835. struct qla_hw_data *ha = vha->hw;
  1836. /* don't poll if reset is going on or FW hang in quiescent state */
  1837. if (!(test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) ||
  1838. test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags))) {
  1839. dev_state = qla8044_rd_direct(vha, QLA8044_CRB_DEV_STATE_INDEX);
  1840. if (qla8044_check_fw_alive(vha)) {
  1841. ha->flags.isp82xx_fw_hung = 1;
  1842. ql_log(ql_log_warn, vha, 0xb10a,
  1843. "Firmware hung.\n");
  1844. qla82xx_clear_pending_mbx(vha);
  1845. }
  1846. if (qla8044_check_temp(vha)) {
  1847. set_bit(ISP_UNRECOVERABLE, &vha->dpc_flags);
  1848. ha->flags.isp82xx_fw_hung = 1;
  1849. qla2xxx_wake_dpc(vha);
  1850. } else if (dev_state == QLA8XXX_DEV_NEED_RESET &&
  1851. !test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags)) {
  1852. ql_log(ql_log_info, vha, 0xb0d6,
  1853. "%s: HW State: NEED RESET!\n",
  1854. __func__);
  1855. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  1856. qla2xxx_wake_dpc(vha);
  1857. } else if (dev_state == QLA8XXX_DEV_NEED_QUIESCENT &&
  1858. !test_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags)) {
  1859. ql_log(ql_log_info, vha, 0xb0d7,
  1860. "%s: HW State: NEED QUIES detected!\n",
  1861. __func__);
  1862. set_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags);
  1863. qla2xxx_wake_dpc(vha);
  1864. } else {
  1865. /* Check firmware health */
  1866. if (ha->flags.isp82xx_fw_hung) {
  1867. halt_status = qla8044_rd_direct(vha,
  1868. QLA8044_PEG_HALT_STATUS1_INDEX);
  1869. if (halt_status &
  1870. QLA8044_HALT_STATUS_FW_RESET) {
  1871. ql_log(ql_log_fatal, vha,
  1872. 0xb0d8, "%s: Firmware "
  1873. "error detected device "
  1874. "is being reset\n",
  1875. __func__);
  1876. } else if (halt_status &
  1877. QLA8044_HALT_STATUS_UNRECOVERABLE) {
  1878. halt_status_unrecoverable = 1;
  1879. }
  1880. /* Since we cannot change dev_state in interrupt
  1881. * context, set appropriate DPC flag then wakeup
  1882. * DPC */
  1883. if (halt_status_unrecoverable) {
  1884. set_bit(ISP_UNRECOVERABLE,
  1885. &vha->dpc_flags);
  1886. } else {
  1887. if (dev_state ==
  1888. QLA8XXX_DEV_QUIESCENT) {
  1889. set_bit(FCOE_CTX_RESET_NEEDED,
  1890. &vha->dpc_flags);
  1891. ql_log(ql_log_info, vha, 0xb0d9,
  1892. "%s: FW CONTEXT Reset "
  1893. "needed!\n", __func__);
  1894. } else {
  1895. ql_log(ql_log_info, vha,
  1896. 0xb0da, "%s: "
  1897. "detect abort needed\n",
  1898. __func__);
  1899. set_bit(ISP_ABORT_NEEDED,
  1900. &vha->dpc_flags);
  1901. }
  1902. }
  1903. qla2xxx_wake_dpc(vha);
  1904. }
  1905. }
  1906. }
  1907. }
  1908. static int
  1909. qla8044_minidump_process_control(struct scsi_qla_host *vha,
  1910. struct qla8044_minidump_entry_hdr *entry_hdr)
  1911. {
  1912. struct qla8044_minidump_entry_crb *crb_entry;
  1913. uint32_t read_value, opcode, poll_time, addr, index;
  1914. uint32_t crb_addr, rval = QLA_SUCCESS;
  1915. unsigned long wtime;
  1916. struct qla8044_minidump_template_hdr *tmplt_hdr;
  1917. int i;
  1918. struct qla_hw_data *ha = vha->hw;
  1919. ql_dbg(ql_dbg_p3p, vha, 0xb0dd, "Entering fn: %s\n", __func__);
  1920. tmplt_hdr = (struct qla8044_minidump_template_hdr *)
  1921. ha->md_tmplt_hdr;
  1922. crb_entry = (struct qla8044_minidump_entry_crb *)entry_hdr;
  1923. crb_addr = crb_entry->addr;
  1924. for (i = 0; i < crb_entry->op_count; i++) {
  1925. opcode = crb_entry->crb_ctrl.opcode;
  1926. if (opcode & QLA82XX_DBG_OPCODE_WR) {
  1927. qla8044_wr_reg_indirect(vha, crb_addr,
  1928. crb_entry->value_1);
  1929. opcode &= ~QLA82XX_DBG_OPCODE_WR;
  1930. }
  1931. if (opcode & QLA82XX_DBG_OPCODE_RW) {
  1932. qla8044_rd_reg_indirect(vha, crb_addr, &read_value);
  1933. qla8044_wr_reg_indirect(vha, crb_addr, read_value);
  1934. opcode &= ~QLA82XX_DBG_OPCODE_RW;
  1935. }
  1936. if (opcode & QLA82XX_DBG_OPCODE_AND) {
  1937. qla8044_rd_reg_indirect(vha, crb_addr, &read_value);
  1938. read_value &= crb_entry->value_2;
  1939. opcode &= ~QLA82XX_DBG_OPCODE_AND;
  1940. if (opcode & QLA82XX_DBG_OPCODE_OR) {
  1941. read_value |= crb_entry->value_3;
  1942. opcode &= ~QLA82XX_DBG_OPCODE_OR;
  1943. }
  1944. qla8044_wr_reg_indirect(vha, crb_addr, read_value);
  1945. }
  1946. if (opcode & QLA82XX_DBG_OPCODE_OR) {
  1947. qla8044_rd_reg_indirect(vha, crb_addr, &read_value);
  1948. read_value |= crb_entry->value_3;
  1949. qla8044_wr_reg_indirect(vha, crb_addr, read_value);
  1950. opcode &= ~QLA82XX_DBG_OPCODE_OR;
  1951. }
  1952. if (opcode & QLA82XX_DBG_OPCODE_POLL) {
  1953. poll_time = crb_entry->crb_strd.poll_timeout;
  1954. wtime = jiffies + poll_time;
  1955. qla8044_rd_reg_indirect(vha, crb_addr, &read_value);
  1956. do {
  1957. if ((read_value & crb_entry->value_2) ==
  1958. crb_entry->value_1) {
  1959. break;
  1960. } else if (time_after_eq(jiffies, wtime)) {
  1961. /* capturing dump failed */
  1962. rval = QLA_FUNCTION_FAILED;
  1963. break;
  1964. } else {
  1965. qla8044_rd_reg_indirect(vha,
  1966. crb_addr, &read_value);
  1967. }
  1968. } while (1);
  1969. opcode &= ~QLA82XX_DBG_OPCODE_POLL;
  1970. }
  1971. if (opcode & QLA82XX_DBG_OPCODE_RDSTATE) {
  1972. if (crb_entry->crb_strd.state_index_a) {
  1973. index = crb_entry->crb_strd.state_index_a;
  1974. addr = tmplt_hdr->saved_state_array[index];
  1975. } else {
  1976. addr = crb_addr;
  1977. }
  1978. qla8044_rd_reg_indirect(vha, addr, &read_value);
  1979. index = crb_entry->crb_ctrl.state_index_v;
  1980. tmplt_hdr->saved_state_array[index] = read_value;
  1981. opcode &= ~QLA82XX_DBG_OPCODE_RDSTATE;
  1982. }
  1983. if (opcode & QLA82XX_DBG_OPCODE_WRSTATE) {
  1984. if (crb_entry->crb_strd.state_index_a) {
  1985. index = crb_entry->crb_strd.state_index_a;
  1986. addr = tmplt_hdr->saved_state_array[index];
  1987. } else {
  1988. addr = crb_addr;
  1989. }
  1990. if (crb_entry->crb_ctrl.state_index_v) {
  1991. index = crb_entry->crb_ctrl.state_index_v;
  1992. read_value =
  1993. tmplt_hdr->saved_state_array[index];
  1994. } else {
  1995. read_value = crb_entry->value_1;
  1996. }
  1997. qla8044_wr_reg_indirect(vha, addr, read_value);
  1998. opcode &= ~QLA82XX_DBG_OPCODE_WRSTATE;
  1999. }
  2000. if (opcode & QLA82XX_DBG_OPCODE_MDSTATE) {
  2001. index = crb_entry->crb_ctrl.state_index_v;
  2002. read_value = tmplt_hdr->saved_state_array[index];
  2003. read_value <<= crb_entry->crb_ctrl.shl;
  2004. read_value >>= crb_entry->crb_ctrl.shr;
  2005. if (crb_entry->value_2)
  2006. read_value &= crb_entry->value_2;
  2007. read_value |= crb_entry->value_3;
  2008. read_value += crb_entry->value_1;
  2009. tmplt_hdr->saved_state_array[index] = read_value;
  2010. opcode &= ~QLA82XX_DBG_OPCODE_MDSTATE;
  2011. }
  2012. crb_addr += crb_entry->crb_strd.addr_stride;
  2013. }
  2014. return rval;
  2015. }
  2016. static void
  2017. qla8044_minidump_process_rdcrb(struct scsi_qla_host *vha,
  2018. struct qla8044_minidump_entry_hdr *entry_hdr, uint32_t **d_ptr)
  2019. {
  2020. uint32_t r_addr, r_stride, loop_cnt, i, r_value;
  2021. struct qla8044_minidump_entry_crb *crb_hdr;
  2022. uint32_t *data_ptr = *d_ptr;
  2023. ql_dbg(ql_dbg_p3p, vha, 0xb0de, "Entering fn: %s\n", __func__);
  2024. crb_hdr = (struct qla8044_minidump_entry_crb *)entry_hdr;
  2025. r_addr = crb_hdr->addr;
  2026. r_stride = crb_hdr->crb_strd.addr_stride;
  2027. loop_cnt = crb_hdr->op_count;
  2028. for (i = 0; i < loop_cnt; i++) {
  2029. qla8044_rd_reg_indirect(vha, r_addr, &r_value);
  2030. *data_ptr++ = r_addr;
  2031. *data_ptr++ = r_value;
  2032. r_addr += r_stride;
  2033. }
  2034. *d_ptr = data_ptr;
  2035. }
  2036. static int
  2037. qla8044_minidump_process_rdmem(struct scsi_qla_host *vha,
  2038. struct qla8044_minidump_entry_hdr *entry_hdr, uint32_t **d_ptr)
  2039. {
  2040. uint32_t r_addr, r_value, r_data;
  2041. uint32_t i, j, loop_cnt;
  2042. struct qla8044_minidump_entry_rdmem *m_hdr;
  2043. unsigned long flags;
  2044. uint32_t *data_ptr = *d_ptr;
  2045. struct qla_hw_data *ha = vha->hw;
  2046. ql_dbg(ql_dbg_p3p, vha, 0xb0df, "Entering fn: %s\n", __func__);
  2047. m_hdr = (struct qla8044_minidump_entry_rdmem *)entry_hdr;
  2048. r_addr = m_hdr->read_addr;
  2049. loop_cnt = m_hdr->read_data_size/16;
  2050. ql_dbg(ql_dbg_p3p, vha, 0xb0f0,
  2051. "[%s]: Read addr: 0x%x, read_data_size: 0x%x\n",
  2052. __func__, r_addr, m_hdr->read_data_size);
  2053. if (r_addr & 0xf) {
  2054. ql_dbg(ql_dbg_p3p, vha, 0xb0f1,
  2055. "[%s]: Read addr 0x%x not 16 bytes aligned\n",
  2056. __func__, r_addr);
  2057. return QLA_FUNCTION_FAILED;
  2058. }
  2059. if (m_hdr->read_data_size % 16) {
  2060. ql_dbg(ql_dbg_p3p, vha, 0xb0f2,
  2061. "[%s]: Read data[0x%x] not multiple of 16 bytes\n",
  2062. __func__, m_hdr->read_data_size);
  2063. return QLA_FUNCTION_FAILED;
  2064. }
  2065. ql_dbg(ql_dbg_p3p, vha, 0xb0f3,
  2066. "[%s]: rdmem_addr: 0x%x, read_data_size: 0x%x, loop_cnt: 0x%x\n",
  2067. __func__, r_addr, m_hdr->read_data_size, loop_cnt);
  2068. write_lock_irqsave(&ha->hw_lock, flags);
  2069. for (i = 0; i < loop_cnt; i++) {
  2070. qla8044_wr_reg_indirect(vha, MD_MIU_TEST_AGT_ADDR_LO, r_addr);
  2071. r_value = 0;
  2072. qla8044_wr_reg_indirect(vha, MD_MIU_TEST_AGT_ADDR_HI, r_value);
  2073. r_value = MIU_TA_CTL_ENABLE;
  2074. qla8044_wr_reg_indirect(vha, MD_MIU_TEST_AGT_CTRL, r_value);
  2075. r_value = MIU_TA_CTL_START_ENABLE;
  2076. qla8044_wr_reg_indirect(vha, MD_MIU_TEST_AGT_CTRL, r_value);
  2077. for (j = 0; j < MAX_CTL_CHECK; j++) {
  2078. qla8044_rd_reg_indirect(vha, MD_MIU_TEST_AGT_CTRL,
  2079. &r_value);
  2080. if ((r_value & MIU_TA_CTL_BUSY) == 0)
  2081. break;
  2082. }
  2083. if (j >= MAX_CTL_CHECK) {
  2084. write_unlock_irqrestore(&ha->hw_lock, flags);
  2085. return QLA_SUCCESS;
  2086. }
  2087. for (j = 0; j < 4; j++) {
  2088. qla8044_rd_reg_indirect(vha, MD_MIU_TEST_AGT_RDDATA[j],
  2089. &r_data);
  2090. *data_ptr++ = r_data;
  2091. }
  2092. r_addr += 16;
  2093. }
  2094. write_unlock_irqrestore(&ha->hw_lock, flags);
  2095. ql_dbg(ql_dbg_p3p, vha, 0xb0f4,
  2096. "Leaving fn: %s datacount: 0x%x\n",
  2097. __func__, (loop_cnt * 16));
  2098. *d_ptr = data_ptr;
  2099. return QLA_SUCCESS;
  2100. }
  2101. /* ISP83xx flash read for _RDROM _BOARD */
  2102. static uint32_t
  2103. qla8044_minidump_process_rdrom(struct scsi_qla_host *vha,
  2104. struct qla8044_minidump_entry_hdr *entry_hdr, uint32_t **d_ptr)
  2105. {
  2106. uint32_t fl_addr, u32_count, rval;
  2107. struct qla8044_minidump_entry_rdrom *rom_hdr;
  2108. uint32_t *data_ptr = *d_ptr;
  2109. rom_hdr = (struct qla8044_minidump_entry_rdrom *)entry_hdr;
  2110. fl_addr = rom_hdr->read_addr;
  2111. u32_count = (rom_hdr->read_data_size)/sizeof(uint32_t);
  2112. ql_dbg(ql_dbg_p3p, vha, 0xb0f5, "[%s]: fl_addr: 0x%x, count: 0x%x\n",
  2113. __func__, fl_addr, u32_count);
  2114. rval = qla8044_lockless_flash_read_u32(vha, fl_addr,
  2115. (u8 *)(data_ptr), u32_count);
  2116. if (rval != QLA_SUCCESS) {
  2117. ql_log(ql_log_fatal, vha, 0xb0f6,
  2118. "%s: Flash Read Error,Count=%d\n", __func__, u32_count);
  2119. return QLA_FUNCTION_FAILED;
  2120. } else {
  2121. data_ptr += u32_count;
  2122. *d_ptr = data_ptr;
  2123. return QLA_SUCCESS;
  2124. }
  2125. }
  2126. static void
  2127. qla8044_mark_entry_skipped(struct scsi_qla_host *vha,
  2128. struct qla8044_minidump_entry_hdr *entry_hdr, int index)
  2129. {
  2130. entry_hdr->d_ctrl.driver_flags |= QLA82XX_DBG_SKIPPED_FLAG;
  2131. ql_log(ql_log_info, vha, 0xb0f7,
  2132. "scsi(%ld): Skipping entry[%d]: ETYPE[0x%x]-ELEVEL[0x%x]\n",
  2133. vha->host_no, index, entry_hdr->entry_type,
  2134. entry_hdr->d_ctrl.entry_capture_mask);
  2135. }
  2136. static int
  2137. qla8044_minidump_process_l2tag(struct scsi_qla_host *vha,
  2138. struct qla8044_minidump_entry_hdr *entry_hdr,
  2139. uint32_t **d_ptr)
  2140. {
  2141. uint32_t addr, r_addr, c_addr, t_r_addr;
  2142. uint32_t i, k, loop_count, t_value, r_cnt, r_value;
  2143. unsigned long p_wait, w_time, p_mask;
  2144. uint32_t c_value_w, c_value_r;
  2145. struct qla8044_minidump_entry_cache *cache_hdr;
  2146. int rval = QLA_FUNCTION_FAILED;
  2147. uint32_t *data_ptr = *d_ptr;
  2148. ql_dbg(ql_dbg_p3p, vha, 0xb0f8, "Entering fn: %s\n", __func__);
  2149. cache_hdr = (struct qla8044_minidump_entry_cache *)entry_hdr;
  2150. loop_count = cache_hdr->op_count;
  2151. r_addr = cache_hdr->read_addr;
  2152. c_addr = cache_hdr->control_addr;
  2153. c_value_w = cache_hdr->cache_ctrl.write_value;
  2154. t_r_addr = cache_hdr->tag_reg_addr;
  2155. t_value = cache_hdr->addr_ctrl.init_tag_value;
  2156. r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
  2157. p_wait = cache_hdr->cache_ctrl.poll_wait;
  2158. p_mask = cache_hdr->cache_ctrl.poll_mask;
  2159. for (i = 0; i < loop_count; i++) {
  2160. qla8044_wr_reg_indirect(vha, t_r_addr, t_value);
  2161. if (c_value_w)
  2162. qla8044_wr_reg_indirect(vha, c_addr, c_value_w);
  2163. if (p_mask) {
  2164. w_time = jiffies + p_wait;
  2165. do {
  2166. qla8044_rd_reg_indirect(vha, c_addr,
  2167. &c_value_r);
  2168. if ((c_value_r & p_mask) == 0) {
  2169. break;
  2170. } else if (time_after_eq(jiffies, w_time)) {
  2171. /* capturing dump failed */
  2172. return rval;
  2173. }
  2174. } while (1);
  2175. }
  2176. addr = r_addr;
  2177. for (k = 0; k < r_cnt; k++) {
  2178. qla8044_rd_reg_indirect(vha, addr, &r_value);
  2179. *data_ptr++ = r_value;
  2180. addr += cache_hdr->read_ctrl.read_addr_stride;
  2181. }
  2182. t_value += cache_hdr->addr_ctrl.tag_value_stride;
  2183. }
  2184. *d_ptr = data_ptr;
  2185. return QLA_SUCCESS;
  2186. }
  2187. static void
  2188. qla8044_minidump_process_l1cache(struct scsi_qla_host *vha,
  2189. struct qla8044_minidump_entry_hdr *entry_hdr, uint32_t **d_ptr)
  2190. {
  2191. uint32_t addr, r_addr, c_addr, t_r_addr;
  2192. uint32_t i, k, loop_count, t_value, r_cnt, r_value;
  2193. uint32_t c_value_w;
  2194. struct qla8044_minidump_entry_cache *cache_hdr;
  2195. uint32_t *data_ptr = *d_ptr;
  2196. cache_hdr = (struct qla8044_minidump_entry_cache *)entry_hdr;
  2197. loop_count = cache_hdr->op_count;
  2198. r_addr = cache_hdr->read_addr;
  2199. c_addr = cache_hdr->control_addr;
  2200. c_value_w = cache_hdr->cache_ctrl.write_value;
  2201. t_r_addr = cache_hdr->tag_reg_addr;
  2202. t_value = cache_hdr->addr_ctrl.init_tag_value;
  2203. r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
  2204. for (i = 0; i < loop_count; i++) {
  2205. qla8044_wr_reg_indirect(vha, t_r_addr, t_value);
  2206. qla8044_wr_reg_indirect(vha, c_addr, c_value_w);
  2207. addr = r_addr;
  2208. for (k = 0; k < r_cnt; k++) {
  2209. qla8044_rd_reg_indirect(vha, addr, &r_value);
  2210. *data_ptr++ = r_value;
  2211. addr += cache_hdr->read_ctrl.read_addr_stride;
  2212. }
  2213. t_value += cache_hdr->addr_ctrl.tag_value_stride;
  2214. }
  2215. *d_ptr = data_ptr;
  2216. }
  2217. static void
  2218. qla8044_minidump_process_rdocm(struct scsi_qla_host *vha,
  2219. struct qla8044_minidump_entry_hdr *entry_hdr, uint32_t **d_ptr)
  2220. {
  2221. uint32_t r_addr, r_stride, loop_cnt, i, r_value;
  2222. struct qla8044_minidump_entry_rdocm *ocm_hdr;
  2223. uint32_t *data_ptr = *d_ptr;
  2224. struct qla_hw_data *ha = vha->hw;
  2225. ql_dbg(ql_dbg_p3p, vha, 0xb0f9, "Entering fn: %s\n", __func__);
  2226. ocm_hdr = (struct qla8044_minidump_entry_rdocm *)entry_hdr;
  2227. r_addr = ocm_hdr->read_addr;
  2228. r_stride = ocm_hdr->read_addr_stride;
  2229. loop_cnt = ocm_hdr->op_count;
  2230. ql_dbg(ql_dbg_p3p, vha, 0xb0fa,
  2231. "[%s]: r_addr: 0x%x, r_stride: 0x%x, loop_cnt: 0x%x\n",
  2232. __func__, r_addr, r_stride, loop_cnt);
  2233. for (i = 0; i < loop_cnt; i++) {
  2234. r_value = readl((void __iomem *)(r_addr + ha->nx_pcibase));
  2235. *data_ptr++ = r_value;
  2236. r_addr += r_stride;
  2237. }
  2238. ql_dbg(ql_dbg_p3p, vha, 0xb0fb, "Leaving fn: %s datacount: 0x%lx\n",
  2239. __func__, (long unsigned int) (loop_cnt * sizeof(uint32_t)));
  2240. *d_ptr = data_ptr;
  2241. }
  2242. static void
  2243. qla8044_minidump_process_rdmux(struct scsi_qla_host *vha,
  2244. struct qla8044_minidump_entry_hdr *entry_hdr,
  2245. uint32_t **d_ptr)
  2246. {
  2247. uint32_t r_addr, s_stride, s_addr, s_value, loop_cnt, i, r_value;
  2248. struct qla8044_minidump_entry_mux *mux_hdr;
  2249. uint32_t *data_ptr = *d_ptr;
  2250. ql_dbg(ql_dbg_p3p, vha, 0xb0fc, "Entering fn: %s\n", __func__);
  2251. mux_hdr = (struct qla8044_minidump_entry_mux *)entry_hdr;
  2252. r_addr = mux_hdr->read_addr;
  2253. s_addr = mux_hdr->select_addr;
  2254. s_stride = mux_hdr->select_value_stride;
  2255. s_value = mux_hdr->select_value;
  2256. loop_cnt = mux_hdr->op_count;
  2257. for (i = 0; i < loop_cnt; i++) {
  2258. qla8044_wr_reg_indirect(vha, s_addr, s_value);
  2259. qla8044_rd_reg_indirect(vha, r_addr, &r_value);
  2260. *data_ptr++ = s_value;
  2261. *data_ptr++ = r_value;
  2262. s_value += s_stride;
  2263. }
  2264. *d_ptr = data_ptr;
  2265. }
  2266. static void
  2267. qla8044_minidump_process_queue(struct scsi_qla_host *vha,
  2268. struct qla8044_minidump_entry_hdr *entry_hdr,
  2269. uint32_t **d_ptr)
  2270. {
  2271. uint32_t s_addr, r_addr;
  2272. uint32_t r_stride, r_value, r_cnt, qid = 0;
  2273. uint32_t i, k, loop_cnt;
  2274. struct qla8044_minidump_entry_queue *q_hdr;
  2275. uint32_t *data_ptr = *d_ptr;
  2276. ql_dbg(ql_dbg_p3p, vha, 0xb0fd, "Entering fn: %s\n", __func__);
  2277. q_hdr = (struct qla8044_minidump_entry_queue *)entry_hdr;
  2278. s_addr = q_hdr->select_addr;
  2279. r_cnt = q_hdr->rd_strd.read_addr_cnt;
  2280. r_stride = q_hdr->rd_strd.read_addr_stride;
  2281. loop_cnt = q_hdr->op_count;
  2282. for (i = 0; i < loop_cnt; i++) {
  2283. qla8044_wr_reg_indirect(vha, s_addr, qid);
  2284. r_addr = q_hdr->read_addr;
  2285. for (k = 0; k < r_cnt; k++) {
  2286. qla8044_rd_reg_indirect(vha, r_addr, &r_value);
  2287. *data_ptr++ = r_value;
  2288. r_addr += r_stride;
  2289. }
  2290. qid += q_hdr->q_strd.queue_id_stride;
  2291. }
  2292. *d_ptr = data_ptr;
  2293. }
  2294. /* ISP83xx functions to process new minidump entries... */
  2295. static uint32_t
  2296. qla8044_minidump_process_pollrd(struct scsi_qla_host *vha,
  2297. struct qla8044_minidump_entry_hdr *entry_hdr,
  2298. uint32_t **d_ptr)
  2299. {
  2300. uint32_t r_addr, s_addr, s_value, r_value, poll_wait, poll_mask;
  2301. uint16_t s_stride, i;
  2302. struct qla8044_minidump_entry_pollrd *pollrd_hdr;
  2303. uint32_t *data_ptr = *d_ptr;
  2304. pollrd_hdr = (struct qla8044_minidump_entry_pollrd *) entry_hdr;
  2305. s_addr = pollrd_hdr->select_addr;
  2306. r_addr = pollrd_hdr->read_addr;
  2307. s_value = pollrd_hdr->select_value;
  2308. s_stride = pollrd_hdr->select_value_stride;
  2309. poll_wait = pollrd_hdr->poll_wait;
  2310. poll_mask = pollrd_hdr->poll_mask;
  2311. for (i = 0; i < pollrd_hdr->op_count; i++) {
  2312. qla8044_wr_reg_indirect(vha, s_addr, s_value);
  2313. poll_wait = pollrd_hdr->poll_wait;
  2314. while (1) {
  2315. qla8044_rd_reg_indirect(vha, s_addr, &r_value);
  2316. if ((r_value & poll_mask) != 0) {
  2317. break;
  2318. } else {
  2319. usleep_range(1000, 1100);
  2320. if (--poll_wait == 0) {
  2321. ql_log(ql_log_fatal, vha, 0xb0fe,
  2322. "%s: TIMEOUT\n", __func__);
  2323. goto error;
  2324. }
  2325. }
  2326. }
  2327. qla8044_rd_reg_indirect(vha, r_addr, &r_value);
  2328. *data_ptr++ = s_value;
  2329. *data_ptr++ = r_value;
  2330. s_value += s_stride;
  2331. }
  2332. *d_ptr = data_ptr;
  2333. return QLA_SUCCESS;
  2334. error:
  2335. return QLA_FUNCTION_FAILED;
  2336. }
  2337. static void
  2338. qla8044_minidump_process_rdmux2(struct scsi_qla_host *vha,
  2339. struct qla8044_minidump_entry_hdr *entry_hdr, uint32_t **d_ptr)
  2340. {
  2341. uint32_t sel_val1, sel_val2, t_sel_val, data, i;
  2342. uint32_t sel_addr1, sel_addr2, sel_val_mask, read_addr;
  2343. struct qla8044_minidump_entry_rdmux2 *rdmux2_hdr;
  2344. uint32_t *data_ptr = *d_ptr;
  2345. rdmux2_hdr = (struct qla8044_minidump_entry_rdmux2 *) entry_hdr;
  2346. sel_val1 = rdmux2_hdr->select_value_1;
  2347. sel_val2 = rdmux2_hdr->select_value_2;
  2348. sel_addr1 = rdmux2_hdr->select_addr_1;
  2349. sel_addr2 = rdmux2_hdr->select_addr_2;
  2350. sel_val_mask = rdmux2_hdr->select_value_mask;
  2351. read_addr = rdmux2_hdr->read_addr;
  2352. for (i = 0; i < rdmux2_hdr->op_count; i++) {
  2353. qla8044_wr_reg_indirect(vha, sel_addr1, sel_val1);
  2354. t_sel_val = sel_val1 & sel_val_mask;
  2355. *data_ptr++ = t_sel_val;
  2356. qla8044_wr_reg_indirect(vha, sel_addr2, t_sel_val);
  2357. qla8044_rd_reg_indirect(vha, read_addr, &data);
  2358. *data_ptr++ = data;
  2359. qla8044_wr_reg_indirect(vha, sel_addr1, sel_val2);
  2360. t_sel_val = sel_val2 & sel_val_mask;
  2361. *data_ptr++ = t_sel_val;
  2362. qla8044_wr_reg_indirect(vha, sel_addr2, t_sel_val);
  2363. qla8044_rd_reg_indirect(vha, read_addr, &data);
  2364. *data_ptr++ = data;
  2365. sel_val1 += rdmux2_hdr->select_value_stride;
  2366. sel_val2 += rdmux2_hdr->select_value_stride;
  2367. }
  2368. *d_ptr = data_ptr;
  2369. }
  2370. static uint32_t
  2371. qla8044_minidump_process_pollrdmwr(struct scsi_qla_host *vha,
  2372. struct qla8044_minidump_entry_hdr *entry_hdr,
  2373. uint32_t **d_ptr)
  2374. {
  2375. uint32_t poll_wait, poll_mask, r_value, data;
  2376. uint32_t addr_1, addr_2, value_1, value_2;
  2377. struct qla8044_minidump_entry_pollrdmwr *poll_hdr;
  2378. uint32_t *data_ptr = *d_ptr;
  2379. poll_hdr = (struct qla8044_minidump_entry_pollrdmwr *) entry_hdr;
  2380. addr_1 = poll_hdr->addr_1;
  2381. addr_2 = poll_hdr->addr_2;
  2382. value_1 = poll_hdr->value_1;
  2383. value_2 = poll_hdr->value_2;
  2384. poll_mask = poll_hdr->poll_mask;
  2385. qla8044_wr_reg_indirect(vha, addr_1, value_1);
  2386. poll_wait = poll_hdr->poll_wait;
  2387. while (1) {
  2388. qla8044_rd_reg_indirect(vha, addr_1, &r_value);
  2389. if ((r_value & poll_mask) != 0) {
  2390. break;
  2391. } else {
  2392. usleep_range(1000, 1100);
  2393. if (--poll_wait == 0) {
  2394. ql_log(ql_log_fatal, vha, 0xb0ff,
  2395. "%s: TIMEOUT\n", __func__);
  2396. goto error;
  2397. }
  2398. }
  2399. }
  2400. qla8044_rd_reg_indirect(vha, addr_2, &data);
  2401. data &= poll_hdr->modify_mask;
  2402. qla8044_wr_reg_indirect(vha, addr_2, data);
  2403. qla8044_wr_reg_indirect(vha, addr_1, value_2);
  2404. poll_wait = poll_hdr->poll_wait;
  2405. while (1) {
  2406. qla8044_rd_reg_indirect(vha, addr_1, &r_value);
  2407. if ((r_value & poll_mask) != 0) {
  2408. break;
  2409. } else {
  2410. usleep_range(1000, 1100);
  2411. if (--poll_wait == 0) {
  2412. ql_log(ql_log_fatal, vha, 0xb100,
  2413. "%s: TIMEOUT2\n", __func__);
  2414. goto error;
  2415. }
  2416. }
  2417. }
  2418. *data_ptr++ = addr_2;
  2419. *data_ptr++ = data;
  2420. *d_ptr = data_ptr;
  2421. return QLA_SUCCESS;
  2422. error:
  2423. return QLA_FUNCTION_FAILED;
  2424. }
  2425. #define ISP8044_PEX_DMA_ENGINE_INDEX 8
  2426. #define ISP8044_PEX_DMA_BASE_ADDRESS 0x77320000
  2427. #define ISP8044_PEX_DMA_NUM_OFFSET 0x10000
  2428. #define ISP8044_PEX_DMA_CMD_ADDR_LOW 0x0
  2429. #define ISP8044_PEX_DMA_CMD_ADDR_HIGH 0x04
  2430. #define ISP8044_PEX_DMA_CMD_STS_AND_CNTRL 0x08
  2431. #define ISP8044_PEX_DMA_READ_SIZE (16 * 1024)
  2432. #define ISP8044_PEX_DMA_MAX_WAIT (100 * 100) /* Max wait of 100 msecs */
  2433. static int
  2434. qla8044_check_dma_engine_state(struct scsi_qla_host *vha)
  2435. {
  2436. struct qla_hw_data *ha = vha->hw;
  2437. int rval = QLA_SUCCESS;
  2438. uint32_t dma_eng_num = 0, cmd_sts_and_cntrl = 0;
  2439. uint64_t dma_base_addr = 0;
  2440. struct qla8044_minidump_template_hdr *tmplt_hdr = NULL;
  2441. tmplt_hdr = ha->md_tmplt_hdr;
  2442. dma_eng_num =
  2443. tmplt_hdr->saved_state_array[ISP8044_PEX_DMA_ENGINE_INDEX];
  2444. dma_base_addr = ISP8044_PEX_DMA_BASE_ADDRESS +
  2445. (dma_eng_num * ISP8044_PEX_DMA_NUM_OFFSET);
  2446. /* Read the pex-dma's command-status-and-control register. */
  2447. rval = qla8044_rd_reg_indirect(vha,
  2448. (dma_base_addr + ISP8044_PEX_DMA_CMD_STS_AND_CNTRL),
  2449. &cmd_sts_and_cntrl);
  2450. if (rval)
  2451. return QLA_FUNCTION_FAILED;
  2452. /* Check if requested pex-dma engine is available. */
  2453. if (cmd_sts_and_cntrl & BIT_31)
  2454. return QLA_SUCCESS;
  2455. return QLA_FUNCTION_FAILED;
  2456. }
  2457. static int
  2458. qla8044_start_pex_dma(struct scsi_qla_host *vha,
  2459. struct qla8044_minidump_entry_rdmem_pex_dma *m_hdr)
  2460. {
  2461. struct qla_hw_data *ha = vha->hw;
  2462. int rval = QLA_SUCCESS, wait = 0;
  2463. uint32_t dma_eng_num = 0, cmd_sts_and_cntrl = 0;
  2464. uint64_t dma_base_addr = 0;
  2465. struct qla8044_minidump_template_hdr *tmplt_hdr = NULL;
  2466. tmplt_hdr = ha->md_tmplt_hdr;
  2467. dma_eng_num =
  2468. tmplt_hdr->saved_state_array[ISP8044_PEX_DMA_ENGINE_INDEX];
  2469. dma_base_addr = ISP8044_PEX_DMA_BASE_ADDRESS +
  2470. (dma_eng_num * ISP8044_PEX_DMA_NUM_OFFSET);
  2471. rval = qla8044_wr_reg_indirect(vha,
  2472. dma_base_addr + ISP8044_PEX_DMA_CMD_ADDR_LOW,
  2473. m_hdr->desc_card_addr);
  2474. if (rval)
  2475. goto error_exit;
  2476. rval = qla8044_wr_reg_indirect(vha,
  2477. dma_base_addr + ISP8044_PEX_DMA_CMD_ADDR_HIGH, 0);
  2478. if (rval)
  2479. goto error_exit;
  2480. rval = qla8044_wr_reg_indirect(vha,
  2481. dma_base_addr + ISP8044_PEX_DMA_CMD_STS_AND_CNTRL,
  2482. m_hdr->start_dma_cmd);
  2483. if (rval)
  2484. goto error_exit;
  2485. /* Wait for dma operation to complete. */
  2486. for (wait = 0; wait < ISP8044_PEX_DMA_MAX_WAIT; wait++) {
  2487. rval = qla8044_rd_reg_indirect(vha,
  2488. (dma_base_addr + ISP8044_PEX_DMA_CMD_STS_AND_CNTRL),
  2489. &cmd_sts_and_cntrl);
  2490. if (rval)
  2491. goto error_exit;
  2492. if ((cmd_sts_and_cntrl & BIT_1) == 0)
  2493. break;
  2494. udelay(10);
  2495. }
  2496. /* Wait a max of 100 ms, otherwise fallback to rdmem entry read */
  2497. if (wait >= ISP8044_PEX_DMA_MAX_WAIT) {
  2498. rval = QLA_FUNCTION_FAILED;
  2499. goto error_exit;
  2500. }
  2501. error_exit:
  2502. return rval;
  2503. }
  2504. static int
  2505. qla8044_minidump_pex_dma_read(struct scsi_qla_host *vha,
  2506. struct qla8044_minidump_entry_hdr *entry_hdr, uint32_t **d_ptr)
  2507. {
  2508. struct qla_hw_data *ha = vha->hw;
  2509. int rval = QLA_SUCCESS;
  2510. struct qla8044_minidump_entry_rdmem_pex_dma *m_hdr = NULL;
  2511. uint32_t chunk_size, read_size;
  2512. uint8_t *data_ptr = (uint8_t *)*d_ptr;
  2513. void *rdmem_buffer = NULL;
  2514. dma_addr_t rdmem_dma;
  2515. struct qla8044_pex_dma_descriptor dma_desc;
  2516. rval = qla8044_check_dma_engine_state(vha);
  2517. if (rval != QLA_SUCCESS) {
  2518. ql_dbg(ql_dbg_p3p, vha, 0xb147,
  2519. "DMA engine not available. Fallback to rdmem-read.\n");
  2520. return QLA_FUNCTION_FAILED;
  2521. }
  2522. m_hdr = (void *)entry_hdr;
  2523. rdmem_buffer = dma_alloc_coherent(&ha->pdev->dev,
  2524. ISP8044_PEX_DMA_READ_SIZE, &rdmem_dma, GFP_KERNEL);
  2525. if (!rdmem_buffer) {
  2526. ql_dbg(ql_dbg_p3p, vha, 0xb148,
  2527. "Unable to allocate rdmem dma buffer\n");
  2528. return QLA_FUNCTION_FAILED;
  2529. }
  2530. /* Prepare pex-dma descriptor to be written to MS memory. */
  2531. /* dma-desc-cmd layout:
  2532. * 0-3: dma-desc-cmd 0-3
  2533. * 4-7: pcid function number
  2534. * 8-15: dma-desc-cmd 8-15
  2535. * dma_bus_addr: dma buffer address
  2536. * cmd.read_data_size: amount of data-chunk to be read.
  2537. */
  2538. dma_desc.cmd.dma_desc_cmd = (m_hdr->dma_desc_cmd & 0xff0f);
  2539. dma_desc.cmd.dma_desc_cmd |=
  2540. ((PCI_FUNC(ha->pdev->devfn) & 0xf) << 0x4);
  2541. dma_desc.dma_bus_addr = rdmem_dma;
  2542. dma_desc.cmd.read_data_size = chunk_size = ISP8044_PEX_DMA_READ_SIZE;
  2543. read_size = 0;
  2544. /*
  2545. * Perform rdmem operation using pex-dma.
  2546. * Prepare dma in chunks of ISP8044_PEX_DMA_READ_SIZE.
  2547. */
  2548. while (read_size < m_hdr->read_data_size) {
  2549. if (m_hdr->read_data_size - read_size <
  2550. ISP8044_PEX_DMA_READ_SIZE) {
  2551. chunk_size = (m_hdr->read_data_size - read_size);
  2552. dma_desc.cmd.read_data_size = chunk_size;
  2553. }
  2554. dma_desc.src_addr = m_hdr->read_addr + read_size;
  2555. /* Prepare: Write pex-dma descriptor to MS memory. */
  2556. rval = qla8044_ms_mem_write_128b(vha,
  2557. m_hdr->desc_card_addr, (void *)&dma_desc,
  2558. (sizeof(struct qla8044_pex_dma_descriptor)/16));
  2559. if (rval) {
  2560. ql_log(ql_log_warn, vha, 0xb14a,
  2561. "%s: Error writing rdmem-dma-init to MS !!!\n",
  2562. __func__);
  2563. goto error_exit;
  2564. }
  2565. ql_dbg(ql_dbg_p3p, vha, 0xb14b,
  2566. "%s: Dma-descriptor: Instruct for rdmem dma "
  2567. "(chunk_size 0x%x).\n", __func__, chunk_size);
  2568. /* Execute: Start pex-dma operation. */
  2569. rval = qla8044_start_pex_dma(vha, m_hdr);
  2570. if (rval)
  2571. goto error_exit;
  2572. memcpy(data_ptr, rdmem_buffer, chunk_size);
  2573. data_ptr += chunk_size;
  2574. read_size += chunk_size;
  2575. }
  2576. *d_ptr = (void *)data_ptr;
  2577. error_exit:
  2578. if (rdmem_buffer)
  2579. dma_free_coherent(&ha->pdev->dev, ISP8044_PEX_DMA_READ_SIZE,
  2580. rdmem_buffer, rdmem_dma);
  2581. return rval;
  2582. }
  2583. static uint32_t
  2584. qla8044_minidump_process_rddfe(struct scsi_qla_host *vha,
  2585. struct qla8044_minidump_entry_hdr *entry_hdr, uint32_t **d_ptr)
  2586. {
  2587. int loop_cnt;
  2588. uint32_t addr1, addr2, value, data, temp, wrVal;
  2589. uint8_t stride, stride2;
  2590. uint16_t count;
  2591. uint32_t poll, mask, modify_mask;
  2592. uint32_t wait_count = 0;
  2593. uint32_t *data_ptr = *d_ptr;
  2594. struct qla8044_minidump_entry_rddfe *rddfe;
  2595. rddfe = (struct qla8044_minidump_entry_rddfe *) entry_hdr;
  2596. addr1 = rddfe->addr_1;
  2597. value = rddfe->value;
  2598. stride = rddfe->stride;
  2599. stride2 = rddfe->stride2;
  2600. count = rddfe->count;
  2601. poll = rddfe->poll;
  2602. mask = rddfe->mask;
  2603. modify_mask = rddfe->modify_mask;
  2604. addr2 = addr1 + stride;
  2605. for (loop_cnt = 0x0; loop_cnt < count; loop_cnt++) {
  2606. qla8044_wr_reg_indirect(vha, addr1, (0x40000000 | value));
  2607. wait_count = 0;
  2608. while (wait_count < poll) {
  2609. qla8044_rd_reg_indirect(vha, addr1, &temp);
  2610. if ((temp & mask) != 0)
  2611. break;
  2612. wait_count++;
  2613. }
  2614. if (wait_count == poll) {
  2615. ql_log(ql_log_warn, vha, 0xb153,
  2616. "%s: TIMEOUT\n", __func__);
  2617. goto error;
  2618. } else {
  2619. qla8044_rd_reg_indirect(vha, addr2, &temp);
  2620. temp = temp & modify_mask;
  2621. temp = (temp | ((loop_cnt << 16) | loop_cnt));
  2622. wrVal = ((temp << 16) | temp);
  2623. qla8044_wr_reg_indirect(vha, addr2, wrVal);
  2624. qla8044_wr_reg_indirect(vha, addr1, value);
  2625. wait_count = 0;
  2626. while (wait_count < poll) {
  2627. qla8044_rd_reg_indirect(vha, addr1, &temp);
  2628. if ((temp & mask) != 0)
  2629. break;
  2630. wait_count++;
  2631. }
  2632. if (wait_count == poll) {
  2633. ql_log(ql_log_warn, vha, 0xb154,
  2634. "%s: TIMEOUT\n", __func__);
  2635. goto error;
  2636. }
  2637. qla8044_wr_reg_indirect(vha, addr1,
  2638. ((0x40000000 | value) + stride2));
  2639. wait_count = 0;
  2640. while (wait_count < poll) {
  2641. qla8044_rd_reg_indirect(vha, addr1, &temp);
  2642. if ((temp & mask) != 0)
  2643. break;
  2644. wait_count++;
  2645. }
  2646. if (wait_count == poll) {
  2647. ql_log(ql_log_warn, vha, 0xb155,
  2648. "%s: TIMEOUT\n", __func__);
  2649. goto error;
  2650. }
  2651. qla8044_rd_reg_indirect(vha, addr2, &data);
  2652. *data_ptr++ = wrVal;
  2653. *data_ptr++ = data;
  2654. }
  2655. }
  2656. *d_ptr = data_ptr;
  2657. return QLA_SUCCESS;
  2658. error:
  2659. return -1;
  2660. }
  2661. static uint32_t
  2662. qla8044_minidump_process_rdmdio(struct scsi_qla_host *vha,
  2663. struct qla8044_minidump_entry_hdr *entry_hdr, uint32_t **d_ptr)
  2664. {
  2665. int ret = 0;
  2666. uint32_t addr1, addr2, value1, value2, data, selVal;
  2667. uint8_t stride1, stride2;
  2668. uint32_t addr3, addr4, addr5, addr6, addr7;
  2669. uint16_t count, loop_cnt;
  2670. uint32_t mask;
  2671. uint32_t *data_ptr = *d_ptr;
  2672. struct qla8044_minidump_entry_rdmdio *rdmdio;
  2673. rdmdio = (struct qla8044_minidump_entry_rdmdio *) entry_hdr;
  2674. addr1 = rdmdio->addr_1;
  2675. addr2 = rdmdio->addr_2;
  2676. value1 = rdmdio->value_1;
  2677. stride1 = rdmdio->stride_1;
  2678. stride2 = rdmdio->stride_2;
  2679. count = rdmdio->count;
  2680. mask = rdmdio->mask;
  2681. value2 = rdmdio->value_2;
  2682. addr3 = addr1 + stride1;
  2683. for (loop_cnt = 0; loop_cnt < count; loop_cnt++) {
  2684. ret = qla8044_poll_wait_ipmdio_bus_idle(vha, addr1, addr2,
  2685. addr3, mask);
  2686. if (ret == -1)
  2687. goto error;
  2688. addr4 = addr2 - stride1;
  2689. ret = qla8044_ipmdio_wr_reg(vha, addr1, addr3, mask, addr4,
  2690. value2);
  2691. if (ret == -1)
  2692. goto error;
  2693. addr5 = addr2 - (2 * stride1);
  2694. ret = qla8044_ipmdio_wr_reg(vha, addr1, addr3, mask, addr5,
  2695. value1);
  2696. if (ret == -1)
  2697. goto error;
  2698. addr6 = addr2 - (3 * stride1);
  2699. ret = qla8044_ipmdio_wr_reg(vha, addr1, addr3, mask,
  2700. addr6, 0x2);
  2701. if (ret == -1)
  2702. goto error;
  2703. ret = qla8044_poll_wait_ipmdio_bus_idle(vha, addr1, addr2,
  2704. addr3, mask);
  2705. if (ret == -1)
  2706. goto error;
  2707. addr7 = addr2 - (4 * stride1);
  2708. data = qla8044_ipmdio_rd_reg(vha, addr1, addr3, mask, addr7);
  2709. if (data == -1)
  2710. goto error;
  2711. selVal = (value2 << 18) | (value1 << 2) | 2;
  2712. stride2 = rdmdio->stride_2;
  2713. *data_ptr++ = selVal;
  2714. *data_ptr++ = data;
  2715. value1 = value1 + stride2;
  2716. *d_ptr = data_ptr;
  2717. }
  2718. return 0;
  2719. error:
  2720. return -1;
  2721. }
  2722. static uint32_t qla8044_minidump_process_pollwr(struct scsi_qla_host *vha,
  2723. struct qla8044_minidump_entry_hdr *entry_hdr, uint32_t **d_ptr)
  2724. {
  2725. uint32_t addr1, addr2, value1, value2, poll, r_value;
  2726. uint32_t wait_count = 0;
  2727. struct qla8044_minidump_entry_pollwr *pollwr_hdr;
  2728. pollwr_hdr = (struct qla8044_minidump_entry_pollwr *)entry_hdr;
  2729. addr1 = pollwr_hdr->addr_1;
  2730. addr2 = pollwr_hdr->addr_2;
  2731. value1 = pollwr_hdr->value_1;
  2732. value2 = pollwr_hdr->value_2;
  2733. poll = pollwr_hdr->poll;
  2734. while (wait_count < poll) {
  2735. qla8044_rd_reg_indirect(vha, addr1, &r_value);
  2736. if ((r_value & poll) != 0)
  2737. break;
  2738. wait_count++;
  2739. }
  2740. if (wait_count == poll) {
  2741. ql_log(ql_log_warn, vha, 0xb156, "%s: TIMEOUT\n", __func__);
  2742. goto error;
  2743. }
  2744. qla8044_wr_reg_indirect(vha, addr2, value2);
  2745. qla8044_wr_reg_indirect(vha, addr1, value1);
  2746. wait_count = 0;
  2747. while (wait_count < poll) {
  2748. qla8044_rd_reg_indirect(vha, addr1, &r_value);
  2749. if ((r_value & poll) != 0)
  2750. break;
  2751. wait_count++;
  2752. }
  2753. return QLA_SUCCESS;
  2754. error:
  2755. return -1;
  2756. }
  2757. /*
  2758. *
  2759. * qla8044_collect_md_data - Retrieve firmware minidump data.
  2760. * @ha: pointer to adapter structure
  2761. **/
  2762. int
  2763. qla8044_collect_md_data(struct scsi_qla_host *vha)
  2764. {
  2765. int num_entry_hdr = 0;
  2766. struct qla8044_minidump_entry_hdr *entry_hdr;
  2767. struct qla8044_minidump_template_hdr *tmplt_hdr;
  2768. uint32_t *data_ptr;
  2769. uint32_t data_collected = 0, f_capture_mask;
  2770. int i, rval = QLA_FUNCTION_FAILED;
  2771. uint64_t now;
  2772. uint32_t timestamp, idc_control;
  2773. struct qla_hw_data *ha = vha->hw;
  2774. if (!ha->md_dump) {
  2775. ql_log(ql_log_info, vha, 0xb101,
  2776. "%s(%ld) No buffer to dump\n",
  2777. __func__, vha->host_no);
  2778. return rval;
  2779. }
  2780. if (ha->fw_dumped) {
  2781. ql_log(ql_log_warn, vha, 0xb10d,
  2782. "Firmware has been previously dumped (%p) "
  2783. "-- ignoring request.\n", ha->fw_dump);
  2784. goto md_failed;
  2785. }
  2786. ha->fw_dumped = 0;
  2787. if (!ha->md_tmplt_hdr || !ha->md_dump) {
  2788. ql_log(ql_log_warn, vha, 0xb10e,
  2789. "Memory not allocated for minidump capture\n");
  2790. goto md_failed;
  2791. }
  2792. qla8044_idc_lock(ha);
  2793. idc_control = qla8044_rd_reg(ha, QLA8044_IDC_DRV_CTRL);
  2794. if (idc_control & GRACEFUL_RESET_BIT1) {
  2795. ql_log(ql_log_warn, vha, 0xb112,
  2796. "Forced reset from application, "
  2797. "ignore minidump capture\n");
  2798. qla8044_wr_reg(ha, QLA8044_IDC_DRV_CTRL,
  2799. (idc_control & ~GRACEFUL_RESET_BIT1));
  2800. qla8044_idc_unlock(ha);
  2801. goto md_failed;
  2802. }
  2803. qla8044_idc_unlock(ha);
  2804. if (qla82xx_validate_template_chksum(vha)) {
  2805. ql_log(ql_log_info, vha, 0xb109,
  2806. "Template checksum validation error\n");
  2807. goto md_failed;
  2808. }
  2809. tmplt_hdr = (struct qla8044_minidump_template_hdr *)
  2810. ha->md_tmplt_hdr;
  2811. data_ptr = (uint32_t *)((uint8_t *)ha->md_dump);
  2812. num_entry_hdr = tmplt_hdr->num_of_entries;
  2813. ql_dbg(ql_dbg_p3p, vha, 0xb11a,
  2814. "Capture Mask obtained: 0x%x\n", tmplt_hdr->capture_debug_level);
  2815. f_capture_mask = tmplt_hdr->capture_debug_level & 0xFF;
  2816. /* Validate whether required debug level is set */
  2817. if ((f_capture_mask & 0x3) != 0x3) {
  2818. ql_log(ql_log_warn, vha, 0xb10f,
  2819. "Minimum required capture mask[0x%x] level not set\n",
  2820. f_capture_mask);
  2821. }
  2822. tmplt_hdr->driver_capture_mask = ql2xmdcapmask;
  2823. ql_log(ql_log_info, vha, 0xb102,
  2824. "[%s]: starting data ptr: %p\n",
  2825. __func__, data_ptr);
  2826. ql_log(ql_log_info, vha, 0xb10b,
  2827. "[%s]: no of entry headers in Template: 0x%x\n",
  2828. __func__, num_entry_hdr);
  2829. ql_log(ql_log_info, vha, 0xb10c,
  2830. "[%s]: Total_data_size 0x%x, %d obtained\n",
  2831. __func__, ha->md_dump_size, ha->md_dump_size);
  2832. /* Update current timestamp before taking dump */
  2833. now = get_jiffies_64();
  2834. timestamp = (u32)(jiffies_to_msecs(now) / 1000);
  2835. tmplt_hdr->driver_timestamp = timestamp;
  2836. entry_hdr = (struct qla8044_minidump_entry_hdr *)
  2837. (((uint8_t *)ha->md_tmplt_hdr) + tmplt_hdr->first_entry_offset);
  2838. tmplt_hdr->saved_state_array[QLA8044_SS_OCM_WNDREG_INDEX] =
  2839. tmplt_hdr->ocm_window_reg[ha->portnum];
  2840. /* Walk through the entry headers - validate/perform required action */
  2841. for (i = 0; i < num_entry_hdr; i++) {
  2842. if (data_collected > ha->md_dump_size) {
  2843. ql_log(ql_log_info, vha, 0xb103,
  2844. "Data collected: [0x%x], "
  2845. "Total Dump size: [0x%x]\n",
  2846. data_collected, ha->md_dump_size);
  2847. return rval;
  2848. }
  2849. if (!(entry_hdr->d_ctrl.entry_capture_mask &
  2850. ql2xmdcapmask)) {
  2851. entry_hdr->d_ctrl.driver_flags |=
  2852. QLA82XX_DBG_SKIPPED_FLAG;
  2853. goto skip_nxt_entry;
  2854. }
  2855. ql_dbg(ql_dbg_p3p, vha, 0xb104,
  2856. "Data collected: [0x%x], Dump size left:[0x%x]\n",
  2857. data_collected,
  2858. (ha->md_dump_size - data_collected));
  2859. /* Decode the entry type and take required action to capture
  2860. * debug data
  2861. */
  2862. switch (entry_hdr->entry_type) {
  2863. case QLA82XX_RDEND:
  2864. qla8044_mark_entry_skipped(vha, entry_hdr, i);
  2865. break;
  2866. case QLA82XX_CNTRL:
  2867. rval = qla8044_minidump_process_control(vha,
  2868. entry_hdr);
  2869. if (rval != QLA_SUCCESS) {
  2870. qla8044_mark_entry_skipped(vha, entry_hdr, i);
  2871. goto md_failed;
  2872. }
  2873. break;
  2874. case QLA82XX_RDCRB:
  2875. qla8044_minidump_process_rdcrb(vha,
  2876. entry_hdr, &data_ptr);
  2877. break;
  2878. case QLA82XX_RDMEM:
  2879. rval = qla8044_minidump_pex_dma_read(vha,
  2880. entry_hdr, &data_ptr);
  2881. if (rval != QLA_SUCCESS) {
  2882. rval = qla8044_minidump_process_rdmem(vha,
  2883. entry_hdr, &data_ptr);
  2884. if (rval != QLA_SUCCESS) {
  2885. qla8044_mark_entry_skipped(vha,
  2886. entry_hdr, i);
  2887. goto md_failed;
  2888. }
  2889. }
  2890. break;
  2891. case QLA82XX_BOARD:
  2892. case QLA82XX_RDROM:
  2893. rval = qla8044_minidump_process_rdrom(vha,
  2894. entry_hdr, &data_ptr);
  2895. if (rval != QLA_SUCCESS) {
  2896. qla8044_mark_entry_skipped(vha,
  2897. entry_hdr, i);
  2898. }
  2899. break;
  2900. case QLA82XX_L2DTG:
  2901. case QLA82XX_L2ITG:
  2902. case QLA82XX_L2DAT:
  2903. case QLA82XX_L2INS:
  2904. rval = qla8044_minidump_process_l2tag(vha,
  2905. entry_hdr, &data_ptr);
  2906. if (rval != QLA_SUCCESS) {
  2907. qla8044_mark_entry_skipped(vha, entry_hdr, i);
  2908. goto md_failed;
  2909. }
  2910. break;
  2911. case QLA8044_L1DTG:
  2912. case QLA8044_L1ITG:
  2913. case QLA82XX_L1DAT:
  2914. case QLA82XX_L1INS:
  2915. qla8044_minidump_process_l1cache(vha,
  2916. entry_hdr, &data_ptr);
  2917. break;
  2918. case QLA82XX_RDOCM:
  2919. qla8044_minidump_process_rdocm(vha,
  2920. entry_hdr, &data_ptr);
  2921. break;
  2922. case QLA82XX_RDMUX:
  2923. qla8044_minidump_process_rdmux(vha,
  2924. entry_hdr, &data_ptr);
  2925. break;
  2926. case QLA82XX_QUEUE:
  2927. qla8044_minidump_process_queue(vha,
  2928. entry_hdr, &data_ptr);
  2929. break;
  2930. case QLA8044_POLLRD:
  2931. rval = qla8044_minidump_process_pollrd(vha,
  2932. entry_hdr, &data_ptr);
  2933. if (rval != QLA_SUCCESS)
  2934. qla8044_mark_entry_skipped(vha, entry_hdr, i);
  2935. break;
  2936. case QLA8044_RDMUX2:
  2937. qla8044_minidump_process_rdmux2(vha,
  2938. entry_hdr, &data_ptr);
  2939. break;
  2940. case QLA8044_POLLRDMWR:
  2941. rval = qla8044_minidump_process_pollrdmwr(vha,
  2942. entry_hdr, &data_ptr);
  2943. if (rval != QLA_SUCCESS)
  2944. qla8044_mark_entry_skipped(vha, entry_hdr, i);
  2945. break;
  2946. case QLA8044_RDDFE:
  2947. rval = qla8044_minidump_process_rddfe(vha, entry_hdr,
  2948. &data_ptr);
  2949. if (rval != QLA_SUCCESS)
  2950. qla8044_mark_entry_skipped(vha, entry_hdr, i);
  2951. break;
  2952. case QLA8044_RDMDIO:
  2953. rval = qla8044_minidump_process_rdmdio(vha, entry_hdr,
  2954. &data_ptr);
  2955. if (rval != QLA_SUCCESS)
  2956. qla8044_mark_entry_skipped(vha, entry_hdr, i);
  2957. break;
  2958. case QLA8044_POLLWR:
  2959. rval = qla8044_minidump_process_pollwr(vha, entry_hdr,
  2960. &data_ptr);
  2961. if (rval != QLA_SUCCESS)
  2962. qla8044_mark_entry_skipped(vha, entry_hdr, i);
  2963. break;
  2964. case QLA82XX_RDNOP:
  2965. default:
  2966. qla8044_mark_entry_skipped(vha, entry_hdr, i);
  2967. break;
  2968. }
  2969. data_collected = (uint8_t *)data_ptr -
  2970. (uint8_t *)((uint8_t *)ha->md_dump);
  2971. skip_nxt_entry:
  2972. /*
  2973. * next entry in the template
  2974. */
  2975. entry_hdr = (struct qla8044_minidump_entry_hdr *)
  2976. (((uint8_t *)entry_hdr) + entry_hdr->entry_size);
  2977. }
  2978. if (data_collected != ha->md_dump_size) {
  2979. ql_log(ql_log_info, vha, 0xb105,
  2980. "Dump data mismatch: Data collected: "
  2981. "[0x%x], total_data_size:[0x%x]\n",
  2982. data_collected, ha->md_dump_size);
  2983. rval = QLA_FUNCTION_FAILED;
  2984. goto md_failed;
  2985. }
  2986. ql_log(ql_log_info, vha, 0xb110,
  2987. "Firmware dump saved to temp buffer (%ld/%p %ld/%p).\n",
  2988. vha->host_no, ha->md_tmplt_hdr, vha->host_no, ha->md_dump);
  2989. ha->fw_dumped = 1;
  2990. qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP);
  2991. ql_log(ql_log_info, vha, 0xb106,
  2992. "Leaving fn: %s Last entry: 0x%x\n",
  2993. __func__, i);
  2994. md_failed:
  2995. return rval;
  2996. }
  2997. void
  2998. qla8044_get_minidump(struct scsi_qla_host *vha)
  2999. {
  3000. struct qla_hw_data *ha = vha->hw;
  3001. if (!qla8044_collect_md_data(vha)) {
  3002. ha->fw_dumped = 1;
  3003. ha->prev_minidump_failed = 0;
  3004. } else {
  3005. ql_log(ql_log_fatal, vha, 0xb0db,
  3006. "%s: Unable to collect minidump\n",
  3007. __func__);
  3008. ha->prev_minidump_failed = 1;
  3009. }
  3010. }
  3011. static int
  3012. qla8044_poll_flash_status_reg(struct scsi_qla_host *vha)
  3013. {
  3014. uint32_t flash_status;
  3015. int retries = QLA8044_FLASH_READ_RETRY_COUNT;
  3016. int ret_val = QLA_SUCCESS;
  3017. while (retries--) {
  3018. ret_val = qla8044_rd_reg_indirect(vha, QLA8044_FLASH_STATUS,
  3019. &flash_status);
  3020. if (ret_val) {
  3021. ql_log(ql_log_warn, vha, 0xb13c,
  3022. "%s: Failed to read FLASH_STATUS reg.\n",
  3023. __func__);
  3024. break;
  3025. }
  3026. if ((flash_status & QLA8044_FLASH_STATUS_READY) ==
  3027. QLA8044_FLASH_STATUS_READY)
  3028. break;
  3029. msleep(QLA8044_FLASH_STATUS_REG_POLL_DELAY);
  3030. }
  3031. if (!retries)
  3032. ret_val = QLA_FUNCTION_FAILED;
  3033. return ret_val;
  3034. }
  3035. static int
  3036. qla8044_write_flash_status_reg(struct scsi_qla_host *vha,
  3037. uint32_t data)
  3038. {
  3039. int ret_val = QLA_SUCCESS;
  3040. uint32_t cmd;
  3041. cmd = vha->hw->fdt_wrt_sts_reg_cmd;
  3042. ret_val = qla8044_wr_reg_indirect(vha, QLA8044_FLASH_ADDR,
  3043. QLA8044_FLASH_STATUS_WRITE_DEF_SIG | cmd);
  3044. if (ret_val) {
  3045. ql_log(ql_log_warn, vha, 0xb125,
  3046. "%s: Failed to write to FLASH_ADDR.\n", __func__);
  3047. goto exit_func;
  3048. }
  3049. ret_val = qla8044_wr_reg_indirect(vha, QLA8044_FLASH_WRDATA, data);
  3050. if (ret_val) {
  3051. ql_log(ql_log_warn, vha, 0xb126,
  3052. "%s: Failed to write to FLASH_WRDATA.\n", __func__);
  3053. goto exit_func;
  3054. }
  3055. ret_val = qla8044_wr_reg_indirect(vha, QLA8044_FLASH_CONTROL,
  3056. QLA8044_FLASH_SECOND_ERASE_MS_VAL);
  3057. if (ret_val) {
  3058. ql_log(ql_log_warn, vha, 0xb127,
  3059. "%s: Failed to write to FLASH_CONTROL.\n", __func__);
  3060. goto exit_func;
  3061. }
  3062. ret_val = qla8044_poll_flash_status_reg(vha);
  3063. if (ret_val)
  3064. ql_log(ql_log_warn, vha, 0xb128,
  3065. "%s: Error polling flash status reg.\n", __func__);
  3066. exit_func:
  3067. return ret_val;
  3068. }
  3069. /*
  3070. * This function assumes that the flash lock is held.
  3071. */
  3072. static int
  3073. qla8044_unprotect_flash(scsi_qla_host_t *vha)
  3074. {
  3075. int ret_val;
  3076. struct qla_hw_data *ha = vha->hw;
  3077. ret_val = qla8044_write_flash_status_reg(vha, ha->fdt_wrt_enable);
  3078. if (ret_val)
  3079. ql_log(ql_log_warn, vha, 0xb139,
  3080. "%s: Write flash status failed.\n", __func__);
  3081. return ret_val;
  3082. }
  3083. /*
  3084. * This function assumes that the flash lock is held.
  3085. */
  3086. static int
  3087. qla8044_protect_flash(scsi_qla_host_t *vha)
  3088. {
  3089. int ret_val;
  3090. struct qla_hw_data *ha = vha->hw;
  3091. ret_val = qla8044_write_flash_status_reg(vha, ha->fdt_wrt_disable);
  3092. if (ret_val)
  3093. ql_log(ql_log_warn, vha, 0xb13b,
  3094. "%s: Write flash status failed.\n", __func__);
  3095. return ret_val;
  3096. }
  3097. static int
  3098. qla8044_erase_flash_sector(struct scsi_qla_host *vha,
  3099. uint32_t sector_start_addr)
  3100. {
  3101. uint32_t reversed_addr;
  3102. int ret_val = QLA_SUCCESS;
  3103. ret_val = qla8044_poll_flash_status_reg(vha);
  3104. if (ret_val) {
  3105. ql_log(ql_log_warn, vha, 0xb12e,
  3106. "%s: Poll flash status after erase failed..\n", __func__);
  3107. }
  3108. reversed_addr = (((sector_start_addr & 0xFF) << 16) |
  3109. (sector_start_addr & 0xFF00) |
  3110. ((sector_start_addr & 0xFF0000) >> 16));
  3111. ret_val = qla8044_wr_reg_indirect(vha,
  3112. QLA8044_FLASH_WRDATA, reversed_addr);
  3113. if (ret_val) {
  3114. ql_log(ql_log_warn, vha, 0xb12f,
  3115. "%s: Failed to write to FLASH_WRDATA.\n", __func__);
  3116. }
  3117. ret_val = qla8044_wr_reg_indirect(vha, QLA8044_FLASH_ADDR,
  3118. QLA8044_FLASH_ERASE_SIG | vha->hw->fdt_erase_cmd);
  3119. if (ret_val) {
  3120. ql_log(ql_log_warn, vha, 0xb130,
  3121. "%s: Failed to write to FLASH_ADDR.\n", __func__);
  3122. }
  3123. ret_val = qla8044_wr_reg_indirect(vha, QLA8044_FLASH_CONTROL,
  3124. QLA8044_FLASH_LAST_ERASE_MS_VAL);
  3125. if (ret_val) {
  3126. ql_log(ql_log_warn, vha, 0xb131,
  3127. "%s: Failed write to FLASH_CONTROL.\n", __func__);
  3128. }
  3129. ret_val = qla8044_poll_flash_status_reg(vha);
  3130. if (ret_val) {
  3131. ql_log(ql_log_warn, vha, 0xb132,
  3132. "%s: Poll flash status failed.\n", __func__);
  3133. }
  3134. return ret_val;
  3135. }
  3136. /*
  3137. * qla8044_flash_write_u32 - Write data to flash
  3138. *
  3139. * @ha : Pointer to adapter structure
  3140. * addr : Flash address to write to
  3141. * p_data : Data to be written
  3142. *
  3143. * Return Value - QLA_SUCCESS/QLA_FUNCTION_FAILED
  3144. *
  3145. * NOTE: Lock should be held on entry
  3146. */
  3147. static int
  3148. qla8044_flash_write_u32(struct scsi_qla_host *vha, uint32_t addr,
  3149. uint32_t *p_data)
  3150. {
  3151. int ret_val = QLA_SUCCESS;
  3152. ret_val = qla8044_wr_reg_indirect(vha, QLA8044_FLASH_ADDR,
  3153. 0x00800000 | (addr >> 2));
  3154. if (ret_val) {
  3155. ql_log(ql_log_warn, vha, 0xb134,
  3156. "%s: Failed write to FLASH_ADDR.\n", __func__);
  3157. goto exit_func;
  3158. }
  3159. ret_val = qla8044_wr_reg_indirect(vha, QLA8044_FLASH_WRDATA, *p_data);
  3160. if (ret_val) {
  3161. ql_log(ql_log_warn, vha, 0xb135,
  3162. "%s: Failed write to FLASH_WRDATA.\n", __func__);
  3163. goto exit_func;
  3164. }
  3165. ret_val = qla8044_wr_reg_indirect(vha, QLA8044_FLASH_CONTROL, 0x3D);
  3166. if (ret_val) {
  3167. ql_log(ql_log_warn, vha, 0xb136,
  3168. "%s: Failed write to FLASH_CONTROL.\n", __func__);
  3169. goto exit_func;
  3170. }
  3171. ret_val = qla8044_poll_flash_status_reg(vha);
  3172. if (ret_val) {
  3173. ql_log(ql_log_warn, vha, 0xb137,
  3174. "%s: Poll flash status failed.\n", __func__);
  3175. }
  3176. exit_func:
  3177. return ret_val;
  3178. }
  3179. static int
  3180. qla8044_write_flash_buffer_mode(scsi_qla_host_t *vha, uint32_t *dwptr,
  3181. uint32_t faddr, uint32_t dwords)
  3182. {
  3183. int ret = QLA_FUNCTION_FAILED;
  3184. uint32_t spi_val;
  3185. if (dwords < QLA8044_MIN_OPTROM_BURST_DWORDS ||
  3186. dwords > QLA8044_MAX_OPTROM_BURST_DWORDS) {
  3187. ql_dbg(ql_dbg_user, vha, 0xb123,
  3188. "Got unsupported dwords = 0x%x.\n",
  3189. dwords);
  3190. return QLA_FUNCTION_FAILED;
  3191. }
  3192. qla8044_rd_reg_indirect(vha, QLA8044_FLASH_SPI_CONTROL, &spi_val);
  3193. qla8044_wr_reg_indirect(vha, QLA8044_FLASH_SPI_CONTROL,
  3194. spi_val | QLA8044_FLASH_SPI_CTL);
  3195. qla8044_wr_reg_indirect(vha, QLA8044_FLASH_ADDR,
  3196. QLA8044_FLASH_FIRST_TEMP_VAL);
  3197. /* First DWORD write to FLASH_WRDATA */
  3198. ret = qla8044_wr_reg_indirect(vha, QLA8044_FLASH_WRDATA,
  3199. *dwptr++);
  3200. qla8044_wr_reg_indirect(vha, QLA8044_FLASH_CONTROL,
  3201. QLA8044_FLASH_FIRST_MS_PATTERN);
  3202. ret = qla8044_poll_flash_status_reg(vha);
  3203. if (ret) {
  3204. ql_log(ql_log_warn, vha, 0xb124,
  3205. "%s: Failed.\n", __func__);
  3206. goto exit_func;
  3207. }
  3208. dwords--;
  3209. qla8044_wr_reg_indirect(vha, QLA8044_FLASH_ADDR,
  3210. QLA8044_FLASH_SECOND_TEMP_VAL);
  3211. /* Second to N-1 DWORDS writes */
  3212. while (dwords != 1) {
  3213. qla8044_wr_reg_indirect(vha, QLA8044_FLASH_WRDATA, *dwptr++);
  3214. qla8044_wr_reg_indirect(vha, QLA8044_FLASH_CONTROL,
  3215. QLA8044_FLASH_SECOND_MS_PATTERN);
  3216. ret = qla8044_poll_flash_status_reg(vha);
  3217. if (ret) {
  3218. ql_log(ql_log_warn, vha, 0xb129,
  3219. "%s: Failed.\n", __func__);
  3220. goto exit_func;
  3221. }
  3222. dwords--;
  3223. }
  3224. qla8044_wr_reg_indirect(vha, QLA8044_FLASH_ADDR,
  3225. QLA8044_FLASH_FIRST_TEMP_VAL | (faddr >> 2));
  3226. /* Last DWORD write */
  3227. qla8044_wr_reg_indirect(vha, QLA8044_FLASH_WRDATA, *dwptr++);
  3228. qla8044_wr_reg_indirect(vha, QLA8044_FLASH_CONTROL,
  3229. QLA8044_FLASH_LAST_MS_PATTERN);
  3230. ret = qla8044_poll_flash_status_reg(vha);
  3231. if (ret) {
  3232. ql_log(ql_log_warn, vha, 0xb12a,
  3233. "%s: Failed.\n", __func__);
  3234. goto exit_func;
  3235. }
  3236. qla8044_rd_reg_indirect(vha, QLA8044_FLASH_SPI_STATUS, &spi_val);
  3237. if ((spi_val & QLA8044_FLASH_SPI_CTL) == QLA8044_FLASH_SPI_CTL) {
  3238. ql_log(ql_log_warn, vha, 0xb12b,
  3239. "%s: Failed.\n", __func__);
  3240. spi_val = 0;
  3241. /* Operation failed, clear error bit. */
  3242. qla8044_rd_reg_indirect(vha, QLA8044_FLASH_SPI_CONTROL,
  3243. &spi_val);
  3244. qla8044_wr_reg_indirect(vha, QLA8044_FLASH_SPI_CONTROL,
  3245. spi_val | QLA8044_FLASH_SPI_CTL);
  3246. }
  3247. exit_func:
  3248. return ret;
  3249. }
  3250. static int
  3251. qla8044_write_flash_dword_mode(scsi_qla_host_t *vha, uint32_t *dwptr,
  3252. uint32_t faddr, uint32_t dwords)
  3253. {
  3254. int ret = QLA_FUNCTION_FAILED;
  3255. uint32_t liter;
  3256. for (liter = 0; liter < dwords; liter++, faddr += 4, dwptr++) {
  3257. ret = qla8044_flash_write_u32(vha, faddr, dwptr);
  3258. if (ret) {
  3259. ql_dbg(ql_dbg_p3p, vha, 0xb141,
  3260. "%s: flash address=%x data=%x.\n", __func__,
  3261. faddr, *dwptr);
  3262. break;
  3263. }
  3264. }
  3265. return ret;
  3266. }
  3267. int
  3268. qla8044_write_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
  3269. uint32_t offset, uint32_t length)
  3270. {
  3271. int rval = QLA_FUNCTION_FAILED, i, burst_iter_count;
  3272. int dword_count, erase_sec_count;
  3273. uint32_t erase_offset;
  3274. uint8_t *p_cache, *p_src;
  3275. erase_offset = offset;
  3276. p_cache = kcalloc(length, sizeof(uint8_t), GFP_KERNEL);
  3277. if (!p_cache)
  3278. return QLA_FUNCTION_FAILED;
  3279. memcpy(p_cache, buf, length);
  3280. p_src = p_cache;
  3281. dword_count = length / sizeof(uint32_t);
  3282. /* Since the offset and legth are sector aligned, it will be always
  3283. * multiple of burst_iter_count (64)
  3284. */
  3285. burst_iter_count = dword_count / QLA8044_MAX_OPTROM_BURST_DWORDS;
  3286. erase_sec_count = length / QLA8044_SECTOR_SIZE;
  3287. /* Suspend HBA. */
  3288. scsi_block_requests(vha->host);
  3289. /* Lock and enable write for whole operation. */
  3290. qla8044_flash_lock(vha);
  3291. qla8044_unprotect_flash(vha);
  3292. /* Erasing the sectors */
  3293. for (i = 0; i < erase_sec_count; i++) {
  3294. rval = qla8044_erase_flash_sector(vha, erase_offset);
  3295. ql_dbg(ql_dbg_user, vha, 0xb138,
  3296. "Done erase of sector=0x%x.\n",
  3297. erase_offset);
  3298. if (rval) {
  3299. ql_log(ql_log_warn, vha, 0xb121,
  3300. "Failed to erase the sector having address: "
  3301. "0x%x.\n", erase_offset);
  3302. goto out;
  3303. }
  3304. erase_offset += QLA8044_SECTOR_SIZE;
  3305. }
  3306. ql_dbg(ql_dbg_user, vha, 0xb13f,
  3307. "Got write for addr = 0x%x length=0x%x.\n",
  3308. offset, length);
  3309. for (i = 0; i < burst_iter_count; i++) {
  3310. /* Go with write. */
  3311. rval = qla8044_write_flash_buffer_mode(vha, (uint32_t *)p_src,
  3312. offset, QLA8044_MAX_OPTROM_BURST_DWORDS);
  3313. if (rval) {
  3314. /* Buffer Mode failed skip to dword mode */
  3315. ql_log(ql_log_warn, vha, 0xb122,
  3316. "Failed to write flash in buffer mode, "
  3317. "Reverting to slow-write.\n");
  3318. rval = qla8044_write_flash_dword_mode(vha,
  3319. (uint32_t *)p_src, offset,
  3320. QLA8044_MAX_OPTROM_BURST_DWORDS);
  3321. }
  3322. p_src += sizeof(uint32_t) * QLA8044_MAX_OPTROM_BURST_DWORDS;
  3323. offset += sizeof(uint32_t) * QLA8044_MAX_OPTROM_BURST_DWORDS;
  3324. }
  3325. ql_dbg(ql_dbg_user, vha, 0xb133,
  3326. "Done writing.\n");
  3327. out:
  3328. qla8044_protect_flash(vha);
  3329. qla8044_flash_unlock(vha);
  3330. scsi_unblock_requests(vha->host);
  3331. kfree(p_cache);
  3332. return rval;
  3333. }
  3334. #define LEG_INT_PTR_B31 (1 << 31)
  3335. #define LEG_INT_PTR_B30 (1 << 30)
  3336. #define PF_BITS_MASK (0xF << 16)
  3337. /**
  3338. * qla8044_intr_handler() - Process interrupts for the ISP8044
  3339. * @irq:
  3340. * @dev_id: SCSI driver HA context
  3341. *
  3342. * Called by system whenever the host adapter generates an interrupt.
  3343. *
  3344. * Returns handled flag.
  3345. */
  3346. irqreturn_t
  3347. qla8044_intr_handler(int irq, void *dev_id)
  3348. {
  3349. scsi_qla_host_t *vha;
  3350. struct qla_hw_data *ha;
  3351. struct rsp_que *rsp;
  3352. struct device_reg_82xx __iomem *reg;
  3353. int status = 0;
  3354. unsigned long flags;
  3355. unsigned long iter;
  3356. uint32_t stat;
  3357. uint16_t mb[4];
  3358. uint32_t leg_int_ptr = 0, pf_bit;
  3359. rsp = (struct rsp_que *) dev_id;
  3360. if (!rsp) {
  3361. ql_log(ql_log_info, NULL, 0xb143,
  3362. "%s(): NULL response queue pointer\n", __func__);
  3363. return IRQ_NONE;
  3364. }
  3365. ha = rsp->hw;
  3366. vha = pci_get_drvdata(ha->pdev);
  3367. if (unlikely(pci_channel_offline(ha->pdev)))
  3368. return IRQ_HANDLED;
  3369. leg_int_ptr = qla8044_rd_reg(ha, LEG_INTR_PTR_OFFSET);
  3370. /* Legacy interrupt is valid if bit31 of leg_int_ptr is set */
  3371. if (!(leg_int_ptr & (LEG_INT_PTR_B31))) {
  3372. ql_dbg(ql_dbg_p3p, vha, 0xb144,
  3373. "%s: Legacy Interrupt Bit 31 not set, "
  3374. "spurious interrupt!\n", __func__);
  3375. return IRQ_NONE;
  3376. }
  3377. pf_bit = ha->portnum << 16;
  3378. /* Validate the PCIE function ID set in leg_int_ptr bits [19..16] */
  3379. if ((leg_int_ptr & (PF_BITS_MASK)) != pf_bit) {
  3380. ql_dbg(ql_dbg_p3p, vha, 0xb145,
  3381. "%s: Incorrect function ID 0x%x in "
  3382. "legacy interrupt register, "
  3383. "ha->pf_bit = 0x%x\n", __func__,
  3384. (leg_int_ptr & (PF_BITS_MASK)), pf_bit);
  3385. return IRQ_NONE;
  3386. }
  3387. /* To de-assert legacy interrupt, write 0 to Legacy Interrupt Trigger
  3388. * Control register and poll till Legacy Interrupt Pointer register
  3389. * bit32 is 0.
  3390. */
  3391. qla8044_wr_reg(ha, LEG_INTR_TRIG_OFFSET, 0);
  3392. do {
  3393. leg_int_ptr = qla8044_rd_reg(ha, LEG_INTR_PTR_OFFSET);
  3394. if ((leg_int_ptr & (PF_BITS_MASK)) != pf_bit)
  3395. break;
  3396. } while (leg_int_ptr & (LEG_INT_PTR_B30));
  3397. reg = &ha->iobase->isp82;
  3398. spin_lock_irqsave(&ha->hardware_lock, flags);
  3399. for (iter = 1; iter--; ) {
  3400. if (RD_REG_DWORD(&reg->host_int)) {
  3401. stat = RD_REG_DWORD(&reg->host_status);
  3402. if ((stat & HSRX_RISC_INT) == 0)
  3403. break;
  3404. switch (stat & 0xff) {
  3405. case 0x1:
  3406. case 0x2:
  3407. case 0x10:
  3408. case 0x11:
  3409. qla82xx_mbx_completion(vha, MSW(stat));
  3410. status |= MBX_INTERRUPT;
  3411. break;
  3412. case 0x12:
  3413. mb[0] = MSW(stat);
  3414. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  3415. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  3416. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  3417. qla2x00_async_event(vha, rsp, mb);
  3418. break;
  3419. case 0x13:
  3420. qla24xx_process_response_queue(vha, rsp);
  3421. break;
  3422. default:
  3423. ql_dbg(ql_dbg_p3p, vha, 0xb146,
  3424. "Unrecognized interrupt type "
  3425. "(%d).\n", stat & 0xff);
  3426. break;
  3427. }
  3428. }
  3429. WRT_REG_DWORD(&reg->host_int, 0);
  3430. }
  3431. qla2x00_handle_mbx_completion(ha, status);
  3432. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  3433. return IRQ_HANDLED;
  3434. }
  3435. static int
  3436. qla8044_idc_dontreset(struct qla_hw_data *ha)
  3437. {
  3438. uint32_t idc_ctrl;
  3439. idc_ctrl = qla8044_rd_reg(ha, QLA8044_IDC_DRV_CTRL);
  3440. return idc_ctrl & DONTRESET_BIT0;
  3441. }
  3442. static void
  3443. qla8044_clear_rst_ready(scsi_qla_host_t *vha)
  3444. {
  3445. uint32_t drv_state;
  3446. drv_state = qla8044_rd_direct(vha, QLA8044_CRB_DRV_STATE_INDEX);
  3447. /*
  3448. * For ISP8044, drv_active register has 1 bit per function,
  3449. * shift 1 by func_num to set a bit for the function.
  3450. * For ISP82xx, drv_active has 4 bits per function
  3451. */
  3452. drv_state &= ~(1 << vha->hw->portnum);
  3453. ql_dbg(ql_dbg_p3p, vha, 0xb13d,
  3454. "drv_state: 0x%08x\n", drv_state);
  3455. qla8044_wr_direct(vha, QLA8044_CRB_DRV_STATE_INDEX, drv_state);
  3456. }
  3457. int
  3458. qla8044_abort_isp(scsi_qla_host_t *vha)
  3459. {
  3460. int rval;
  3461. uint32_t dev_state;
  3462. struct qla_hw_data *ha = vha->hw;
  3463. qla8044_idc_lock(ha);
  3464. dev_state = qla8044_rd_direct(vha, QLA8044_CRB_DEV_STATE_INDEX);
  3465. if (ql2xdontresethba)
  3466. qla8044_set_idc_dontreset(vha);
  3467. /* If device_state is NEED_RESET, go ahead with
  3468. * Reset,irrespective of ql2xdontresethba. This is to allow a
  3469. * non-reset-owner to force a reset. Non-reset-owner sets
  3470. * the IDC_CTRL BIT0 to prevent Reset-owner from doing a Reset
  3471. * and then forces a Reset by setting device_state to
  3472. * NEED_RESET. */
  3473. if (dev_state == QLA8XXX_DEV_READY) {
  3474. /* If IDC_CTRL DONTRESETHBA_BIT0 is set don't do reset
  3475. * recovery */
  3476. if (qla8044_idc_dontreset(ha) == DONTRESET_BIT0) {
  3477. ql_dbg(ql_dbg_p3p, vha, 0xb13e,
  3478. "Reset recovery disabled\n");
  3479. rval = QLA_FUNCTION_FAILED;
  3480. goto exit_isp_reset;
  3481. }
  3482. ql_dbg(ql_dbg_p3p, vha, 0xb140,
  3483. "HW State: NEED RESET\n");
  3484. qla8044_wr_direct(vha, QLA8044_CRB_DEV_STATE_INDEX,
  3485. QLA8XXX_DEV_NEED_RESET);
  3486. }
  3487. /* For ISP8044, Reset owner is NIC, iSCSI or FCOE based on priority
  3488. * and which drivers are present. Unlike ISP82XX, the function setting
  3489. * NEED_RESET, may not be the Reset owner. */
  3490. qla83xx_reset_ownership(vha);
  3491. qla8044_idc_unlock(ha);
  3492. rval = qla8044_device_state_handler(vha);
  3493. qla8044_idc_lock(ha);
  3494. qla8044_clear_rst_ready(vha);
  3495. exit_isp_reset:
  3496. qla8044_idc_unlock(ha);
  3497. if (rval == QLA_SUCCESS) {
  3498. ha->flags.isp82xx_fw_hung = 0;
  3499. ha->flags.nic_core_reset_hdlr_active = 0;
  3500. rval = qla82xx_restart_isp(vha);
  3501. }
  3502. return rval;
  3503. }
  3504. void
  3505. qla8044_fw_dump(scsi_qla_host_t *vha, int hardware_locked)
  3506. {
  3507. struct qla_hw_data *ha = vha->hw;
  3508. if (!ha->allow_cna_fw_dump)
  3509. return;
  3510. scsi_block_requests(vha->host);
  3511. ha->flags.isp82xx_no_md_cap = 1;
  3512. qla8044_idc_lock(ha);
  3513. qla82xx_set_reset_owner(vha);
  3514. qla8044_idc_unlock(ha);
  3515. qla2x00_wait_for_chip_reset(vha);
  3516. scsi_unblock_requests(vha->host);
  3517. }