t128.h 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125
  1. /*
  2. * Trantor T128/T128F/T228 defines
  3. * Note : architecturally, the T100 and T128 are different and won't work
  4. *
  5. * Copyright 1993, Drew Eckhardt
  6. * Visionary Computing
  7. * (Unix and Linux consulting and custom programming)
  8. * drew@colorado.edu
  9. * +1 (303) 440-4894
  10. *
  11. * For more information, please consult
  12. *
  13. * Trantor Systems, Ltd.
  14. * T128/T128F/T228 SCSI Host Adapter
  15. * Hardware Specifications
  16. *
  17. * Trantor Systems, Ltd.
  18. * 5415 Randall Place
  19. * Fremont, CA 94538
  20. * 1+ (415) 770-1400, FAX 1+ (415) 770-9910
  21. */
  22. #ifndef T128_H
  23. #define T128_H
  24. #define TDEBUG 0
  25. #define TDEBUG_INIT 0x1
  26. #define TDEBUG_TRANSFER 0x2
  27. /*
  28. * The trantor boards are memory mapped. They use an NCR5380 or
  29. * equivalent (my sample board had part second sourced from ZILOG).
  30. * NCR's recommended "Pseudo-DMA" architecture is used, where
  31. * a PAL drives the DMA signals on the 5380 allowing fast, blind
  32. * transfers with proper handshaking.
  33. */
  34. /*
  35. * Note : a boot switch is provided for the purpose of informing the
  36. * firmware to boot or not boot from attached SCSI devices. So, I imagine
  37. * there are fewer people who've yanked the ROM like they do on the Seagate
  38. * to make bootup faster, and I'll probably use this for autodetection.
  39. */
  40. #define T_ROM_OFFSET 0
  41. /*
  42. * Note : my sample board *WAS NOT* populated with the SRAM, so this
  43. * can't be used for autodetection without a ROM present.
  44. */
  45. #define T_RAM_OFFSET 0x1800
  46. /*
  47. * All of the registers are allocated 32 bytes of address space, except
  48. * for the data register (read/write to/from the 5380 in pseudo-DMA mode)
  49. */
  50. #define T_CONTROL_REG_OFFSET 0x1c00 /* rw */
  51. #define T_CR_INT 0x10 /* Enable interrupts */
  52. #define T_CR_CT 0x02 /* Reset watchdog timer */
  53. #define T_STATUS_REG_OFFSET 0x1c20 /* ro */
  54. #define T_ST_BOOT 0x80 /* Boot switch */
  55. #define T_ST_S3 0x40 /* User settable switches, */
  56. #define T_ST_S2 0x20 /* read 0 when switch is on, 1 off */
  57. #define T_ST_S1 0x10
  58. #define T_ST_PS2 0x08 /* Set for Microchannel 228 */
  59. #define T_ST_RDY 0x04 /* 5380 DRQ */
  60. #define T_ST_TIM 0x02 /* indicates 40us watchdog timer fired */
  61. #define T_ST_ZERO 0x01 /* Always zero */
  62. #define T_5380_OFFSET 0x1d00 /* 8 registers here, see NCR5380.h */
  63. #define T_DATA_REG_OFFSET 0x1e00 /* rw 512 bytes long */
  64. #ifndef ASM
  65. #ifndef CMD_PER_LUN
  66. #define CMD_PER_LUN 2
  67. #endif
  68. #ifndef CAN_QUEUE
  69. #define CAN_QUEUE 32
  70. #endif
  71. #define NCR5380_implementation_fields \
  72. void __iomem *base
  73. #define NCR5380_local_declare() \
  74. void __iomem *base
  75. #define NCR5380_setup(instance) \
  76. base = ((struct NCR5380_hostdata *)(instance->hostdata))->base
  77. #define T128_address(reg) (base + T_5380_OFFSET + ((reg) * 0x20))
  78. #if !(TDEBUG & TDEBUG_TRANSFER)
  79. #define NCR5380_read(reg) readb(T128_address(reg))
  80. #define NCR5380_write(reg, value) writeb((value),(T128_address(reg)))
  81. #else
  82. #define NCR5380_read(reg) \
  83. (((unsigned char) printk("scsi%d : read register %d at address %08x\n"\
  84. , instance->hostno, (reg), T128_address(reg))), readb(T128_address(reg)))
  85. #define NCR5380_write(reg, value) { \
  86. printk("scsi%d : write %02x to register %d at address %08x\n", \
  87. instance->hostno, (value), (reg), T128_address(reg)); \
  88. writeb((value), (T128_address(reg))); \
  89. }
  90. #endif
  91. #define NCR5380_intr t128_intr
  92. #define do_NCR5380_intr do_t128_intr
  93. #define NCR5380_queue_command t128_queue_command
  94. #define NCR5380_abort t128_abort
  95. #define NCR5380_bus_reset t128_bus_reset
  96. #define NCR5380_info t128_info
  97. #define NCR5380_show_info t128_show_info
  98. #define NCR5380_write_info t128_write_info
  99. /* 15 14 12 10 7 5 3
  100. 1101 0100 1010 1000 */
  101. #define T128_IRQS 0xc4a8
  102. #endif /* ndef ASM */
  103. #endif /* T128_H */