pm_domains.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491
  1. /*
  2. * Rockchip Generic power domain support.
  3. *
  4. * Copyright (c) 2015 ROCKCHIP, Co. Ltd.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/io.h>
  11. #include <linux/err.h>
  12. #include <linux/pm_clock.h>
  13. #include <linux/pm_domain.h>
  14. #include <linux/of_address.h>
  15. #include <linux/of_platform.h>
  16. #include <linux/clk.h>
  17. #include <linux/regmap.h>
  18. #include <linux/mfd/syscon.h>
  19. #include <dt-bindings/power/rk3288-power.h>
  20. struct rockchip_domain_info {
  21. int pwr_mask;
  22. int status_mask;
  23. int req_mask;
  24. int idle_mask;
  25. int ack_mask;
  26. };
  27. struct rockchip_pmu_info {
  28. u32 pwr_offset;
  29. u32 status_offset;
  30. u32 req_offset;
  31. u32 idle_offset;
  32. u32 ack_offset;
  33. u32 core_pwrcnt_offset;
  34. u32 gpu_pwrcnt_offset;
  35. unsigned int core_power_transition_time;
  36. unsigned int gpu_power_transition_time;
  37. int num_domains;
  38. const struct rockchip_domain_info *domain_info;
  39. };
  40. struct rockchip_pm_domain {
  41. struct generic_pm_domain genpd;
  42. const struct rockchip_domain_info *info;
  43. struct rockchip_pmu *pmu;
  44. int num_clks;
  45. struct clk *clks[];
  46. };
  47. struct rockchip_pmu {
  48. struct device *dev;
  49. struct regmap *regmap;
  50. const struct rockchip_pmu_info *info;
  51. struct mutex mutex; /* mutex lock for pmu */
  52. struct genpd_onecell_data genpd_data;
  53. struct generic_pm_domain *domains[];
  54. };
  55. #define to_rockchip_pd(gpd) container_of(gpd, struct rockchip_pm_domain, genpd)
  56. #define DOMAIN(pwr, status, req, idle, ack) \
  57. { \
  58. .pwr_mask = BIT(pwr), \
  59. .status_mask = BIT(status), \
  60. .req_mask = BIT(req), \
  61. .idle_mask = BIT(idle), \
  62. .ack_mask = BIT(ack), \
  63. }
  64. #define DOMAIN_RK3288(pwr, status, req) \
  65. DOMAIN(pwr, status, req, req, (req) + 16)
  66. static bool rockchip_pmu_domain_is_idle(struct rockchip_pm_domain *pd)
  67. {
  68. struct rockchip_pmu *pmu = pd->pmu;
  69. const struct rockchip_domain_info *pd_info = pd->info;
  70. unsigned int val;
  71. regmap_read(pmu->regmap, pmu->info->idle_offset, &val);
  72. return (val & pd_info->idle_mask) == pd_info->idle_mask;
  73. }
  74. static int rockchip_pmu_set_idle_request(struct rockchip_pm_domain *pd,
  75. bool idle)
  76. {
  77. const struct rockchip_domain_info *pd_info = pd->info;
  78. struct rockchip_pmu *pmu = pd->pmu;
  79. unsigned int val;
  80. regmap_update_bits(pmu->regmap, pmu->info->req_offset,
  81. pd_info->req_mask, idle ? -1U : 0);
  82. dsb(sy);
  83. do {
  84. regmap_read(pmu->regmap, pmu->info->ack_offset, &val);
  85. } while ((val & pd_info->ack_mask) != (idle ? pd_info->ack_mask : 0));
  86. while (rockchip_pmu_domain_is_idle(pd) != idle)
  87. cpu_relax();
  88. return 0;
  89. }
  90. static bool rockchip_pmu_domain_is_on(struct rockchip_pm_domain *pd)
  91. {
  92. struct rockchip_pmu *pmu = pd->pmu;
  93. unsigned int val;
  94. regmap_read(pmu->regmap, pmu->info->status_offset, &val);
  95. /* 1'b0: power on, 1'b1: power off */
  96. return !(val & pd->info->status_mask);
  97. }
  98. static void rockchip_do_pmu_set_power_domain(struct rockchip_pm_domain *pd,
  99. bool on)
  100. {
  101. struct rockchip_pmu *pmu = pd->pmu;
  102. regmap_update_bits(pmu->regmap, pmu->info->pwr_offset,
  103. pd->info->pwr_mask, on ? 0 : -1U);
  104. dsb(sy);
  105. while (rockchip_pmu_domain_is_on(pd) != on)
  106. cpu_relax();
  107. }
  108. static int rockchip_pd_power(struct rockchip_pm_domain *pd, bool power_on)
  109. {
  110. int i;
  111. mutex_lock(&pd->pmu->mutex);
  112. if (rockchip_pmu_domain_is_on(pd) != power_on) {
  113. for (i = 0; i < pd->num_clks; i++)
  114. clk_enable(pd->clks[i]);
  115. if (!power_on) {
  116. /* FIXME: add code to save AXI_QOS */
  117. /* if powering down, idle request to NIU first */
  118. rockchip_pmu_set_idle_request(pd, true);
  119. }
  120. rockchip_do_pmu_set_power_domain(pd, power_on);
  121. if (power_on) {
  122. /* if powering up, leave idle mode */
  123. rockchip_pmu_set_idle_request(pd, false);
  124. /* FIXME: add code to restore AXI_QOS */
  125. }
  126. for (i = pd->num_clks - 1; i >= 0; i--)
  127. clk_disable(pd->clks[i]);
  128. }
  129. mutex_unlock(&pd->pmu->mutex);
  130. return 0;
  131. }
  132. static int rockchip_pd_power_on(struct generic_pm_domain *domain)
  133. {
  134. struct rockchip_pm_domain *pd = to_rockchip_pd(domain);
  135. return rockchip_pd_power(pd, true);
  136. }
  137. static int rockchip_pd_power_off(struct generic_pm_domain *domain)
  138. {
  139. struct rockchip_pm_domain *pd = to_rockchip_pd(domain);
  140. return rockchip_pd_power(pd, false);
  141. }
  142. static int rockchip_pd_attach_dev(struct generic_pm_domain *genpd,
  143. struct device *dev)
  144. {
  145. struct clk *clk;
  146. int i;
  147. int error;
  148. dev_dbg(dev, "attaching to power domain '%s'\n", genpd->name);
  149. error = pm_clk_create(dev);
  150. if (error) {
  151. dev_err(dev, "pm_clk_create failed %d\n", error);
  152. return error;
  153. }
  154. i = 0;
  155. while ((clk = of_clk_get(dev->of_node, i++)) && !IS_ERR(clk)) {
  156. dev_dbg(dev, "adding clock '%pC' to list of PM clocks\n", clk);
  157. error = pm_clk_add_clk(dev, clk);
  158. if (error) {
  159. dev_err(dev, "pm_clk_add_clk failed %d\n", error);
  160. clk_put(clk);
  161. pm_clk_destroy(dev);
  162. return error;
  163. }
  164. }
  165. return 0;
  166. }
  167. static void rockchip_pd_detach_dev(struct generic_pm_domain *genpd,
  168. struct device *dev)
  169. {
  170. dev_dbg(dev, "detaching from power domain '%s'\n", genpd->name);
  171. pm_clk_destroy(dev);
  172. }
  173. static int rockchip_pm_add_one_domain(struct rockchip_pmu *pmu,
  174. struct device_node *node)
  175. {
  176. const struct rockchip_domain_info *pd_info;
  177. struct rockchip_pm_domain *pd;
  178. struct clk *clk;
  179. int clk_cnt;
  180. int i;
  181. u32 id;
  182. int error;
  183. error = of_property_read_u32(node, "reg", &id);
  184. if (error) {
  185. dev_err(pmu->dev,
  186. "%s: failed to retrieve domain id (reg): %d\n",
  187. node->name, error);
  188. return -EINVAL;
  189. }
  190. if (id >= pmu->info->num_domains) {
  191. dev_err(pmu->dev, "%s: invalid domain id %d\n",
  192. node->name, id);
  193. return -EINVAL;
  194. }
  195. pd_info = &pmu->info->domain_info[id];
  196. if (!pd_info) {
  197. dev_err(pmu->dev, "%s: undefined domain id %d\n",
  198. node->name, id);
  199. return -EINVAL;
  200. }
  201. clk_cnt = of_count_phandle_with_args(node, "clocks", "#clock-cells");
  202. pd = devm_kzalloc(pmu->dev,
  203. sizeof(*pd) + clk_cnt * sizeof(pd->clks[0]),
  204. GFP_KERNEL);
  205. if (!pd)
  206. return -ENOMEM;
  207. pd->info = pd_info;
  208. pd->pmu = pmu;
  209. for (i = 0; i < clk_cnt; i++) {
  210. clk = of_clk_get(node, i);
  211. if (IS_ERR(clk)) {
  212. error = PTR_ERR(clk);
  213. dev_err(pmu->dev,
  214. "%s: failed to get clk at index %d: %d\n",
  215. node->name, i, error);
  216. goto err_out;
  217. }
  218. error = clk_prepare(clk);
  219. if (error) {
  220. dev_err(pmu->dev,
  221. "%s: failed to prepare clk %pC (index %d): %d\n",
  222. node->name, clk, i, error);
  223. clk_put(clk);
  224. goto err_out;
  225. }
  226. pd->clks[pd->num_clks++] = clk;
  227. dev_dbg(pmu->dev, "added clock '%pC' to domain '%s'\n",
  228. clk, node->name);
  229. }
  230. error = rockchip_pd_power(pd, true);
  231. if (error) {
  232. dev_err(pmu->dev,
  233. "failed to power on domain '%s': %d\n",
  234. node->name, error);
  235. goto err_out;
  236. }
  237. pd->genpd.name = node->name;
  238. pd->genpd.power_off = rockchip_pd_power_off;
  239. pd->genpd.power_on = rockchip_pd_power_on;
  240. pd->genpd.attach_dev = rockchip_pd_attach_dev;
  241. pd->genpd.detach_dev = rockchip_pd_detach_dev;
  242. pd->genpd.flags = GENPD_FLAG_PM_CLK;
  243. pm_genpd_init(&pd->genpd, NULL, false);
  244. pmu->genpd_data.domains[id] = &pd->genpd;
  245. return 0;
  246. err_out:
  247. while (--i >= 0) {
  248. clk_unprepare(pd->clks[i]);
  249. clk_put(pd->clks[i]);
  250. }
  251. return error;
  252. }
  253. static void rockchip_pm_remove_one_domain(struct rockchip_pm_domain *pd)
  254. {
  255. int i;
  256. for (i = 0; i < pd->num_clks; i++) {
  257. clk_unprepare(pd->clks[i]);
  258. clk_put(pd->clks[i]);
  259. }
  260. /* protect the zeroing of pm->num_clks */
  261. mutex_lock(&pd->pmu->mutex);
  262. pd->num_clks = 0;
  263. mutex_unlock(&pd->pmu->mutex);
  264. /* devm will free our memory */
  265. }
  266. static void rockchip_pm_domain_cleanup(struct rockchip_pmu *pmu)
  267. {
  268. struct generic_pm_domain *genpd;
  269. struct rockchip_pm_domain *pd;
  270. int i;
  271. for (i = 0; i < pmu->genpd_data.num_domains; i++) {
  272. genpd = pmu->genpd_data.domains[i];
  273. if (genpd) {
  274. pd = to_rockchip_pd(genpd);
  275. rockchip_pm_remove_one_domain(pd);
  276. }
  277. }
  278. /* devm will free our memory */
  279. }
  280. static void rockchip_configure_pd_cnt(struct rockchip_pmu *pmu,
  281. u32 domain_reg_offset,
  282. unsigned int count)
  283. {
  284. /* First configure domain power down transition count ... */
  285. regmap_write(pmu->regmap, domain_reg_offset, count);
  286. /* ... and then power up count. */
  287. regmap_write(pmu->regmap, domain_reg_offset + 4, count);
  288. }
  289. static int rockchip_pm_domain_probe(struct platform_device *pdev)
  290. {
  291. struct device *dev = &pdev->dev;
  292. struct device_node *np = dev->of_node;
  293. struct device_node *node;
  294. struct device *parent;
  295. struct rockchip_pmu *pmu;
  296. const struct of_device_id *match;
  297. const struct rockchip_pmu_info *pmu_info;
  298. int error;
  299. if (!np) {
  300. dev_err(dev, "device tree node not found\n");
  301. return -ENODEV;
  302. }
  303. match = of_match_device(dev->driver->of_match_table, dev);
  304. if (!match || !match->data) {
  305. dev_err(dev, "missing pmu data\n");
  306. return -EINVAL;
  307. }
  308. pmu_info = match->data;
  309. pmu = devm_kzalloc(dev,
  310. sizeof(*pmu) +
  311. pmu_info->num_domains * sizeof(pmu->domains[0]),
  312. GFP_KERNEL);
  313. if (!pmu)
  314. return -ENOMEM;
  315. pmu->dev = &pdev->dev;
  316. mutex_init(&pmu->mutex);
  317. pmu->info = pmu_info;
  318. pmu->genpd_data.domains = pmu->domains;
  319. pmu->genpd_data.num_domains = pmu_info->num_domains;
  320. parent = dev->parent;
  321. if (!parent) {
  322. dev_err(dev, "no parent for syscon devices\n");
  323. return -ENODEV;
  324. }
  325. pmu->regmap = syscon_node_to_regmap(parent->of_node);
  326. /*
  327. * Configure power up and down transition delays for CORE
  328. * and GPU domains.
  329. */
  330. rockchip_configure_pd_cnt(pmu, pmu_info->core_pwrcnt_offset,
  331. pmu_info->core_power_transition_time);
  332. rockchip_configure_pd_cnt(pmu, pmu_info->gpu_pwrcnt_offset,
  333. pmu_info->gpu_power_transition_time);
  334. error = -ENODEV;
  335. for_each_available_child_of_node(np, node) {
  336. error = rockchip_pm_add_one_domain(pmu, node);
  337. if (error) {
  338. dev_err(dev, "failed to handle node %s: %d\n",
  339. node->name, error);
  340. of_node_put(node);
  341. goto err_out;
  342. }
  343. }
  344. if (error) {
  345. dev_dbg(dev, "no power domains defined\n");
  346. goto err_out;
  347. }
  348. of_genpd_add_provider_onecell(np, &pmu->genpd_data);
  349. return 0;
  350. err_out:
  351. rockchip_pm_domain_cleanup(pmu);
  352. return error;
  353. }
  354. static const struct rockchip_domain_info rk3288_pm_domains[] = {
  355. [RK3288_PD_VIO] = DOMAIN_RK3288(7, 7, 4),
  356. [RK3288_PD_HEVC] = DOMAIN_RK3288(14, 10, 9),
  357. [RK3288_PD_VIDEO] = DOMAIN_RK3288(8, 8, 3),
  358. [RK3288_PD_GPU] = DOMAIN_RK3288(9, 9, 2),
  359. };
  360. static const struct rockchip_pmu_info rk3288_pmu = {
  361. .pwr_offset = 0x08,
  362. .status_offset = 0x0c,
  363. .req_offset = 0x10,
  364. .idle_offset = 0x14,
  365. .ack_offset = 0x14,
  366. .core_pwrcnt_offset = 0x34,
  367. .gpu_pwrcnt_offset = 0x3c,
  368. .core_power_transition_time = 24, /* 1us */
  369. .gpu_power_transition_time = 24, /* 1us */
  370. .num_domains = ARRAY_SIZE(rk3288_pm_domains),
  371. .domain_info = rk3288_pm_domains,
  372. };
  373. static const struct of_device_id rockchip_pm_domain_dt_match[] = {
  374. {
  375. .compatible = "rockchip,rk3288-power-controller",
  376. .data = (void *)&rk3288_pmu,
  377. },
  378. { /* sentinel */ },
  379. };
  380. static struct platform_driver rockchip_pm_domain_driver = {
  381. .probe = rockchip_pm_domain_probe,
  382. .driver = {
  383. .name = "rockchip-pm-domain",
  384. .of_match_table = rockchip_pm_domain_dt_match,
  385. /*
  386. * We can't forcibly eject devices form power domain,
  387. * so we can't really remove power domains once they
  388. * were added.
  389. */
  390. .suppress_bind_attrs = true,
  391. },
  392. };
  393. static int __init rockchip_pm_domain_drv_register(void)
  394. {
  395. return platform_driver_register(&rockchip_pm_domain_driver);
  396. }
  397. postcore_initcall(rockchip_pm_domain_drv_register);