knav_qmss_acc.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601
  1. /*
  2. * Keystone accumulator queue manager
  3. *
  4. * Copyright (C) 2014 Texas Instruments Incorporated - http://www.ti.com
  5. * Author: Sandeep Nair <sandeep_n@ti.com>
  6. * Cyril Chemparathy <cyril@ti.com>
  7. * Santosh Shilimkar <santosh.shilimkar@ti.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * version 2 as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/module.h>
  20. #include <linux/device.h>
  21. #include <linux/io.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/bitops.h>
  24. #include <linux/slab.h>
  25. #include <linux/spinlock.h>
  26. #include <linux/soc/ti/knav_qmss.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/of.h>
  30. #include <linux/of_device.h>
  31. #include <linux/of_address.h>
  32. #include <linux/firmware.h>
  33. #include "knav_qmss.h"
  34. #define knav_range_offset_to_inst(kdev, range, q) \
  35. (range->queue_base_inst + (q << kdev->inst_shift))
  36. static void __knav_acc_notify(struct knav_range_info *range,
  37. struct knav_acc_channel *acc)
  38. {
  39. struct knav_device *kdev = range->kdev;
  40. struct knav_queue_inst *inst;
  41. int range_base, queue;
  42. range_base = kdev->base_id + range->queue_base;
  43. if (range->flags & RANGE_MULTI_QUEUE) {
  44. for (queue = 0; queue < range->num_queues; queue++) {
  45. inst = knav_range_offset_to_inst(kdev, range,
  46. queue);
  47. if (inst->notify_needed) {
  48. inst->notify_needed = 0;
  49. dev_dbg(kdev->dev, "acc-irq: notifying %d\n",
  50. range_base + queue);
  51. knav_queue_notify(inst);
  52. }
  53. }
  54. } else {
  55. queue = acc->channel - range->acc_info.start_channel;
  56. inst = knav_range_offset_to_inst(kdev, range, queue);
  57. dev_dbg(kdev->dev, "acc-irq: notifying %d\n",
  58. range_base + queue);
  59. knav_queue_notify(inst);
  60. }
  61. }
  62. static int knav_acc_set_notify(struct knav_range_info *range,
  63. struct knav_queue_inst *kq,
  64. bool enabled)
  65. {
  66. struct knav_pdsp_info *pdsp = range->acc_info.pdsp;
  67. struct knav_device *kdev = range->kdev;
  68. u32 mask, offset;
  69. /*
  70. * when enabling, we need to re-trigger an interrupt if we
  71. * have descriptors pending
  72. */
  73. if (!enabled || atomic_read(&kq->desc_count) <= 0)
  74. return 0;
  75. kq->notify_needed = 1;
  76. atomic_inc(&kq->acc->retrigger_count);
  77. mask = BIT(kq->acc->channel % 32);
  78. offset = ACC_INTD_OFFSET_STATUS(kq->acc->channel);
  79. dev_dbg(kdev->dev, "setup-notify: re-triggering irq for %s\n",
  80. kq->acc->name);
  81. writel_relaxed(mask, pdsp->intd + offset);
  82. return 0;
  83. }
  84. static irqreturn_t knav_acc_int_handler(int irq, void *_instdata)
  85. {
  86. struct knav_acc_channel *acc;
  87. struct knav_queue_inst *kq = NULL;
  88. struct knav_range_info *range;
  89. struct knav_pdsp_info *pdsp;
  90. struct knav_acc_info *info;
  91. struct knav_device *kdev;
  92. u32 *list, *list_cpu, val, idx, notifies;
  93. int range_base, channel, queue = 0;
  94. dma_addr_t list_dma;
  95. range = _instdata;
  96. info = &range->acc_info;
  97. kdev = range->kdev;
  98. pdsp = range->acc_info.pdsp;
  99. acc = range->acc;
  100. range_base = kdev->base_id + range->queue_base;
  101. if ((range->flags & RANGE_MULTI_QUEUE) == 0) {
  102. for (queue = 0; queue < range->num_irqs; queue++)
  103. if (range->irqs[queue].irq == irq)
  104. break;
  105. kq = knav_range_offset_to_inst(kdev, range, queue);
  106. acc += queue;
  107. }
  108. channel = acc->channel;
  109. list_dma = acc->list_dma[acc->list_index];
  110. list_cpu = acc->list_cpu[acc->list_index];
  111. dev_dbg(kdev->dev, "acc-irq: channel %d, list %d, virt %p, phys %x\n",
  112. channel, acc->list_index, list_cpu, list_dma);
  113. if (atomic_read(&acc->retrigger_count)) {
  114. atomic_dec(&acc->retrigger_count);
  115. __knav_acc_notify(range, acc);
  116. writel_relaxed(1, pdsp->intd + ACC_INTD_OFFSET_COUNT(channel));
  117. /* ack the interrupt */
  118. writel_relaxed(ACC_CHANNEL_INT_BASE + channel,
  119. pdsp->intd + ACC_INTD_OFFSET_EOI);
  120. return IRQ_HANDLED;
  121. }
  122. notifies = readl_relaxed(pdsp->intd + ACC_INTD_OFFSET_COUNT(channel));
  123. WARN_ON(!notifies);
  124. dma_sync_single_for_cpu(kdev->dev, list_dma, info->list_size,
  125. DMA_FROM_DEVICE);
  126. for (list = list_cpu; list < list_cpu + (info->list_size / sizeof(u32));
  127. list += ACC_LIST_ENTRY_WORDS) {
  128. if (ACC_LIST_ENTRY_WORDS == 1) {
  129. dev_dbg(kdev->dev,
  130. "acc-irq: list %d, entry @%p, %08x\n",
  131. acc->list_index, list, list[0]);
  132. } else if (ACC_LIST_ENTRY_WORDS == 2) {
  133. dev_dbg(kdev->dev,
  134. "acc-irq: list %d, entry @%p, %08x %08x\n",
  135. acc->list_index, list, list[0], list[1]);
  136. } else if (ACC_LIST_ENTRY_WORDS == 4) {
  137. dev_dbg(kdev->dev,
  138. "acc-irq: list %d, entry @%p, %08x %08x %08x %08x\n",
  139. acc->list_index, list, list[0], list[1],
  140. list[2], list[3]);
  141. }
  142. val = list[ACC_LIST_ENTRY_DESC_IDX];
  143. if (!val)
  144. break;
  145. if (range->flags & RANGE_MULTI_QUEUE) {
  146. queue = list[ACC_LIST_ENTRY_QUEUE_IDX] >> 16;
  147. if (queue < range_base ||
  148. queue >= range_base + range->num_queues) {
  149. dev_err(kdev->dev,
  150. "bad queue %d, expecting %d-%d\n",
  151. queue, range_base,
  152. range_base + range->num_queues);
  153. break;
  154. }
  155. queue -= range_base;
  156. kq = knav_range_offset_to_inst(kdev, range,
  157. queue);
  158. }
  159. if (atomic_inc_return(&kq->desc_count) >= ACC_DESCS_MAX) {
  160. atomic_dec(&kq->desc_count);
  161. dev_err(kdev->dev,
  162. "acc-irq: queue %d full, entry dropped\n",
  163. queue + range_base);
  164. continue;
  165. }
  166. idx = atomic_inc_return(&kq->desc_tail) & ACC_DESCS_MASK;
  167. kq->descs[idx] = val;
  168. kq->notify_needed = 1;
  169. dev_dbg(kdev->dev, "acc-irq: enqueue %08x at %d, queue %d\n",
  170. val, idx, queue + range_base);
  171. }
  172. __knav_acc_notify(range, acc);
  173. memset(list_cpu, 0, info->list_size);
  174. dma_sync_single_for_device(kdev->dev, list_dma, info->list_size,
  175. DMA_TO_DEVICE);
  176. /* flip to the other list */
  177. acc->list_index ^= 1;
  178. /* reset the interrupt counter */
  179. writel_relaxed(1, pdsp->intd + ACC_INTD_OFFSET_COUNT(channel));
  180. /* ack the interrupt */
  181. writel_relaxed(ACC_CHANNEL_INT_BASE + channel,
  182. pdsp->intd + ACC_INTD_OFFSET_EOI);
  183. return IRQ_HANDLED;
  184. }
  185. static int knav_range_setup_acc_irq(struct knav_range_info *range,
  186. int queue, bool enabled)
  187. {
  188. struct knav_device *kdev = range->kdev;
  189. struct knav_acc_channel *acc;
  190. unsigned long cpu_map;
  191. int ret = 0, irq;
  192. u32 old, new;
  193. if (range->flags & RANGE_MULTI_QUEUE) {
  194. acc = range->acc;
  195. irq = range->irqs[0].irq;
  196. cpu_map = range->irqs[0].cpu_map;
  197. } else {
  198. acc = range->acc + queue;
  199. irq = range->irqs[queue].irq;
  200. cpu_map = range->irqs[queue].cpu_map;
  201. }
  202. old = acc->open_mask;
  203. if (enabled)
  204. new = old | BIT(queue);
  205. else
  206. new = old & ~BIT(queue);
  207. acc->open_mask = new;
  208. dev_dbg(kdev->dev,
  209. "setup-acc-irq: open mask old %08x, new %08x, channel %s\n",
  210. old, new, acc->name);
  211. if (likely(new == old))
  212. return 0;
  213. if (new && !old) {
  214. dev_dbg(kdev->dev,
  215. "setup-acc-irq: requesting %s for channel %s\n",
  216. acc->name, acc->name);
  217. ret = request_irq(irq, knav_acc_int_handler, 0, acc->name,
  218. range);
  219. if (!ret && cpu_map) {
  220. ret = irq_set_affinity_hint(irq, to_cpumask(&cpu_map));
  221. if (ret) {
  222. dev_warn(range->kdev->dev,
  223. "Failed to set IRQ affinity\n");
  224. return ret;
  225. }
  226. }
  227. }
  228. if (old && !new) {
  229. dev_dbg(kdev->dev, "setup-acc-irq: freeing %s for channel %s\n",
  230. acc->name, acc->name);
  231. ret = irq_set_affinity_hint(irq, NULL);
  232. if (ret)
  233. dev_warn(range->kdev->dev,
  234. "Failed to set IRQ affinity\n");
  235. free_irq(irq, range);
  236. }
  237. return ret;
  238. }
  239. static const char *knav_acc_result_str(enum knav_acc_result result)
  240. {
  241. static const char * const result_str[] = {
  242. [ACC_RET_IDLE] = "idle",
  243. [ACC_RET_SUCCESS] = "success",
  244. [ACC_RET_INVALID_COMMAND] = "invalid command",
  245. [ACC_RET_INVALID_CHANNEL] = "invalid channel",
  246. [ACC_RET_INACTIVE_CHANNEL] = "inactive channel",
  247. [ACC_RET_ACTIVE_CHANNEL] = "active channel",
  248. [ACC_RET_INVALID_QUEUE] = "invalid queue",
  249. [ACC_RET_INVALID_RET] = "invalid return code",
  250. };
  251. if (result >= ARRAY_SIZE(result_str))
  252. return result_str[ACC_RET_INVALID_RET];
  253. else
  254. return result_str[result];
  255. }
  256. static enum knav_acc_result
  257. knav_acc_write(struct knav_device *kdev, struct knav_pdsp_info *pdsp,
  258. struct knav_reg_acc_command *cmd)
  259. {
  260. u32 result;
  261. dev_dbg(kdev->dev, "acc command %08x %08x %08x %08x %08x\n",
  262. cmd->command, cmd->queue_mask, cmd->list_phys,
  263. cmd->queue_num, cmd->timer_config);
  264. writel_relaxed(cmd->timer_config, &pdsp->acc_command->timer_config);
  265. writel_relaxed(cmd->queue_num, &pdsp->acc_command->queue_num);
  266. writel_relaxed(cmd->list_phys, &pdsp->acc_command->list_phys);
  267. writel_relaxed(cmd->queue_mask, &pdsp->acc_command->queue_mask);
  268. writel_relaxed(cmd->command, &pdsp->acc_command->command);
  269. /* wait for the command to clear */
  270. do {
  271. result = readl_relaxed(&pdsp->acc_command->command);
  272. } while ((result >> 8) & 0xff);
  273. return (result >> 24) & 0xff;
  274. }
  275. static void knav_acc_setup_cmd(struct knav_device *kdev,
  276. struct knav_range_info *range,
  277. struct knav_reg_acc_command *cmd,
  278. int queue)
  279. {
  280. struct knav_acc_info *info = &range->acc_info;
  281. struct knav_acc_channel *acc;
  282. int queue_base;
  283. u32 queue_mask;
  284. if (range->flags & RANGE_MULTI_QUEUE) {
  285. acc = range->acc;
  286. queue_base = range->queue_base;
  287. queue_mask = BIT(range->num_queues) - 1;
  288. } else {
  289. acc = range->acc + queue;
  290. queue_base = range->queue_base + queue;
  291. queue_mask = 0;
  292. }
  293. memset(cmd, 0, sizeof(*cmd));
  294. cmd->command = acc->channel;
  295. cmd->queue_mask = queue_mask;
  296. cmd->list_phys = acc->list_dma[0];
  297. cmd->queue_num = info->list_entries << 16;
  298. cmd->queue_num |= queue_base;
  299. cmd->timer_config = ACC_LIST_ENTRY_TYPE << 18;
  300. if (range->flags & RANGE_MULTI_QUEUE)
  301. cmd->timer_config |= ACC_CFG_MULTI_QUEUE;
  302. cmd->timer_config |= info->pacing_mode << 16;
  303. cmd->timer_config |= info->timer_count;
  304. }
  305. static void knav_acc_stop(struct knav_device *kdev,
  306. struct knav_range_info *range,
  307. int queue)
  308. {
  309. struct knav_reg_acc_command cmd;
  310. struct knav_acc_channel *acc;
  311. enum knav_acc_result result;
  312. acc = range->acc + queue;
  313. knav_acc_setup_cmd(kdev, range, &cmd, queue);
  314. cmd.command |= ACC_CMD_DISABLE_CHANNEL << 8;
  315. result = knav_acc_write(kdev, range->acc_info.pdsp, &cmd);
  316. dev_dbg(kdev->dev, "stopped acc channel %s, result %s\n",
  317. acc->name, knav_acc_result_str(result));
  318. }
  319. static enum knav_acc_result knav_acc_start(struct knav_device *kdev,
  320. struct knav_range_info *range,
  321. int queue)
  322. {
  323. struct knav_reg_acc_command cmd;
  324. struct knav_acc_channel *acc;
  325. enum knav_acc_result result;
  326. acc = range->acc + queue;
  327. knav_acc_setup_cmd(kdev, range, &cmd, queue);
  328. cmd.command |= ACC_CMD_ENABLE_CHANNEL << 8;
  329. result = knav_acc_write(kdev, range->acc_info.pdsp, &cmd);
  330. dev_dbg(kdev->dev, "started acc channel %s, result %s\n",
  331. acc->name, knav_acc_result_str(result));
  332. return result;
  333. }
  334. static int knav_acc_init_range(struct knav_range_info *range)
  335. {
  336. struct knav_device *kdev = range->kdev;
  337. struct knav_acc_channel *acc;
  338. enum knav_acc_result result;
  339. int queue;
  340. for (queue = 0; queue < range->num_queues; queue++) {
  341. acc = range->acc + queue;
  342. knav_acc_stop(kdev, range, queue);
  343. acc->list_index = 0;
  344. result = knav_acc_start(kdev, range, queue);
  345. if (result != ACC_RET_SUCCESS)
  346. return -EIO;
  347. if (range->flags & RANGE_MULTI_QUEUE)
  348. return 0;
  349. }
  350. return 0;
  351. }
  352. static int knav_acc_init_queue(struct knav_range_info *range,
  353. struct knav_queue_inst *kq)
  354. {
  355. unsigned id = kq->id - range->queue_base;
  356. kq->descs = devm_kzalloc(range->kdev->dev,
  357. ACC_DESCS_MAX * sizeof(u32), GFP_KERNEL);
  358. if (!kq->descs)
  359. return -ENOMEM;
  360. kq->acc = range->acc;
  361. if ((range->flags & RANGE_MULTI_QUEUE) == 0)
  362. kq->acc += id;
  363. return 0;
  364. }
  365. static int knav_acc_open_queue(struct knav_range_info *range,
  366. struct knav_queue_inst *inst, unsigned flags)
  367. {
  368. unsigned id = inst->id - range->queue_base;
  369. return knav_range_setup_acc_irq(range, id, true);
  370. }
  371. static int knav_acc_close_queue(struct knav_range_info *range,
  372. struct knav_queue_inst *inst)
  373. {
  374. unsigned id = inst->id - range->queue_base;
  375. return knav_range_setup_acc_irq(range, id, false);
  376. }
  377. static int knav_acc_free_range(struct knav_range_info *range)
  378. {
  379. struct knav_device *kdev = range->kdev;
  380. struct knav_acc_channel *acc;
  381. struct knav_acc_info *info;
  382. int channel, channels;
  383. info = &range->acc_info;
  384. if (range->flags & RANGE_MULTI_QUEUE)
  385. channels = 1;
  386. else
  387. channels = range->num_queues;
  388. for (channel = 0; channel < channels; channel++) {
  389. acc = range->acc + channel;
  390. if (!acc->list_cpu[0])
  391. continue;
  392. dma_unmap_single(kdev->dev, acc->list_dma[0],
  393. info->mem_size, DMA_BIDIRECTIONAL);
  394. free_pages_exact(acc->list_cpu[0], info->mem_size);
  395. }
  396. devm_kfree(range->kdev->dev, range->acc);
  397. return 0;
  398. }
  399. struct knav_range_ops knav_acc_range_ops = {
  400. .set_notify = knav_acc_set_notify,
  401. .init_queue = knav_acc_init_queue,
  402. .open_queue = knav_acc_open_queue,
  403. .close_queue = knav_acc_close_queue,
  404. .init_range = knav_acc_init_range,
  405. .free_range = knav_acc_free_range,
  406. };
  407. /**
  408. * knav_init_acc_range: Initialise accumulator ranges
  409. *
  410. * @kdev: qmss device
  411. * @node: device node
  412. * @range: qmms range information
  413. *
  414. * Return 0 on success or error
  415. */
  416. int knav_init_acc_range(struct knav_device *kdev,
  417. struct device_node *node,
  418. struct knav_range_info *range)
  419. {
  420. struct knav_acc_channel *acc;
  421. struct knav_pdsp_info *pdsp;
  422. struct knav_acc_info *info;
  423. int ret, channel, channels;
  424. int list_size, mem_size;
  425. dma_addr_t list_dma;
  426. void *list_mem;
  427. u32 config[5];
  428. range->flags |= RANGE_HAS_ACCUMULATOR;
  429. info = &range->acc_info;
  430. ret = of_property_read_u32_array(node, "accumulator", config, 5);
  431. if (ret)
  432. return ret;
  433. info->pdsp_id = config[0];
  434. info->start_channel = config[1];
  435. info->list_entries = config[2];
  436. info->pacing_mode = config[3];
  437. info->timer_count = config[4] / ACC_DEFAULT_PERIOD;
  438. if (info->start_channel > ACC_MAX_CHANNEL) {
  439. dev_err(kdev->dev, "channel %d invalid for range %s\n",
  440. info->start_channel, range->name);
  441. return -EINVAL;
  442. }
  443. if (info->pacing_mode > 3) {
  444. dev_err(kdev->dev, "pacing mode %d invalid for range %s\n",
  445. info->pacing_mode, range->name);
  446. return -EINVAL;
  447. }
  448. pdsp = knav_find_pdsp(kdev, info->pdsp_id);
  449. if (!pdsp) {
  450. dev_err(kdev->dev, "pdsp id %d not found for range %s\n",
  451. info->pdsp_id, range->name);
  452. return -EINVAL;
  453. }
  454. if (!pdsp->started) {
  455. dev_err(kdev->dev, "pdsp id %d not started for range %s\n",
  456. info->pdsp_id, range->name);
  457. return -ENODEV;
  458. }
  459. info->pdsp = pdsp;
  460. channels = range->num_queues;
  461. if (of_get_property(node, "multi-queue", NULL)) {
  462. range->flags |= RANGE_MULTI_QUEUE;
  463. channels = 1;
  464. if (range->queue_base & (32 - 1)) {
  465. dev_err(kdev->dev,
  466. "misaligned multi-queue accumulator range %s\n",
  467. range->name);
  468. return -EINVAL;
  469. }
  470. if (range->num_queues > 32) {
  471. dev_err(kdev->dev,
  472. "too many queues in accumulator range %s\n",
  473. range->name);
  474. return -EINVAL;
  475. }
  476. }
  477. /* figure out list size */
  478. list_size = info->list_entries;
  479. list_size *= ACC_LIST_ENTRY_WORDS * sizeof(u32);
  480. info->list_size = list_size;
  481. mem_size = PAGE_ALIGN(list_size * 2);
  482. info->mem_size = mem_size;
  483. range->acc = devm_kzalloc(kdev->dev, channels * sizeof(*range->acc),
  484. GFP_KERNEL);
  485. if (!range->acc)
  486. return -ENOMEM;
  487. for (channel = 0; channel < channels; channel++) {
  488. acc = range->acc + channel;
  489. acc->channel = info->start_channel + channel;
  490. /* allocate memory for the two lists */
  491. list_mem = alloc_pages_exact(mem_size, GFP_KERNEL | GFP_DMA);
  492. if (!list_mem)
  493. return -ENOMEM;
  494. list_dma = dma_map_single(kdev->dev, list_mem, mem_size,
  495. DMA_BIDIRECTIONAL);
  496. if (dma_mapping_error(kdev->dev, list_dma)) {
  497. free_pages_exact(list_mem, mem_size);
  498. return -ENOMEM;
  499. }
  500. memset(list_mem, 0, mem_size);
  501. dma_sync_single_for_device(kdev->dev, list_dma, mem_size,
  502. DMA_TO_DEVICE);
  503. scnprintf(acc->name, sizeof(acc->name), "hwqueue-acc-%d",
  504. acc->channel);
  505. acc->list_cpu[0] = list_mem;
  506. acc->list_cpu[1] = list_mem + list_size;
  507. acc->list_dma[0] = list_dma;
  508. acc->list_dma[1] = list_dma + list_size;
  509. dev_dbg(kdev->dev, "%s: channel %d, phys %08x, virt %8p\n",
  510. acc->name, acc->channel, list_dma, list_mem);
  511. }
  512. range->ops = &knav_acc_range_ops;
  513. return 0;
  514. }
  515. EXPORT_SYMBOL_GPL(knav_init_acc_range);