spi-ath79.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322
  1. /*
  2. * SPI controller driver for the Atheros AR71XX/AR724X/AR913X SoCs
  3. *
  4. * Copyright (C) 2009-2011 Gabor Juhos <juhosg@openwrt.org>
  5. *
  6. * This driver has been based on the spi-gpio.c:
  7. * Copyright (C) 2006,2008 David Brownell
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/delay.h>
  17. #include <linux/spinlock.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/io.h>
  20. #include <linux/spi/spi.h>
  21. #include <linux/spi/spi_bitbang.h>
  22. #include <linux/bitops.h>
  23. #include <linux/gpio.h>
  24. #include <linux/clk.h>
  25. #include <linux/err.h>
  26. #include <asm/mach-ath79/ar71xx_regs.h>
  27. #include <asm/mach-ath79/ath79_spi_platform.h>
  28. #define DRV_NAME "ath79-spi"
  29. #define ATH79_SPI_RRW_DELAY_FACTOR 12000
  30. #define MHZ (1000 * 1000)
  31. struct ath79_spi {
  32. struct spi_bitbang bitbang;
  33. u32 ioc_base;
  34. u32 reg_ctrl;
  35. void __iomem *base;
  36. struct clk *clk;
  37. unsigned rrw_delay;
  38. };
  39. static inline u32 ath79_spi_rr(struct ath79_spi *sp, unsigned reg)
  40. {
  41. return ioread32(sp->base + reg);
  42. }
  43. static inline void ath79_spi_wr(struct ath79_spi *sp, unsigned reg, u32 val)
  44. {
  45. iowrite32(val, sp->base + reg);
  46. }
  47. static inline struct ath79_spi *ath79_spidev_to_sp(struct spi_device *spi)
  48. {
  49. return spi_master_get_devdata(spi->master);
  50. }
  51. static inline void ath79_spi_delay(struct ath79_spi *sp, unsigned nsecs)
  52. {
  53. if (nsecs > sp->rrw_delay)
  54. ndelay(nsecs - sp->rrw_delay);
  55. }
  56. static void ath79_spi_chipselect(struct spi_device *spi, int is_active)
  57. {
  58. struct ath79_spi *sp = ath79_spidev_to_sp(spi);
  59. int cs_high = (spi->mode & SPI_CS_HIGH) ? is_active : !is_active;
  60. if (is_active) {
  61. /* set initial clock polarity */
  62. if (spi->mode & SPI_CPOL)
  63. sp->ioc_base |= AR71XX_SPI_IOC_CLK;
  64. else
  65. sp->ioc_base &= ~AR71XX_SPI_IOC_CLK;
  66. ath79_spi_wr(sp, AR71XX_SPI_REG_IOC, sp->ioc_base);
  67. }
  68. if (spi->chip_select) {
  69. /* SPI is normally active-low */
  70. gpio_set_value(spi->cs_gpio, cs_high);
  71. } else {
  72. if (cs_high)
  73. sp->ioc_base |= AR71XX_SPI_IOC_CS0;
  74. else
  75. sp->ioc_base &= ~AR71XX_SPI_IOC_CS0;
  76. ath79_spi_wr(sp, AR71XX_SPI_REG_IOC, sp->ioc_base);
  77. }
  78. }
  79. static void ath79_spi_enable(struct ath79_spi *sp)
  80. {
  81. /* enable GPIO mode */
  82. ath79_spi_wr(sp, AR71XX_SPI_REG_FS, AR71XX_SPI_FS_GPIO);
  83. /* save CTRL register */
  84. sp->reg_ctrl = ath79_spi_rr(sp, AR71XX_SPI_REG_CTRL);
  85. sp->ioc_base = ath79_spi_rr(sp, AR71XX_SPI_REG_IOC);
  86. /* TODO: setup speed? */
  87. ath79_spi_wr(sp, AR71XX_SPI_REG_CTRL, 0x43);
  88. }
  89. static void ath79_spi_disable(struct ath79_spi *sp)
  90. {
  91. /* restore CTRL register */
  92. ath79_spi_wr(sp, AR71XX_SPI_REG_CTRL, sp->reg_ctrl);
  93. /* disable GPIO mode */
  94. ath79_spi_wr(sp, AR71XX_SPI_REG_FS, 0);
  95. }
  96. static int ath79_spi_setup_cs(struct spi_device *spi)
  97. {
  98. struct ath79_spi *sp = ath79_spidev_to_sp(spi);
  99. int status;
  100. if (spi->chip_select && !gpio_is_valid(spi->cs_gpio))
  101. return -EINVAL;
  102. status = 0;
  103. if (spi->chip_select) {
  104. unsigned long flags;
  105. flags = GPIOF_DIR_OUT;
  106. if (spi->mode & SPI_CS_HIGH)
  107. flags |= GPIOF_INIT_LOW;
  108. else
  109. flags |= GPIOF_INIT_HIGH;
  110. status = gpio_request_one(spi->cs_gpio, flags,
  111. dev_name(&spi->dev));
  112. } else {
  113. if (spi->mode & SPI_CS_HIGH)
  114. sp->ioc_base &= ~AR71XX_SPI_IOC_CS0;
  115. else
  116. sp->ioc_base |= AR71XX_SPI_IOC_CS0;
  117. ath79_spi_wr(sp, AR71XX_SPI_REG_IOC, sp->ioc_base);
  118. }
  119. return status;
  120. }
  121. static void ath79_spi_cleanup_cs(struct spi_device *spi)
  122. {
  123. if (spi->chip_select) {
  124. gpio_free(spi->cs_gpio);
  125. }
  126. }
  127. static int ath79_spi_setup(struct spi_device *spi)
  128. {
  129. int status = 0;
  130. if (!spi->controller_state) {
  131. status = ath79_spi_setup_cs(spi);
  132. if (status)
  133. return status;
  134. }
  135. status = spi_bitbang_setup(spi);
  136. if (status && !spi->controller_state)
  137. ath79_spi_cleanup_cs(spi);
  138. return status;
  139. }
  140. static void ath79_spi_cleanup(struct spi_device *spi)
  141. {
  142. ath79_spi_cleanup_cs(spi);
  143. spi_bitbang_cleanup(spi);
  144. }
  145. static u32 ath79_spi_txrx_mode0(struct spi_device *spi, unsigned nsecs,
  146. u32 word, u8 bits)
  147. {
  148. struct ath79_spi *sp = ath79_spidev_to_sp(spi);
  149. u32 ioc = sp->ioc_base;
  150. /* clock starts at inactive polarity */
  151. for (word <<= (32 - bits); likely(bits); bits--) {
  152. u32 out;
  153. if (word & (1 << 31))
  154. out = ioc | AR71XX_SPI_IOC_DO;
  155. else
  156. out = ioc & ~AR71XX_SPI_IOC_DO;
  157. /* setup MSB (to slave) on trailing edge */
  158. ath79_spi_wr(sp, AR71XX_SPI_REG_IOC, out);
  159. ath79_spi_delay(sp, nsecs);
  160. ath79_spi_wr(sp, AR71XX_SPI_REG_IOC, out | AR71XX_SPI_IOC_CLK);
  161. ath79_spi_delay(sp, nsecs);
  162. if (bits == 1)
  163. ath79_spi_wr(sp, AR71XX_SPI_REG_IOC, out);
  164. word <<= 1;
  165. }
  166. return ath79_spi_rr(sp, AR71XX_SPI_REG_RDS);
  167. }
  168. static int ath79_spi_probe(struct platform_device *pdev)
  169. {
  170. struct spi_master *master;
  171. struct ath79_spi *sp;
  172. struct ath79_spi_platform_data *pdata;
  173. struct resource *r;
  174. unsigned long rate;
  175. int ret;
  176. master = spi_alloc_master(&pdev->dev, sizeof(*sp));
  177. if (master == NULL) {
  178. dev_err(&pdev->dev, "failed to allocate spi master\n");
  179. return -ENOMEM;
  180. }
  181. sp = spi_master_get_devdata(master);
  182. master->dev.of_node = pdev->dev.of_node;
  183. platform_set_drvdata(pdev, sp);
  184. pdata = dev_get_platdata(&pdev->dev);
  185. master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
  186. master->setup = ath79_spi_setup;
  187. master->cleanup = ath79_spi_cleanup;
  188. if (pdata) {
  189. master->bus_num = pdata->bus_num;
  190. master->num_chipselect = pdata->num_chipselect;
  191. }
  192. sp->bitbang.master = master;
  193. sp->bitbang.chipselect = ath79_spi_chipselect;
  194. sp->bitbang.txrx_word[SPI_MODE_0] = ath79_spi_txrx_mode0;
  195. sp->bitbang.setup_transfer = spi_bitbang_setup_transfer;
  196. sp->bitbang.flags = SPI_CS_HIGH;
  197. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  198. sp->base = devm_ioremap_resource(&pdev->dev, r);
  199. if (IS_ERR(sp->base)) {
  200. ret = PTR_ERR(sp->base);
  201. goto err_put_master;
  202. }
  203. sp->clk = devm_clk_get(&pdev->dev, "ahb");
  204. if (IS_ERR(sp->clk)) {
  205. ret = PTR_ERR(sp->clk);
  206. goto err_put_master;
  207. }
  208. ret = clk_prepare_enable(sp->clk);
  209. if (ret)
  210. goto err_put_master;
  211. rate = DIV_ROUND_UP(clk_get_rate(sp->clk), MHZ);
  212. if (!rate) {
  213. ret = -EINVAL;
  214. goto err_clk_disable;
  215. }
  216. sp->rrw_delay = ATH79_SPI_RRW_DELAY_FACTOR / rate;
  217. dev_dbg(&pdev->dev, "register read/write delay is %u nsecs\n",
  218. sp->rrw_delay);
  219. ath79_spi_enable(sp);
  220. ret = spi_bitbang_start(&sp->bitbang);
  221. if (ret)
  222. goto err_disable;
  223. return 0;
  224. err_disable:
  225. ath79_spi_disable(sp);
  226. err_clk_disable:
  227. clk_disable_unprepare(sp->clk);
  228. err_put_master:
  229. spi_master_put(sp->bitbang.master);
  230. return ret;
  231. }
  232. static int ath79_spi_remove(struct platform_device *pdev)
  233. {
  234. struct ath79_spi *sp = platform_get_drvdata(pdev);
  235. spi_bitbang_stop(&sp->bitbang);
  236. ath79_spi_disable(sp);
  237. clk_disable_unprepare(sp->clk);
  238. spi_master_put(sp->bitbang.master);
  239. return 0;
  240. }
  241. static void ath79_spi_shutdown(struct platform_device *pdev)
  242. {
  243. ath79_spi_remove(pdev);
  244. }
  245. static const struct of_device_id ath79_spi_of_match[] = {
  246. { .compatible = "qca,ar7100-spi", },
  247. { },
  248. };
  249. static struct platform_driver ath79_spi_driver = {
  250. .probe = ath79_spi_probe,
  251. .remove = ath79_spi_remove,
  252. .shutdown = ath79_spi_shutdown,
  253. .driver = {
  254. .name = DRV_NAME,
  255. .of_match_table = ath79_spi_of_match,
  256. },
  257. };
  258. module_platform_driver(ath79_spi_driver);
  259. MODULE_DESCRIPTION("SPI controller driver for Atheros AR71XX/AR724X/AR913X");
  260. MODULE_AUTHOR("Gabor Juhos <juhosg@openwrt.org>");
  261. MODULE_LICENSE("GPL v2");
  262. MODULE_ALIAS("platform:" DRV_NAME);