spi-bitbang-txrx.h 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107
  1. /*
  2. * Mix this utility code with some glue code to get one of several types of
  3. * simple SPI master driver. Two do polled word-at-a-time I/O:
  4. *
  5. * - GPIO/parport bitbangers. Provide chipselect() and txrx_word[](),
  6. * expanding the per-word routines from the inline templates below.
  7. *
  8. * - Drivers for controllers resembling bare shift registers. Provide
  9. * chipselect() and txrx_word[](), with custom setup()/cleanup() methods
  10. * that use your controller's clock and chipselect registers.
  11. *
  12. * Some hardware works well with requests at spi_transfer scope:
  13. *
  14. * - Drivers leveraging smarter hardware, with fifos or DMA; or for half
  15. * duplex (MicroWire) controllers. Provide chipselect() and txrx_bufs(),
  16. * and custom setup()/cleanup() methods.
  17. */
  18. /*
  19. * The code that knows what GPIO pins do what should have declared four
  20. * functions, ideally as inlines, before including this header:
  21. *
  22. * void setsck(struct spi_device *, int is_on);
  23. * void setmosi(struct spi_device *, int is_on);
  24. * int getmiso(struct spi_device *);
  25. * void spidelay(unsigned);
  26. *
  27. * setsck()'s is_on parameter is a zero/nonzero boolean.
  28. *
  29. * setmosi()'s is_on parameter is a zero/nonzero boolean.
  30. *
  31. * getmiso() is required to return 0 or 1 only. Any other value is invalid
  32. * and will result in improper operation.
  33. *
  34. * A non-inlined routine would call bitbang_txrx_*() routines. The
  35. * main loop could easily compile down to a handful of instructions,
  36. * especially if the delay is a NOP (to run at peak speed).
  37. *
  38. * Since this is software, the timings may not be exactly what your board's
  39. * chips need ... there may be several reasons you'd need to tweak timings
  40. * in these routines, not just to make it faster or slower to match a
  41. * particular CPU clock rate.
  42. */
  43. static inline u32
  44. bitbang_txrx_be_cpha0(struct spi_device *spi,
  45. unsigned nsecs, unsigned cpol, unsigned flags,
  46. u32 word, u8 bits)
  47. {
  48. /* if (cpol == 0) this is SPI_MODE_0; else this is SPI_MODE_2 */
  49. u32 oldbit = (!(word & (1<<(bits-1)))) << 31;
  50. /* clock starts at inactive polarity */
  51. for (word <<= (32 - bits); likely(bits); bits--) {
  52. /* setup MSB (to slave) on trailing edge */
  53. if ((flags & SPI_MASTER_NO_TX) == 0) {
  54. if ((word & (1 << 31)) != oldbit) {
  55. setmosi(spi, word & (1 << 31));
  56. oldbit = word & (1 << 31);
  57. }
  58. }
  59. spidelay(nsecs); /* T(setup) */
  60. setsck(spi, !cpol);
  61. spidelay(nsecs);
  62. /* sample MSB (from slave) on leading edge */
  63. word <<= 1;
  64. if ((flags & SPI_MASTER_NO_RX) == 0)
  65. word |= getmiso(spi);
  66. setsck(spi, cpol);
  67. }
  68. return word;
  69. }
  70. static inline u32
  71. bitbang_txrx_be_cpha1(struct spi_device *spi,
  72. unsigned nsecs, unsigned cpol, unsigned flags,
  73. u32 word, u8 bits)
  74. {
  75. /* if (cpol == 0) this is SPI_MODE_1; else this is SPI_MODE_3 */
  76. u32 oldbit = (!(word & (1<<(bits-1)))) << 31;
  77. /* clock starts at inactive polarity */
  78. for (word <<= (32 - bits); likely(bits); bits--) {
  79. /* setup MSB (to slave) on leading edge */
  80. setsck(spi, !cpol);
  81. if ((flags & SPI_MASTER_NO_TX) == 0) {
  82. if ((word & (1 << 31)) != oldbit) {
  83. setmosi(spi, word & (1 << 31));
  84. oldbit = word & (1 << 31);
  85. }
  86. }
  87. spidelay(nsecs); /* T(setup) */
  88. setsck(spi, cpol);
  89. spidelay(nsecs);
  90. /* sample MSB (from slave) on trailing edge */
  91. word <<= 1;
  92. if ((flags & SPI_MASTER_NO_RX) == 0)
  93. word |= getmiso(spi);
  94. }
  95. return word;
  96. }