spi-cadence.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692
  1. /*
  2. * Cadence SPI controller driver (master mode only)
  3. *
  4. * Copyright (C) 2008 - 2014 Xilinx, Inc.
  5. *
  6. * based on Blackfin On-Chip SPI Driver (spi_bfin5xx.c)
  7. *
  8. * This program is free software; you can redistribute it and/or modify it under
  9. * the terms of the GNU General Public License version 2 as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. */
  13. #include <linux/clk.h>
  14. #include <linux/delay.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/io.h>
  17. #include <linux/module.h>
  18. #include <linux/of_irq.h>
  19. #include <linux/of_address.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/spi/spi.h>
  22. /* Name of this driver */
  23. #define CDNS_SPI_NAME "cdns-spi"
  24. /* Register offset definitions */
  25. #define CDNS_SPI_CR_OFFSET 0x00 /* Configuration Register, RW */
  26. #define CDNS_SPI_ISR_OFFSET 0x04 /* Interrupt Status Register, RO */
  27. #define CDNS_SPI_IER_OFFSET 0x08 /* Interrupt Enable Register, WO */
  28. #define CDNS_SPI_IDR_OFFSET 0x0c /* Interrupt Disable Register, WO */
  29. #define CDNS_SPI_IMR_OFFSET 0x10 /* Interrupt Enabled Mask Register, RO */
  30. #define CDNS_SPI_ER_OFFSET 0x14 /* Enable/Disable Register, RW */
  31. #define CDNS_SPI_DR_OFFSET 0x18 /* Delay Register, RW */
  32. #define CDNS_SPI_TXD_OFFSET 0x1C /* Data Transmit Register, WO */
  33. #define CDNS_SPI_RXD_OFFSET 0x20 /* Data Receive Register, RO */
  34. #define CDNS_SPI_SICR_OFFSET 0x24 /* Slave Idle Count Register, RW */
  35. #define CDNS_SPI_THLD_OFFSET 0x28 /* Transmit FIFO Watermark Register,RW */
  36. /*
  37. * SPI Configuration Register bit Masks
  38. *
  39. * This register contains various control bits that affect the operation
  40. * of the SPI controller
  41. */
  42. #define CDNS_SPI_CR_MANSTRT_MASK 0x00010000 /* Manual TX Start */
  43. #define CDNS_SPI_CR_CPHA_MASK 0x00000004 /* Clock Phase Control */
  44. #define CDNS_SPI_CR_CPOL_MASK 0x00000002 /* Clock Polarity Control */
  45. #define CDNS_SPI_CR_SSCTRL_MASK 0x00003C00 /* Slave Select Mask */
  46. #define CDNS_SPI_CR_PERI_SEL_MASK 0x00000200 /* Peripheral Select Decode */
  47. #define CDNS_SPI_CR_BAUD_DIV_MASK 0x00000038 /* Baud Rate Divisor Mask */
  48. #define CDNS_SPI_CR_MSTREN_MASK 0x00000001 /* Master Enable Mask */
  49. #define CDNS_SPI_CR_MANSTRTEN_MASK 0x00008000 /* Manual TX Enable Mask */
  50. #define CDNS_SPI_CR_SSFORCE_MASK 0x00004000 /* Manual SS Enable Mask */
  51. #define CDNS_SPI_CR_BAUD_DIV_4_MASK 0x00000008 /* Default Baud Div Mask */
  52. #define CDNS_SPI_CR_DEFAULT_MASK (CDNS_SPI_CR_MSTREN_MASK | \
  53. CDNS_SPI_CR_SSCTRL_MASK | \
  54. CDNS_SPI_CR_SSFORCE_MASK | \
  55. CDNS_SPI_CR_BAUD_DIV_4_MASK)
  56. /*
  57. * SPI Configuration Register - Baud rate and slave select
  58. *
  59. * These are the values used in the calculation of baud rate divisor and
  60. * setting the slave select.
  61. */
  62. #define CDNS_SPI_BAUD_DIV_MAX 7 /* Baud rate divisor maximum */
  63. #define CDNS_SPI_BAUD_DIV_MIN 1 /* Baud rate divisor minimum */
  64. #define CDNS_SPI_BAUD_DIV_SHIFT 3 /* Baud rate divisor shift in CR */
  65. #define CDNS_SPI_SS_SHIFT 10 /* Slave Select field shift in CR */
  66. #define CDNS_SPI_SS0 0x1 /* Slave Select zero */
  67. /*
  68. * SPI Interrupt Registers bit Masks
  69. *
  70. * All the four interrupt registers (Status/Mask/Enable/Disable) have the same
  71. * bit definitions.
  72. */
  73. #define CDNS_SPI_IXR_TXOW_MASK 0x00000004 /* SPI TX FIFO Overwater */
  74. #define CDNS_SPI_IXR_MODF_MASK 0x00000002 /* SPI Mode Fault */
  75. #define CDNS_SPI_IXR_RXNEMTY_MASK 0x00000010 /* SPI RX FIFO Not Empty */
  76. #define CDNS_SPI_IXR_DEFAULT_MASK (CDNS_SPI_IXR_TXOW_MASK | \
  77. CDNS_SPI_IXR_MODF_MASK)
  78. #define CDNS_SPI_IXR_TXFULL_MASK 0x00000008 /* SPI TX Full */
  79. #define CDNS_SPI_IXR_ALL_MASK 0x0000007F /* SPI all interrupts */
  80. /*
  81. * SPI Enable Register bit Masks
  82. *
  83. * This register is used to enable or disable the SPI controller
  84. */
  85. #define CDNS_SPI_ER_ENABLE_MASK 0x00000001 /* SPI Enable Bit Mask */
  86. #define CDNS_SPI_ER_DISABLE_MASK 0x0 /* SPI Disable Bit Mask */
  87. /* SPI FIFO depth in bytes */
  88. #define CDNS_SPI_FIFO_DEPTH 128
  89. /* Default number of chip select lines */
  90. #define CDNS_SPI_DEFAULT_NUM_CS 4
  91. /**
  92. * struct cdns_spi - This definition defines spi driver instance
  93. * @regs: Virtual address of the SPI controller registers
  94. * @ref_clk: Pointer to the peripheral clock
  95. * @pclk: Pointer to the APB clock
  96. * @speed_hz: Current SPI bus clock speed in Hz
  97. * @txbuf: Pointer to the TX buffer
  98. * @rxbuf: Pointer to the RX buffer
  99. * @tx_bytes: Number of bytes left to transfer
  100. * @rx_bytes: Number of bytes requested
  101. * @dev_busy: Device busy flag
  102. * @is_decoded_cs: Flag for decoder property set or not
  103. */
  104. struct cdns_spi {
  105. void __iomem *regs;
  106. struct clk *ref_clk;
  107. struct clk *pclk;
  108. u32 speed_hz;
  109. const u8 *txbuf;
  110. u8 *rxbuf;
  111. int tx_bytes;
  112. int rx_bytes;
  113. u8 dev_busy;
  114. u32 is_decoded_cs;
  115. };
  116. /* Macros for the SPI controller read/write */
  117. static inline u32 cdns_spi_read(struct cdns_spi *xspi, u32 offset)
  118. {
  119. return readl_relaxed(xspi->regs + offset);
  120. }
  121. static inline void cdns_spi_write(struct cdns_spi *xspi, u32 offset, u32 val)
  122. {
  123. writel_relaxed(val, xspi->regs + offset);
  124. }
  125. /**
  126. * cdns_spi_init_hw - Initialize the hardware and configure the SPI controller
  127. * @xspi: Pointer to the cdns_spi structure
  128. *
  129. * On reset the SPI controller is configured to be in master mode, baud rate
  130. * divisor is set to 4, threshold value for TX FIFO not full interrupt is set
  131. * to 1 and size of the word to be transferred as 8 bit.
  132. * This function initializes the SPI controller to disable and clear all the
  133. * interrupts, enable manual slave select and manual start, deselect all the
  134. * chip select lines, and enable the SPI controller.
  135. */
  136. static void cdns_spi_init_hw(struct cdns_spi *xspi)
  137. {
  138. u32 ctrl_reg = CDNS_SPI_CR_DEFAULT_MASK;
  139. if (xspi->is_decoded_cs)
  140. ctrl_reg |= CDNS_SPI_CR_PERI_SEL_MASK;
  141. cdns_spi_write(xspi, CDNS_SPI_ER_OFFSET,
  142. CDNS_SPI_ER_DISABLE_MASK);
  143. cdns_spi_write(xspi, CDNS_SPI_IDR_OFFSET,
  144. CDNS_SPI_IXR_ALL_MASK);
  145. /* Clear the RX FIFO */
  146. while (cdns_spi_read(xspi, CDNS_SPI_ISR_OFFSET) &
  147. CDNS_SPI_IXR_RXNEMTY_MASK)
  148. cdns_spi_read(xspi, CDNS_SPI_RXD_OFFSET);
  149. cdns_spi_write(xspi, CDNS_SPI_ISR_OFFSET,
  150. CDNS_SPI_IXR_ALL_MASK);
  151. cdns_spi_write(xspi, CDNS_SPI_CR_OFFSET, ctrl_reg);
  152. cdns_spi_write(xspi, CDNS_SPI_ER_OFFSET,
  153. CDNS_SPI_ER_ENABLE_MASK);
  154. }
  155. /**
  156. * cdns_spi_chipselect - Select or deselect the chip select line
  157. * @spi: Pointer to the spi_device structure
  158. * @is_on: Select(0) or deselect (1) the chip select line
  159. */
  160. static void cdns_spi_chipselect(struct spi_device *spi, bool is_high)
  161. {
  162. struct cdns_spi *xspi = spi_master_get_devdata(spi->master);
  163. u32 ctrl_reg;
  164. ctrl_reg = cdns_spi_read(xspi, CDNS_SPI_CR_OFFSET);
  165. if (is_high) {
  166. /* Deselect the slave */
  167. ctrl_reg |= CDNS_SPI_CR_SSCTRL_MASK;
  168. } else {
  169. /* Select the slave */
  170. ctrl_reg &= ~CDNS_SPI_CR_SSCTRL_MASK;
  171. if (!(xspi->is_decoded_cs))
  172. ctrl_reg |= ((~(CDNS_SPI_SS0 << spi->chip_select)) <<
  173. CDNS_SPI_SS_SHIFT) &
  174. CDNS_SPI_CR_SSCTRL_MASK;
  175. else
  176. ctrl_reg |= (spi->chip_select << CDNS_SPI_SS_SHIFT) &
  177. CDNS_SPI_CR_SSCTRL_MASK;
  178. }
  179. cdns_spi_write(xspi, CDNS_SPI_CR_OFFSET, ctrl_reg);
  180. }
  181. /**
  182. * cdns_spi_config_clock_mode - Sets clock polarity and phase
  183. * @spi: Pointer to the spi_device structure
  184. *
  185. * Sets the requested clock polarity and phase.
  186. */
  187. static void cdns_spi_config_clock_mode(struct spi_device *spi)
  188. {
  189. struct cdns_spi *xspi = spi_master_get_devdata(spi->master);
  190. u32 ctrl_reg, new_ctrl_reg;
  191. new_ctrl_reg = ctrl_reg = cdns_spi_read(xspi, CDNS_SPI_CR_OFFSET);
  192. /* Set the SPI clock phase and clock polarity */
  193. new_ctrl_reg &= ~(CDNS_SPI_CR_CPHA_MASK | CDNS_SPI_CR_CPOL_MASK);
  194. if (spi->mode & SPI_CPHA)
  195. new_ctrl_reg |= CDNS_SPI_CR_CPHA_MASK;
  196. if (spi->mode & SPI_CPOL)
  197. new_ctrl_reg |= CDNS_SPI_CR_CPOL_MASK;
  198. if (new_ctrl_reg != ctrl_reg) {
  199. /*
  200. * Just writing the CR register does not seem to apply the clock
  201. * setting changes. This is problematic when changing the clock
  202. * polarity as it will cause the SPI slave to see spurious clock
  203. * transitions. To workaround the issue toggle the ER register.
  204. */
  205. cdns_spi_write(xspi, CDNS_SPI_ER_OFFSET,
  206. CDNS_SPI_ER_DISABLE_MASK);
  207. cdns_spi_write(xspi, CDNS_SPI_CR_OFFSET, new_ctrl_reg);
  208. cdns_spi_write(xspi, CDNS_SPI_ER_OFFSET,
  209. CDNS_SPI_ER_ENABLE_MASK);
  210. }
  211. }
  212. /**
  213. * cdns_spi_config_clock_freq - Sets clock frequency
  214. * @spi: Pointer to the spi_device structure
  215. * @transfer: Pointer to the spi_transfer structure which provides
  216. * information about next transfer setup parameters
  217. *
  218. * Sets the requested clock frequency.
  219. * Note: If the requested frequency is not an exact match with what can be
  220. * obtained using the prescalar value the driver sets the clock frequency which
  221. * is lower than the requested frequency (maximum lower) for the transfer. If
  222. * the requested frequency is higher or lower than that is supported by the SPI
  223. * controller the driver will set the highest or lowest frequency supported by
  224. * controller.
  225. */
  226. static void cdns_spi_config_clock_freq(struct spi_device *spi,
  227. struct spi_transfer *transfer)
  228. {
  229. struct cdns_spi *xspi = spi_master_get_devdata(spi->master);
  230. u32 ctrl_reg, baud_rate_val;
  231. unsigned long frequency;
  232. frequency = clk_get_rate(xspi->ref_clk);
  233. ctrl_reg = cdns_spi_read(xspi, CDNS_SPI_CR_OFFSET);
  234. /* Set the clock frequency */
  235. if (xspi->speed_hz != transfer->speed_hz) {
  236. /* first valid value is 1 */
  237. baud_rate_val = CDNS_SPI_BAUD_DIV_MIN;
  238. while ((baud_rate_val < CDNS_SPI_BAUD_DIV_MAX) &&
  239. (frequency / (2 << baud_rate_val)) > transfer->speed_hz)
  240. baud_rate_val++;
  241. ctrl_reg &= ~CDNS_SPI_CR_BAUD_DIV_MASK;
  242. ctrl_reg |= baud_rate_val << CDNS_SPI_BAUD_DIV_SHIFT;
  243. xspi->speed_hz = frequency / (2 << baud_rate_val);
  244. }
  245. cdns_spi_write(xspi, CDNS_SPI_CR_OFFSET, ctrl_reg);
  246. }
  247. /**
  248. * cdns_spi_setup_transfer - Configure SPI controller for specified transfer
  249. * @spi: Pointer to the spi_device structure
  250. * @transfer: Pointer to the spi_transfer structure which provides
  251. * information about next transfer setup parameters
  252. *
  253. * Sets the operational mode of SPI controller for the next SPI transfer and
  254. * sets the requested clock frequency.
  255. *
  256. * Return: Always 0
  257. */
  258. static int cdns_spi_setup_transfer(struct spi_device *spi,
  259. struct spi_transfer *transfer)
  260. {
  261. struct cdns_spi *xspi = spi_master_get_devdata(spi->master);
  262. cdns_spi_config_clock_freq(spi, transfer);
  263. dev_dbg(&spi->dev, "%s, mode %d, %u bits/w, %u clock speed\n",
  264. __func__, spi->mode, spi->bits_per_word,
  265. xspi->speed_hz);
  266. return 0;
  267. }
  268. /**
  269. * cdns_spi_fill_tx_fifo - Fills the TX FIFO with as many bytes as possible
  270. * @xspi: Pointer to the cdns_spi structure
  271. */
  272. static void cdns_spi_fill_tx_fifo(struct cdns_spi *xspi)
  273. {
  274. unsigned long trans_cnt = 0;
  275. while ((trans_cnt < CDNS_SPI_FIFO_DEPTH) &&
  276. (xspi->tx_bytes > 0)) {
  277. if (xspi->txbuf)
  278. cdns_spi_write(xspi, CDNS_SPI_TXD_OFFSET,
  279. *xspi->txbuf++);
  280. else
  281. cdns_spi_write(xspi, CDNS_SPI_TXD_OFFSET, 0);
  282. xspi->tx_bytes--;
  283. trans_cnt++;
  284. }
  285. }
  286. /**
  287. * cdns_spi_irq - Interrupt service routine of the SPI controller
  288. * @irq: IRQ number
  289. * @dev_id: Pointer to the xspi structure
  290. *
  291. * This function handles TX empty and Mode Fault interrupts only.
  292. * On TX empty interrupt this function reads the received data from RX FIFO and
  293. * fills the TX FIFO if there is any data remaining to be transferred.
  294. * On Mode Fault interrupt this function indicates that transfer is completed,
  295. * the SPI subsystem will identify the error as the remaining bytes to be
  296. * transferred is non-zero.
  297. *
  298. * Return: IRQ_HANDLED when handled; IRQ_NONE otherwise.
  299. */
  300. static irqreturn_t cdns_spi_irq(int irq, void *dev_id)
  301. {
  302. struct spi_master *master = dev_id;
  303. struct cdns_spi *xspi = spi_master_get_devdata(master);
  304. u32 intr_status, status;
  305. status = IRQ_NONE;
  306. intr_status = cdns_spi_read(xspi, CDNS_SPI_ISR_OFFSET);
  307. cdns_spi_write(xspi, CDNS_SPI_ISR_OFFSET, intr_status);
  308. if (intr_status & CDNS_SPI_IXR_MODF_MASK) {
  309. /* Indicate that transfer is completed, the SPI subsystem will
  310. * identify the error as the remaining bytes to be
  311. * transferred is non-zero
  312. */
  313. cdns_spi_write(xspi, CDNS_SPI_IDR_OFFSET,
  314. CDNS_SPI_IXR_DEFAULT_MASK);
  315. spi_finalize_current_transfer(master);
  316. status = IRQ_HANDLED;
  317. } else if (intr_status & CDNS_SPI_IXR_TXOW_MASK) {
  318. unsigned long trans_cnt;
  319. trans_cnt = xspi->rx_bytes - xspi->tx_bytes;
  320. /* Read out the data from the RX FIFO */
  321. while (trans_cnt) {
  322. u8 data;
  323. data = cdns_spi_read(xspi, CDNS_SPI_RXD_OFFSET);
  324. if (xspi->rxbuf)
  325. *xspi->rxbuf++ = data;
  326. xspi->rx_bytes--;
  327. trans_cnt--;
  328. }
  329. if (xspi->tx_bytes) {
  330. /* There is more data to send */
  331. cdns_spi_fill_tx_fifo(xspi);
  332. } else {
  333. /* Transfer is completed */
  334. cdns_spi_write(xspi, CDNS_SPI_IDR_OFFSET,
  335. CDNS_SPI_IXR_DEFAULT_MASK);
  336. spi_finalize_current_transfer(master);
  337. }
  338. status = IRQ_HANDLED;
  339. }
  340. return status;
  341. }
  342. static int cdns_prepare_message(struct spi_master *master,
  343. struct spi_message *msg)
  344. {
  345. cdns_spi_config_clock_mode(msg->spi);
  346. return 0;
  347. }
  348. /**
  349. * cdns_transfer_one - Initiates the SPI transfer
  350. * @master: Pointer to spi_master structure
  351. * @spi: Pointer to the spi_device structure
  352. * @transfer: Pointer to the spi_transfer structure which provides
  353. * information about next transfer parameters
  354. *
  355. * This function fills the TX FIFO, starts the SPI transfer and
  356. * returns a positive transfer count so that core will wait for completion.
  357. *
  358. * Return: Number of bytes transferred in the last transfer
  359. */
  360. static int cdns_transfer_one(struct spi_master *master,
  361. struct spi_device *spi,
  362. struct spi_transfer *transfer)
  363. {
  364. struct cdns_spi *xspi = spi_master_get_devdata(master);
  365. xspi->txbuf = transfer->tx_buf;
  366. xspi->rxbuf = transfer->rx_buf;
  367. xspi->tx_bytes = transfer->len;
  368. xspi->rx_bytes = transfer->len;
  369. cdns_spi_setup_transfer(spi, transfer);
  370. cdns_spi_fill_tx_fifo(xspi);
  371. cdns_spi_write(xspi, CDNS_SPI_IER_OFFSET,
  372. CDNS_SPI_IXR_DEFAULT_MASK);
  373. return transfer->len;
  374. }
  375. /**
  376. * cdns_prepare_transfer_hardware - Prepares hardware for transfer.
  377. * @master: Pointer to the spi_master structure which provides
  378. * information about the controller.
  379. *
  380. * This function enables SPI master controller.
  381. *
  382. * Return: 0 always
  383. */
  384. static int cdns_prepare_transfer_hardware(struct spi_master *master)
  385. {
  386. struct cdns_spi *xspi = spi_master_get_devdata(master);
  387. cdns_spi_write(xspi, CDNS_SPI_ER_OFFSET,
  388. CDNS_SPI_ER_ENABLE_MASK);
  389. return 0;
  390. }
  391. /**
  392. * cdns_unprepare_transfer_hardware - Relaxes hardware after transfer
  393. * @master: Pointer to the spi_master structure which provides
  394. * information about the controller.
  395. *
  396. * This function disables the SPI master controller.
  397. *
  398. * Return: 0 always
  399. */
  400. static int cdns_unprepare_transfer_hardware(struct spi_master *master)
  401. {
  402. struct cdns_spi *xspi = spi_master_get_devdata(master);
  403. cdns_spi_write(xspi, CDNS_SPI_ER_OFFSET,
  404. CDNS_SPI_ER_DISABLE_MASK);
  405. return 0;
  406. }
  407. /**
  408. * cdns_spi_probe - Probe method for the SPI driver
  409. * @pdev: Pointer to the platform_device structure
  410. *
  411. * This function initializes the driver data structures and the hardware.
  412. *
  413. * Return: 0 on success and error value on error
  414. */
  415. static int cdns_spi_probe(struct platform_device *pdev)
  416. {
  417. int ret = 0, irq;
  418. struct spi_master *master;
  419. struct cdns_spi *xspi;
  420. struct resource *res;
  421. u32 num_cs;
  422. master = spi_alloc_master(&pdev->dev, sizeof(*xspi));
  423. if (master == NULL)
  424. return -ENOMEM;
  425. xspi = spi_master_get_devdata(master);
  426. master->dev.of_node = pdev->dev.of_node;
  427. platform_set_drvdata(pdev, master);
  428. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  429. xspi->regs = devm_ioremap_resource(&pdev->dev, res);
  430. if (IS_ERR(xspi->regs)) {
  431. ret = PTR_ERR(xspi->regs);
  432. goto remove_master;
  433. }
  434. xspi->pclk = devm_clk_get(&pdev->dev, "pclk");
  435. if (IS_ERR(xspi->pclk)) {
  436. dev_err(&pdev->dev, "pclk clock not found.\n");
  437. ret = PTR_ERR(xspi->pclk);
  438. goto remove_master;
  439. }
  440. xspi->ref_clk = devm_clk_get(&pdev->dev, "ref_clk");
  441. if (IS_ERR(xspi->ref_clk)) {
  442. dev_err(&pdev->dev, "ref_clk clock not found.\n");
  443. ret = PTR_ERR(xspi->ref_clk);
  444. goto remove_master;
  445. }
  446. ret = clk_prepare_enable(xspi->pclk);
  447. if (ret) {
  448. dev_err(&pdev->dev, "Unable to enable APB clock.\n");
  449. goto remove_master;
  450. }
  451. ret = clk_prepare_enable(xspi->ref_clk);
  452. if (ret) {
  453. dev_err(&pdev->dev, "Unable to enable device clock.\n");
  454. goto clk_dis_apb;
  455. }
  456. ret = of_property_read_u32(pdev->dev.of_node, "num-cs", &num_cs);
  457. if (ret < 0)
  458. master->num_chipselect = CDNS_SPI_DEFAULT_NUM_CS;
  459. else
  460. master->num_chipselect = num_cs;
  461. ret = of_property_read_u32(pdev->dev.of_node, "is-decoded-cs",
  462. &xspi->is_decoded_cs);
  463. if (ret < 0)
  464. xspi->is_decoded_cs = 0;
  465. /* SPI controller initializations */
  466. cdns_spi_init_hw(xspi);
  467. irq = platform_get_irq(pdev, 0);
  468. if (irq <= 0) {
  469. ret = -ENXIO;
  470. dev_err(&pdev->dev, "irq number is invalid\n");
  471. goto remove_master;
  472. }
  473. ret = devm_request_irq(&pdev->dev, irq, cdns_spi_irq,
  474. 0, pdev->name, master);
  475. if (ret != 0) {
  476. ret = -ENXIO;
  477. dev_err(&pdev->dev, "request_irq failed\n");
  478. goto remove_master;
  479. }
  480. master->prepare_transfer_hardware = cdns_prepare_transfer_hardware;
  481. master->prepare_message = cdns_prepare_message;
  482. master->transfer_one = cdns_transfer_one;
  483. master->unprepare_transfer_hardware = cdns_unprepare_transfer_hardware;
  484. master->set_cs = cdns_spi_chipselect;
  485. master->mode_bits = SPI_CPOL | SPI_CPHA;
  486. /* Set to default valid value */
  487. master->max_speed_hz = clk_get_rate(xspi->ref_clk) / 4;
  488. xspi->speed_hz = master->max_speed_hz;
  489. master->bits_per_word_mask = SPI_BPW_MASK(8);
  490. ret = spi_register_master(master);
  491. if (ret) {
  492. dev_err(&pdev->dev, "spi_register_master failed\n");
  493. goto clk_dis_all;
  494. }
  495. return ret;
  496. clk_dis_all:
  497. clk_disable_unprepare(xspi->ref_clk);
  498. clk_dis_apb:
  499. clk_disable_unprepare(xspi->pclk);
  500. remove_master:
  501. spi_master_put(master);
  502. return ret;
  503. }
  504. /**
  505. * cdns_spi_remove - Remove method for the SPI driver
  506. * @pdev: Pointer to the platform_device structure
  507. *
  508. * This function is called if a device is physically removed from the system or
  509. * if the driver module is being unloaded. It frees all resources allocated to
  510. * the device.
  511. *
  512. * Return: 0 on success and error value on error
  513. */
  514. static int cdns_spi_remove(struct platform_device *pdev)
  515. {
  516. struct spi_master *master = platform_get_drvdata(pdev);
  517. struct cdns_spi *xspi = spi_master_get_devdata(master);
  518. cdns_spi_write(xspi, CDNS_SPI_ER_OFFSET,
  519. CDNS_SPI_ER_DISABLE_MASK);
  520. clk_disable_unprepare(xspi->ref_clk);
  521. clk_disable_unprepare(xspi->pclk);
  522. spi_unregister_master(master);
  523. return 0;
  524. }
  525. /**
  526. * cdns_spi_suspend - Suspend method for the SPI driver
  527. * @dev: Address of the platform_device structure
  528. *
  529. * This function disables the SPI controller and
  530. * changes the driver state to "suspend"
  531. *
  532. * Return: Always 0
  533. */
  534. static int __maybe_unused cdns_spi_suspend(struct device *dev)
  535. {
  536. struct platform_device *pdev = container_of(dev,
  537. struct platform_device, dev);
  538. struct spi_master *master = platform_get_drvdata(pdev);
  539. struct cdns_spi *xspi = spi_master_get_devdata(master);
  540. spi_master_suspend(master);
  541. clk_disable_unprepare(xspi->ref_clk);
  542. clk_disable_unprepare(xspi->pclk);
  543. return 0;
  544. }
  545. /**
  546. * cdns_spi_resume - Resume method for the SPI driver
  547. * @dev: Address of the platform_device structure
  548. *
  549. * This function changes the driver state to "ready"
  550. *
  551. * Return: 0 on success and error value on error
  552. */
  553. static int __maybe_unused cdns_spi_resume(struct device *dev)
  554. {
  555. struct platform_device *pdev = container_of(dev,
  556. struct platform_device, dev);
  557. struct spi_master *master = platform_get_drvdata(pdev);
  558. struct cdns_spi *xspi = spi_master_get_devdata(master);
  559. int ret = 0;
  560. ret = clk_prepare_enable(xspi->pclk);
  561. if (ret) {
  562. dev_err(dev, "Cannot enable APB clock.\n");
  563. return ret;
  564. }
  565. ret = clk_prepare_enable(xspi->ref_clk);
  566. if (ret) {
  567. dev_err(dev, "Cannot enable device clock.\n");
  568. clk_disable(xspi->pclk);
  569. return ret;
  570. }
  571. spi_master_resume(master);
  572. return 0;
  573. }
  574. static SIMPLE_DEV_PM_OPS(cdns_spi_dev_pm_ops, cdns_spi_suspend,
  575. cdns_spi_resume);
  576. static const struct of_device_id cdns_spi_of_match[] = {
  577. { .compatible = "xlnx,zynq-spi-r1p6" },
  578. { .compatible = "cdns,spi-r1p6" },
  579. { /* end of table */ }
  580. };
  581. MODULE_DEVICE_TABLE(of, cdns_spi_of_match);
  582. /* cdns_spi_driver - This structure defines the SPI subsystem platform driver */
  583. static struct platform_driver cdns_spi_driver = {
  584. .probe = cdns_spi_probe,
  585. .remove = cdns_spi_remove,
  586. .driver = {
  587. .name = CDNS_SPI_NAME,
  588. .of_match_table = cdns_spi_of_match,
  589. .pm = &cdns_spi_dev_pm_ops,
  590. },
  591. };
  592. module_platform_driver(cdns_spi_driver);
  593. MODULE_AUTHOR("Xilinx, Inc.");
  594. MODULE_DESCRIPTION("Cadence SPI driver");
  595. MODULE_LICENSE("GPL");