spi-fsl-lib.h 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122
  1. /*
  2. * Freescale SPI/eSPI controller driver library.
  3. *
  4. * Maintainer: Kumar Gala
  5. *
  6. * Copyright 2010 Freescale Semiconductor, Inc.
  7. * Copyright (C) 2006 Polycom, Inc.
  8. *
  9. * CPM SPI and QE buffer descriptors mode support:
  10. * Copyright (c) 2009 MontaVista Software, Inc.
  11. * Author: Anton Vorontsov <avorontsov@ru.mvista.com>
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. */
  18. #ifndef __SPI_FSL_LIB_H__
  19. #define __SPI_FSL_LIB_H__
  20. #include <asm/io.h>
  21. /* SPI/eSPI Controller driver's private data. */
  22. struct mpc8xxx_spi {
  23. struct device *dev;
  24. void *reg_base;
  25. /* rx & tx bufs from the spi_transfer */
  26. const void *tx;
  27. void *rx;
  28. #if IS_ENABLED(CONFIG_SPI_FSL_ESPI)
  29. int len;
  30. #endif
  31. int subblock;
  32. struct spi_pram __iomem *pram;
  33. #ifdef CONFIG_FSL_SOC
  34. struct cpm_buf_desc __iomem *tx_bd;
  35. struct cpm_buf_desc __iomem *rx_bd;
  36. #endif
  37. struct spi_transfer *xfer_in_progress;
  38. /* dma addresses for CPM transfers */
  39. dma_addr_t tx_dma;
  40. dma_addr_t rx_dma;
  41. bool map_tx_dma;
  42. bool map_rx_dma;
  43. dma_addr_t dma_dummy_tx;
  44. dma_addr_t dma_dummy_rx;
  45. /* functions to deal with different sized buffers */
  46. void (*get_rx) (u32 rx_data, struct mpc8xxx_spi *);
  47. u32(*get_tx) (struct mpc8xxx_spi *);
  48. unsigned int count;
  49. unsigned int irq;
  50. unsigned nsecs; /* (clock cycle time)/2 */
  51. u32 spibrg; /* SPIBRG input clock */
  52. u32 rx_shift; /* RX data reg shift when in qe mode */
  53. u32 tx_shift; /* TX data reg shift when in qe mode */
  54. unsigned int flags;
  55. #if IS_ENABLED(CONFIG_SPI_FSL_SPI)
  56. int type;
  57. int native_chipselects;
  58. u8 max_bits_per_word;
  59. void (*set_shifts)(u32 *rx_shift, u32 *tx_shift,
  60. int bits_per_word, int msb_first);
  61. #endif
  62. struct completion done;
  63. };
  64. struct spi_mpc8xxx_cs {
  65. /* functions to deal with different sized buffers */
  66. void (*get_rx) (u32 rx_data, struct mpc8xxx_spi *);
  67. u32 (*get_tx) (struct mpc8xxx_spi *);
  68. u32 rx_shift; /* RX data reg shift when in qe mode */
  69. u32 tx_shift; /* TX data reg shift when in qe mode */
  70. u32 hw_mode; /* Holds HW mode register settings */
  71. };
  72. static inline void mpc8xxx_spi_write_reg(__be32 __iomem *reg, u32 val)
  73. {
  74. iowrite32be(val, reg);
  75. }
  76. static inline u32 mpc8xxx_spi_read_reg(__be32 __iomem *reg)
  77. {
  78. return ioread32be(reg);
  79. }
  80. struct mpc8xxx_spi_probe_info {
  81. struct fsl_spi_platform_data pdata;
  82. int *gpios;
  83. bool *alow_flags;
  84. };
  85. extern u32 mpc8xxx_spi_tx_buf_u8(struct mpc8xxx_spi *mpc8xxx_spi);
  86. extern u32 mpc8xxx_spi_tx_buf_u16(struct mpc8xxx_spi *mpc8xxx_spi);
  87. extern u32 mpc8xxx_spi_tx_buf_u32(struct mpc8xxx_spi *mpc8xxx_spi);
  88. extern void mpc8xxx_spi_rx_buf_u8(u32 data, struct mpc8xxx_spi *mpc8xxx_spi);
  89. extern void mpc8xxx_spi_rx_buf_u16(u32 data, struct mpc8xxx_spi *mpc8xxx_spi);
  90. extern void mpc8xxx_spi_rx_buf_u32(u32 data, struct mpc8xxx_spi *mpc8xxx_spi);
  91. extern struct mpc8xxx_spi_probe_info *to_of_pinfo(
  92. struct fsl_spi_platform_data *pdata);
  93. extern int mpc8xxx_spi_bufs(struct mpc8xxx_spi *mspi,
  94. struct spi_transfer *t, unsigned int len);
  95. extern const char *mpc8xxx_spi_strmode(unsigned int flags);
  96. extern void mpc8xxx_spi_probe(struct device *dev, struct resource *mem,
  97. unsigned int irq);
  98. extern int mpc8xxx_spi_remove(struct device *dev);
  99. extern int of_mpc8xxx_spi_probe(struct platform_device *ofdev);
  100. #endif /* __SPI_FSL_LIB_H__ */