clk-xlnx-clock-wizard.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345
  1. /*
  2. * Xilinx 'Clocking Wizard' driver
  3. *
  4. * Copyright (C) 2013 - 2014 Xilinx
  5. *
  6. * Sören Brinkmann <soren.brinkmann@xilinx.com>
  7. *
  8. * This program is free software: you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License v2 as published by
  10. * the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #include <linux/platform_device.h>
  21. #include <linux/clk.h>
  22. #include <linux/clk-provider.h>
  23. #include <linux/slab.h>
  24. #include <linux/io.h>
  25. #include <linux/of.h>
  26. #include <linux/module.h>
  27. #include <linux/err.h>
  28. #define WZRD_NUM_OUTPUTS 7
  29. #define WZRD_ACLK_MAX_FREQ 250000000UL
  30. #define WZRD_CLK_CFG_REG(n) (0x200 + 4 * (n))
  31. #define WZRD_CLkOUT0_FRAC_EN BIT(18)
  32. #define WZRD_CLkFBOUT_FRAC_EN BIT(26)
  33. #define WZRD_CLKFBOUT_MULT_SHIFT 8
  34. #define WZRD_CLKFBOUT_MULT_MASK (0xff << WZRD_CLKFBOUT_MULT_SHIFT)
  35. #define WZRD_DIVCLK_DIVIDE_SHIFT 0
  36. #define WZRD_DIVCLK_DIVIDE_MASK (0xff << WZRD_DIVCLK_DIVIDE_SHIFT)
  37. #define WZRD_CLKOUT_DIVIDE_SHIFT 0
  38. #define WZRD_CLKOUT_DIVIDE_MASK (0xff << WZRD_DIVCLK_DIVIDE_SHIFT)
  39. enum clk_wzrd_int_clks {
  40. wzrd_clk_mul,
  41. wzrd_clk_mul_div,
  42. wzrd_clk_int_max
  43. };
  44. /**
  45. * struct clk_wzrd:
  46. * @clk_data: Clock data
  47. * @nb: Notifier block
  48. * @base: Memory base
  49. * @clk_in1: Handle to input clock 'clk_in1'
  50. * @axi_clk: Handle to input clock 's_axi_aclk'
  51. * @clks_internal: Internal clocks
  52. * @clkout: Output clocks
  53. * @speed_grade: Speed grade of the device
  54. * @suspended: Flag indicating power state of the device
  55. */
  56. struct clk_wzrd {
  57. struct clk_onecell_data clk_data;
  58. struct notifier_block nb;
  59. void __iomem *base;
  60. struct clk *clk_in1;
  61. struct clk *axi_clk;
  62. struct clk *clks_internal[wzrd_clk_int_max];
  63. struct clk *clkout[WZRD_NUM_OUTPUTS];
  64. int speed_grade;
  65. bool suspended;
  66. };
  67. #define to_clk_wzrd(_nb) container_of(_nb, struct clk_wzrd, nb)
  68. /* maximum frequencies for input/output clocks per speed grade */
  69. static const unsigned long clk_wzrd_max_freq[] = {
  70. 800000000UL,
  71. 933000000UL,
  72. 1066000000UL
  73. };
  74. static int clk_wzrd_clk_notifier(struct notifier_block *nb, unsigned long event,
  75. void *data)
  76. {
  77. unsigned long max;
  78. struct clk_notifier_data *ndata = data;
  79. struct clk_wzrd *clk_wzrd = to_clk_wzrd(nb);
  80. if (clk_wzrd->suspended)
  81. return NOTIFY_OK;
  82. if (ndata->clk == clk_wzrd->clk_in1)
  83. max = clk_wzrd_max_freq[clk_wzrd->speed_grade - 1];
  84. else if (ndata->clk == clk_wzrd->axi_clk)
  85. max = WZRD_ACLK_MAX_FREQ;
  86. else
  87. return NOTIFY_DONE; /* should never happen */
  88. switch (event) {
  89. case PRE_RATE_CHANGE:
  90. if (ndata->new_rate > max)
  91. return NOTIFY_BAD;
  92. return NOTIFY_OK;
  93. case POST_RATE_CHANGE:
  94. case ABORT_RATE_CHANGE:
  95. default:
  96. return NOTIFY_DONE;
  97. }
  98. }
  99. static int __maybe_unused clk_wzrd_suspend(struct device *dev)
  100. {
  101. struct clk_wzrd *clk_wzrd = dev_get_drvdata(dev);
  102. clk_disable_unprepare(clk_wzrd->axi_clk);
  103. clk_wzrd->suspended = true;
  104. return 0;
  105. }
  106. static int __maybe_unused clk_wzrd_resume(struct device *dev)
  107. {
  108. int ret;
  109. struct clk_wzrd *clk_wzrd = dev_get_drvdata(dev);
  110. ret = clk_prepare_enable(clk_wzrd->axi_clk);
  111. if (ret) {
  112. dev_err(dev, "unable to enable s_axi_aclk\n");
  113. return ret;
  114. }
  115. clk_wzrd->suspended = false;
  116. return 0;
  117. }
  118. static SIMPLE_DEV_PM_OPS(clk_wzrd_dev_pm_ops, clk_wzrd_suspend,
  119. clk_wzrd_resume);
  120. static int clk_wzrd_probe(struct platform_device *pdev)
  121. {
  122. int i, ret;
  123. u32 reg;
  124. unsigned long rate;
  125. const char *clk_name;
  126. struct clk_wzrd *clk_wzrd;
  127. struct resource *mem;
  128. struct device_node *np = pdev->dev.of_node;
  129. clk_wzrd = devm_kzalloc(&pdev->dev, sizeof(*clk_wzrd), GFP_KERNEL);
  130. if (!clk_wzrd)
  131. return -ENOMEM;
  132. platform_set_drvdata(pdev, clk_wzrd);
  133. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  134. clk_wzrd->base = devm_ioremap_resource(&pdev->dev, mem);
  135. if (IS_ERR(clk_wzrd->base))
  136. return PTR_ERR(clk_wzrd->base);
  137. ret = of_property_read_u32(np, "speed-grade", &clk_wzrd->speed_grade);
  138. if (!ret) {
  139. if (clk_wzrd->speed_grade < 1 || clk_wzrd->speed_grade > 3) {
  140. dev_warn(&pdev->dev, "invalid speed grade '%d'\n",
  141. clk_wzrd->speed_grade);
  142. clk_wzrd->speed_grade = 0;
  143. }
  144. }
  145. clk_wzrd->clk_in1 = devm_clk_get(&pdev->dev, "clk_in1");
  146. if (IS_ERR(clk_wzrd->clk_in1)) {
  147. if (clk_wzrd->clk_in1 != ERR_PTR(-EPROBE_DEFER))
  148. dev_err(&pdev->dev, "clk_in1 not found\n");
  149. return PTR_ERR(clk_wzrd->clk_in1);
  150. }
  151. clk_wzrd->axi_clk = devm_clk_get(&pdev->dev, "s_axi_aclk");
  152. if (IS_ERR(clk_wzrd->axi_clk)) {
  153. if (clk_wzrd->axi_clk != ERR_PTR(-EPROBE_DEFER))
  154. dev_err(&pdev->dev, "s_axi_aclk not found\n");
  155. return PTR_ERR(clk_wzrd->axi_clk);
  156. }
  157. ret = clk_prepare_enable(clk_wzrd->axi_clk);
  158. if (ret) {
  159. dev_err(&pdev->dev, "enabling s_axi_aclk failed\n");
  160. return ret;
  161. }
  162. rate = clk_get_rate(clk_wzrd->axi_clk);
  163. if (rate > WZRD_ACLK_MAX_FREQ) {
  164. dev_err(&pdev->dev, "s_axi_aclk frequency (%lu) too high\n",
  165. rate);
  166. ret = -EINVAL;
  167. goto err_disable_clk;
  168. }
  169. /* we don't support fractional div/mul yet */
  170. reg = readl(clk_wzrd->base + WZRD_CLK_CFG_REG(0)) &
  171. WZRD_CLkFBOUT_FRAC_EN;
  172. reg |= readl(clk_wzrd->base + WZRD_CLK_CFG_REG(2)) &
  173. WZRD_CLkOUT0_FRAC_EN;
  174. if (reg)
  175. dev_warn(&pdev->dev, "fractional div/mul not supported\n");
  176. /* register multiplier */
  177. reg = (readl(clk_wzrd->base + WZRD_CLK_CFG_REG(0)) &
  178. WZRD_CLKFBOUT_MULT_MASK) >> WZRD_CLKFBOUT_MULT_SHIFT;
  179. clk_name = kasprintf(GFP_KERNEL, "%s_mul", dev_name(&pdev->dev));
  180. if (!clk_name) {
  181. ret = -ENOMEM;
  182. goto err_disable_clk;
  183. }
  184. clk_wzrd->clks_internal[wzrd_clk_mul] = clk_register_fixed_factor(
  185. &pdev->dev, clk_name,
  186. __clk_get_name(clk_wzrd->clk_in1),
  187. 0, reg, 1);
  188. kfree(clk_name);
  189. if (IS_ERR(clk_wzrd->clks_internal[wzrd_clk_mul])) {
  190. dev_err(&pdev->dev, "unable to register fixed-factor clock\n");
  191. ret = PTR_ERR(clk_wzrd->clks_internal[wzrd_clk_mul]);
  192. goto err_disable_clk;
  193. }
  194. /* register div */
  195. reg = (readl(clk_wzrd->base + WZRD_CLK_CFG_REG(0)) &
  196. WZRD_DIVCLK_DIVIDE_MASK) >> WZRD_DIVCLK_DIVIDE_SHIFT;
  197. clk_name = kasprintf(GFP_KERNEL, "%s_mul_div", dev_name(&pdev->dev));
  198. if (!clk_name) {
  199. ret = -ENOMEM;
  200. goto err_rm_int_clk;
  201. }
  202. clk_wzrd->clks_internal[wzrd_clk_mul_div] = clk_register_fixed_factor(
  203. &pdev->dev, clk_name,
  204. __clk_get_name(clk_wzrd->clks_internal[wzrd_clk_mul]),
  205. 0, 1, reg);
  206. if (IS_ERR(clk_wzrd->clks_internal[wzrd_clk_mul_div])) {
  207. dev_err(&pdev->dev, "unable to register divider clock\n");
  208. ret = PTR_ERR(clk_wzrd->clks_internal[wzrd_clk_mul_div]);
  209. goto err_rm_int_clk;
  210. }
  211. /* register div per output */
  212. for (i = WZRD_NUM_OUTPUTS - 1; i >= 0 ; i--) {
  213. const char *clkout_name;
  214. if (of_property_read_string_index(np, "clock-output-names", i,
  215. &clkout_name)) {
  216. dev_err(&pdev->dev,
  217. "clock output name not specified\n");
  218. ret = -EINVAL;
  219. goto err_rm_int_clks;
  220. }
  221. reg = readl(clk_wzrd->base + WZRD_CLK_CFG_REG(2) + i * 12);
  222. reg &= WZRD_CLKOUT_DIVIDE_MASK;
  223. reg >>= WZRD_CLKOUT_DIVIDE_SHIFT;
  224. clk_wzrd->clkout[i] = clk_register_fixed_factor(&pdev->dev,
  225. clkout_name, clk_name, 0, 1, reg);
  226. if (IS_ERR(clk_wzrd->clkout[i])) {
  227. int j;
  228. for (j = i + 1; j < WZRD_NUM_OUTPUTS; j++)
  229. clk_unregister(clk_wzrd->clkout[j]);
  230. dev_err(&pdev->dev,
  231. "unable to register divider clock\n");
  232. ret = PTR_ERR(clk_wzrd->clkout[i]);
  233. goto err_rm_int_clks;
  234. }
  235. }
  236. kfree(clk_name);
  237. clk_wzrd->clk_data.clks = clk_wzrd->clkout;
  238. clk_wzrd->clk_data.clk_num = ARRAY_SIZE(clk_wzrd->clkout);
  239. of_clk_add_provider(np, of_clk_src_onecell_get, &clk_wzrd->clk_data);
  240. if (clk_wzrd->speed_grade) {
  241. clk_wzrd->nb.notifier_call = clk_wzrd_clk_notifier;
  242. ret = clk_notifier_register(clk_wzrd->clk_in1,
  243. &clk_wzrd->nb);
  244. if (ret)
  245. dev_warn(&pdev->dev,
  246. "unable to register clock notifier\n");
  247. ret = clk_notifier_register(clk_wzrd->axi_clk, &clk_wzrd->nb);
  248. if (ret)
  249. dev_warn(&pdev->dev,
  250. "unable to register clock notifier\n");
  251. }
  252. return 0;
  253. err_rm_int_clks:
  254. clk_unregister(clk_wzrd->clks_internal[1]);
  255. err_rm_int_clk:
  256. kfree(clk_name);
  257. clk_unregister(clk_wzrd->clks_internal[0]);
  258. err_disable_clk:
  259. clk_disable_unprepare(clk_wzrd->axi_clk);
  260. return ret;
  261. }
  262. static int clk_wzrd_remove(struct platform_device *pdev)
  263. {
  264. int i;
  265. struct clk_wzrd *clk_wzrd = platform_get_drvdata(pdev);
  266. of_clk_del_provider(pdev->dev.of_node);
  267. for (i = 0; i < WZRD_NUM_OUTPUTS; i++)
  268. clk_unregister(clk_wzrd->clkout[i]);
  269. for (i = 0; i < wzrd_clk_int_max; i++)
  270. clk_unregister(clk_wzrd->clks_internal[i]);
  271. if (clk_wzrd->speed_grade) {
  272. clk_notifier_unregister(clk_wzrd->axi_clk, &clk_wzrd->nb);
  273. clk_notifier_unregister(clk_wzrd->clk_in1, &clk_wzrd->nb);
  274. }
  275. clk_disable_unprepare(clk_wzrd->axi_clk);
  276. return 0;
  277. }
  278. static const struct of_device_id clk_wzrd_ids[] = {
  279. { .compatible = "xlnx,clocking-wizard" },
  280. { },
  281. };
  282. MODULE_DEVICE_TABLE(of, clk_wzrd_ids);
  283. static struct platform_driver clk_wzrd_driver = {
  284. .driver = {
  285. .name = "clk-wizard",
  286. .of_match_table = clk_wzrd_ids,
  287. .pm = &clk_wzrd_dev_pm_ops,
  288. },
  289. .probe = clk_wzrd_probe,
  290. .remove = clk_wzrd_remove,
  291. };
  292. module_platform_driver(clk_wzrd_driver);
  293. MODULE_LICENSE("GPL");
  294. MODULE_AUTHOR("Soeren Brinkmann <soren.brinkmann@xilinx.com");
  295. MODULE_DESCRIPTION("Driver for the Xilinx Clocking Wizard IP core");