ad9834.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458
  1. /*
  2. * AD9833/AD9834/AD9837/AD9838 SPI DDS driver
  3. *
  4. * Copyright 2010-2011 Analog Devices Inc.
  5. *
  6. * Licensed under the GPL-2.
  7. */
  8. #include <linux/interrupt.h>
  9. #include <linux/workqueue.h>
  10. #include <linux/device.h>
  11. #include <linux/kernel.h>
  12. #include <linux/slab.h>
  13. #include <linux/sysfs.h>
  14. #include <linux/list.h>
  15. #include <linux/spi/spi.h>
  16. #include <linux/regulator/consumer.h>
  17. #include <linux/err.h>
  18. #include <linux/module.h>
  19. #include <asm/div64.h>
  20. #include <linux/iio/iio.h>
  21. #include <linux/iio/sysfs.h>
  22. #include "dds.h"
  23. #include "ad9834.h"
  24. static unsigned int ad9834_calc_freqreg(unsigned long mclk, unsigned long fout)
  25. {
  26. unsigned long long freqreg = (u64)fout * (u64)BIT(AD9834_FREQ_BITS);
  27. do_div(freqreg, mclk);
  28. return freqreg;
  29. }
  30. static int ad9834_write_frequency(struct ad9834_state *st,
  31. unsigned long addr, unsigned long fout)
  32. {
  33. unsigned long regval;
  34. if (fout > (st->mclk / 2))
  35. return -EINVAL;
  36. regval = ad9834_calc_freqreg(st->mclk, fout);
  37. st->freq_data[0] = cpu_to_be16(addr | (regval &
  38. RES_MASK(AD9834_FREQ_BITS / 2)));
  39. st->freq_data[1] = cpu_to_be16(addr | ((regval >>
  40. (AD9834_FREQ_BITS / 2)) &
  41. RES_MASK(AD9834_FREQ_BITS / 2)));
  42. return spi_sync(st->spi, &st->freq_msg);
  43. }
  44. static int ad9834_write_phase(struct ad9834_state *st,
  45. unsigned long addr, unsigned long phase)
  46. {
  47. if (phase > BIT(AD9834_PHASE_BITS))
  48. return -EINVAL;
  49. st->data = cpu_to_be16(addr | phase);
  50. return spi_sync(st->spi, &st->msg);
  51. }
  52. static ssize_t ad9834_write(struct device *dev,
  53. struct device_attribute *attr,
  54. const char *buf,
  55. size_t len)
  56. {
  57. struct iio_dev *indio_dev = dev_to_iio_dev(dev);
  58. struct ad9834_state *st = iio_priv(indio_dev);
  59. struct iio_dev_attr *this_attr = to_iio_dev_attr(attr);
  60. int ret;
  61. unsigned long val;
  62. ret = kstrtoul(buf, 10, &val);
  63. if (ret)
  64. goto error_ret;
  65. mutex_lock(&indio_dev->mlock);
  66. switch ((u32)this_attr->address) {
  67. case AD9834_REG_FREQ0:
  68. case AD9834_REG_FREQ1:
  69. ret = ad9834_write_frequency(st, this_attr->address, val);
  70. break;
  71. case AD9834_REG_PHASE0:
  72. case AD9834_REG_PHASE1:
  73. ret = ad9834_write_phase(st, this_attr->address, val);
  74. break;
  75. case AD9834_OPBITEN:
  76. if (st->control & AD9834_MODE) {
  77. ret = -EINVAL; /* AD9843 reserved mode */
  78. break;
  79. }
  80. if (val)
  81. st->control |= AD9834_OPBITEN;
  82. else
  83. st->control &= ~AD9834_OPBITEN;
  84. st->data = cpu_to_be16(AD9834_REG_CMD | st->control);
  85. ret = spi_sync(st->spi, &st->msg);
  86. break;
  87. case AD9834_PIN_SW:
  88. if (val)
  89. st->control |= AD9834_PIN_SW;
  90. else
  91. st->control &= ~AD9834_PIN_SW;
  92. st->data = cpu_to_be16(AD9834_REG_CMD | st->control);
  93. ret = spi_sync(st->spi, &st->msg);
  94. break;
  95. case AD9834_FSEL:
  96. case AD9834_PSEL:
  97. if (!val) {
  98. st->control &= ~(this_attr->address | AD9834_PIN_SW);
  99. } else if (val == 1) {
  100. st->control |= this_attr->address;
  101. st->control &= ~AD9834_PIN_SW;
  102. } else {
  103. ret = -EINVAL;
  104. break;
  105. }
  106. st->data = cpu_to_be16(AD9834_REG_CMD | st->control);
  107. ret = spi_sync(st->spi, &st->msg);
  108. break;
  109. case AD9834_RESET:
  110. if (val)
  111. st->control &= ~AD9834_RESET;
  112. else
  113. st->control |= AD9834_RESET;
  114. st->data = cpu_to_be16(AD9834_REG_CMD | st->control);
  115. ret = spi_sync(st->spi, &st->msg);
  116. break;
  117. default:
  118. ret = -ENODEV;
  119. }
  120. mutex_unlock(&indio_dev->mlock);
  121. error_ret:
  122. return ret ? ret : len;
  123. }
  124. static ssize_t ad9834_store_wavetype(struct device *dev,
  125. struct device_attribute *attr,
  126. const char *buf,
  127. size_t len)
  128. {
  129. struct iio_dev *indio_dev = dev_to_iio_dev(dev);
  130. struct ad9834_state *st = iio_priv(indio_dev);
  131. struct iio_dev_attr *this_attr = to_iio_dev_attr(attr);
  132. int ret = 0;
  133. bool is_ad9833_7 = (st->devid == ID_AD9833) || (st->devid == ID_AD9837);
  134. mutex_lock(&indio_dev->mlock);
  135. switch ((u32)this_attr->address) {
  136. case 0:
  137. if (sysfs_streq(buf, "sine")) {
  138. st->control &= ~AD9834_MODE;
  139. if (is_ad9833_7)
  140. st->control &= ~AD9834_OPBITEN;
  141. } else if (sysfs_streq(buf, "triangle")) {
  142. if (is_ad9833_7) {
  143. st->control &= ~AD9834_OPBITEN;
  144. st->control |= AD9834_MODE;
  145. } else if (st->control & AD9834_OPBITEN) {
  146. ret = -EINVAL; /* AD9843 reserved mode */
  147. } else {
  148. st->control |= AD9834_MODE;
  149. }
  150. } else if (is_ad9833_7 && sysfs_streq(buf, "square")) {
  151. st->control &= ~AD9834_MODE;
  152. st->control |= AD9834_OPBITEN;
  153. } else {
  154. ret = -EINVAL;
  155. }
  156. break;
  157. case 1:
  158. if (sysfs_streq(buf, "square") &&
  159. !(st->control & AD9834_MODE)) {
  160. st->control &= ~AD9834_MODE;
  161. st->control |= AD9834_OPBITEN;
  162. } else {
  163. ret = -EINVAL;
  164. }
  165. break;
  166. default:
  167. ret = -EINVAL;
  168. break;
  169. }
  170. if (!ret) {
  171. st->data = cpu_to_be16(AD9834_REG_CMD | st->control);
  172. ret = spi_sync(st->spi, &st->msg);
  173. }
  174. mutex_unlock(&indio_dev->mlock);
  175. return ret ? ret : len;
  176. }
  177. static
  178. ssize_t ad9834_show_out0_wavetype_available(struct device *dev,
  179. struct device_attribute *attr,
  180. char *buf)
  181. {
  182. struct iio_dev *indio_dev = dev_to_iio_dev(dev);
  183. struct ad9834_state *st = iio_priv(indio_dev);
  184. char *str;
  185. if ((st->devid == ID_AD9833) || (st->devid == ID_AD9837))
  186. str = "sine triangle square";
  187. else if (st->control & AD9834_OPBITEN)
  188. str = "sine";
  189. else
  190. str = "sine triangle";
  191. return sprintf(buf, "%s\n", str);
  192. }
  193. static IIO_DEVICE_ATTR(out_altvoltage0_out0_wavetype_available, S_IRUGO,
  194. ad9834_show_out0_wavetype_available, NULL, 0);
  195. static
  196. ssize_t ad9834_show_out1_wavetype_available(struct device *dev,
  197. struct device_attribute *attr,
  198. char *buf)
  199. {
  200. struct iio_dev *indio_dev = dev_to_iio_dev(dev);
  201. struct ad9834_state *st = iio_priv(indio_dev);
  202. char *str;
  203. if (st->control & AD9834_MODE)
  204. str = "";
  205. else
  206. str = "square";
  207. return sprintf(buf, "%s\n", str);
  208. }
  209. static IIO_DEVICE_ATTR(out_altvoltage0_out1_wavetype_available, S_IRUGO,
  210. ad9834_show_out1_wavetype_available, NULL, 0);
  211. /**
  212. * see dds.h for further information
  213. */
  214. static IIO_DEV_ATTR_FREQ(0, 0, S_IWUSR, NULL, ad9834_write, AD9834_REG_FREQ0);
  215. static IIO_DEV_ATTR_FREQ(0, 1, S_IWUSR, NULL, ad9834_write, AD9834_REG_FREQ1);
  216. static IIO_DEV_ATTR_FREQSYMBOL(0, S_IWUSR, NULL, ad9834_write, AD9834_FSEL);
  217. static IIO_CONST_ATTR_FREQ_SCALE(0, "1"); /* 1Hz */
  218. static IIO_DEV_ATTR_PHASE(0, 0, S_IWUSR, NULL, ad9834_write, AD9834_REG_PHASE0);
  219. static IIO_DEV_ATTR_PHASE(0, 1, S_IWUSR, NULL, ad9834_write, AD9834_REG_PHASE1);
  220. static IIO_DEV_ATTR_PHASESYMBOL(0, S_IWUSR, NULL, ad9834_write, AD9834_PSEL);
  221. static IIO_CONST_ATTR_PHASE_SCALE(0, "0.0015339808"); /* 2PI/2^12 rad*/
  222. static IIO_DEV_ATTR_PINCONTROL_EN(0, S_IWUSR, NULL,
  223. ad9834_write, AD9834_PIN_SW);
  224. static IIO_DEV_ATTR_OUT_ENABLE(0, S_IWUSR, NULL, ad9834_write, AD9834_RESET);
  225. static IIO_DEV_ATTR_OUTY_ENABLE(0, 1, S_IWUSR, NULL,
  226. ad9834_write, AD9834_OPBITEN);
  227. static IIO_DEV_ATTR_OUT_WAVETYPE(0, 0, ad9834_store_wavetype, 0);
  228. static IIO_DEV_ATTR_OUT_WAVETYPE(0, 1, ad9834_store_wavetype, 1);
  229. static struct attribute *ad9834_attributes[] = {
  230. &iio_dev_attr_out_altvoltage0_frequency0.dev_attr.attr,
  231. &iio_dev_attr_out_altvoltage0_frequency1.dev_attr.attr,
  232. &iio_const_attr_out_altvoltage0_frequency_scale.dev_attr.attr,
  233. &iio_dev_attr_out_altvoltage0_phase0.dev_attr.attr,
  234. &iio_dev_attr_out_altvoltage0_phase1.dev_attr.attr,
  235. &iio_const_attr_out_altvoltage0_phase_scale.dev_attr.attr,
  236. &iio_dev_attr_out_altvoltage0_pincontrol_en.dev_attr.attr,
  237. &iio_dev_attr_out_altvoltage0_frequencysymbol.dev_attr.attr,
  238. &iio_dev_attr_out_altvoltage0_phasesymbol.dev_attr.attr,
  239. &iio_dev_attr_out_altvoltage0_out_enable.dev_attr.attr,
  240. &iio_dev_attr_out_altvoltage0_out1_enable.dev_attr.attr,
  241. &iio_dev_attr_out_altvoltage0_out0_wavetype.dev_attr.attr,
  242. &iio_dev_attr_out_altvoltage0_out1_wavetype.dev_attr.attr,
  243. &iio_dev_attr_out_altvoltage0_out0_wavetype_available.dev_attr.attr,
  244. &iio_dev_attr_out_altvoltage0_out1_wavetype_available.dev_attr.attr,
  245. NULL,
  246. };
  247. static struct attribute *ad9833_attributes[] = {
  248. &iio_dev_attr_out_altvoltage0_frequency0.dev_attr.attr,
  249. &iio_dev_attr_out_altvoltage0_frequency1.dev_attr.attr,
  250. &iio_const_attr_out_altvoltage0_frequency_scale.dev_attr.attr,
  251. &iio_dev_attr_out_altvoltage0_phase0.dev_attr.attr,
  252. &iio_dev_attr_out_altvoltage0_phase1.dev_attr.attr,
  253. &iio_const_attr_out_altvoltage0_phase_scale.dev_attr.attr,
  254. &iio_dev_attr_out_altvoltage0_frequencysymbol.dev_attr.attr,
  255. &iio_dev_attr_out_altvoltage0_phasesymbol.dev_attr.attr,
  256. &iio_dev_attr_out_altvoltage0_out_enable.dev_attr.attr,
  257. &iio_dev_attr_out_altvoltage0_out0_wavetype.dev_attr.attr,
  258. &iio_dev_attr_out_altvoltage0_out0_wavetype_available.dev_attr.attr,
  259. NULL,
  260. };
  261. static const struct attribute_group ad9834_attribute_group = {
  262. .attrs = ad9834_attributes,
  263. };
  264. static const struct attribute_group ad9833_attribute_group = {
  265. .attrs = ad9833_attributes,
  266. };
  267. static const struct iio_info ad9834_info = {
  268. .attrs = &ad9834_attribute_group,
  269. .driver_module = THIS_MODULE,
  270. };
  271. static const struct iio_info ad9833_info = {
  272. .attrs = &ad9833_attribute_group,
  273. .driver_module = THIS_MODULE,
  274. };
  275. static int ad9834_probe(struct spi_device *spi)
  276. {
  277. struct ad9834_platform_data *pdata = spi->dev.platform_data;
  278. struct ad9834_state *st;
  279. struct iio_dev *indio_dev;
  280. struct regulator *reg;
  281. int ret;
  282. if (!pdata) {
  283. dev_dbg(&spi->dev, "no platform data?\n");
  284. return -ENODEV;
  285. }
  286. reg = devm_regulator_get(&spi->dev, "vcc");
  287. if (!IS_ERR(reg)) {
  288. ret = regulator_enable(reg);
  289. if (ret)
  290. return ret;
  291. }
  292. indio_dev = devm_iio_device_alloc(&spi->dev, sizeof(*st));
  293. if (!indio_dev) {
  294. ret = -ENOMEM;
  295. goto error_disable_reg;
  296. }
  297. spi_set_drvdata(spi, indio_dev);
  298. st = iio_priv(indio_dev);
  299. st->mclk = pdata->mclk;
  300. st->spi = spi;
  301. st->devid = spi_get_device_id(spi)->driver_data;
  302. st->reg = reg;
  303. indio_dev->dev.parent = &spi->dev;
  304. indio_dev->name = spi_get_device_id(spi)->name;
  305. switch (st->devid) {
  306. case ID_AD9833:
  307. case ID_AD9837:
  308. indio_dev->info = &ad9833_info;
  309. break;
  310. default:
  311. indio_dev->info = &ad9834_info;
  312. break;
  313. }
  314. indio_dev->modes = INDIO_DIRECT_MODE;
  315. /* Setup default messages */
  316. st->xfer.tx_buf = &st->data;
  317. st->xfer.len = 2;
  318. spi_message_init(&st->msg);
  319. spi_message_add_tail(&st->xfer, &st->msg);
  320. st->freq_xfer[0].tx_buf = &st->freq_data[0];
  321. st->freq_xfer[0].len = 2;
  322. st->freq_xfer[0].cs_change = 1;
  323. st->freq_xfer[1].tx_buf = &st->freq_data[1];
  324. st->freq_xfer[1].len = 2;
  325. spi_message_init(&st->freq_msg);
  326. spi_message_add_tail(&st->freq_xfer[0], &st->freq_msg);
  327. spi_message_add_tail(&st->freq_xfer[1], &st->freq_msg);
  328. st->control = AD9834_B28 | AD9834_RESET;
  329. if (!pdata->en_div2)
  330. st->control |= AD9834_DIV2;
  331. if (!pdata->en_signbit_msb_out && (st->devid == ID_AD9834))
  332. st->control |= AD9834_SIGN_PIB;
  333. st->data = cpu_to_be16(AD9834_REG_CMD | st->control);
  334. ret = spi_sync(st->spi, &st->msg);
  335. if (ret) {
  336. dev_err(&spi->dev, "device init failed\n");
  337. goto error_disable_reg;
  338. }
  339. ret = ad9834_write_frequency(st, AD9834_REG_FREQ0, pdata->freq0);
  340. if (ret)
  341. goto error_disable_reg;
  342. ret = ad9834_write_frequency(st, AD9834_REG_FREQ1, pdata->freq1);
  343. if (ret)
  344. goto error_disable_reg;
  345. ret = ad9834_write_phase(st, AD9834_REG_PHASE0, pdata->phase0);
  346. if (ret)
  347. goto error_disable_reg;
  348. ret = ad9834_write_phase(st, AD9834_REG_PHASE1, pdata->phase1);
  349. if (ret)
  350. goto error_disable_reg;
  351. ret = iio_device_register(indio_dev);
  352. if (ret)
  353. goto error_disable_reg;
  354. return 0;
  355. error_disable_reg:
  356. if (!IS_ERR(reg))
  357. regulator_disable(reg);
  358. return ret;
  359. }
  360. static int ad9834_remove(struct spi_device *spi)
  361. {
  362. struct iio_dev *indio_dev = spi_get_drvdata(spi);
  363. struct ad9834_state *st = iio_priv(indio_dev);
  364. iio_device_unregister(indio_dev);
  365. if (!IS_ERR(st->reg))
  366. regulator_disable(st->reg);
  367. return 0;
  368. }
  369. static const struct spi_device_id ad9834_id[] = {
  370. {"ad9833", ID_AD9833},
  371. {"ad9834", ID_AD9834},
  372. {"ad9837", ID_AD9837},
  373. {"ad9838", ID_AD9838},
  374. {}
  375. };
  376. MODULE_DEVICE_TABLE(spi, ad9834_id);
  377. static struct spi_driver ad9834_driver = {
  378. .driver = {
  379. .name = "ad9834",
  380. },
  381. .probe = ad9834_probe,
  382. .remove = ad9834_remove,
  383. .id_table = ad9834_id,
  384. };
  385. module_spi_driver(ad9834_driver);
  386. MODULE_AUTHOR("Michael Hennerich <hennerich@blackfin.uclinux.org>");
  387. MODULE_DESCRIPTION("Analog Devices AD9833/AD9834/AD9837/AD9838 DDS");
  388. MODULE_LICENSE("GPL v2");