pwrseq.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. *
  19. ******************************************************************************/
  20. #ifndef __HAL8188EPWRSEQ_H__
  21. #define __HAL8188EPWRSEQ_H__
  22. #include "pwrseqcmd.h"
  23. /*
  24. Check document WM-20110607-Paul-RTL8188E_Power_Architecture-R02.vsd
  25. There are 6 HW Power States:
  26. 0: POFF--Power Off
  27. 1: PDN--Power Down
  28. 2: CARDEMU--Card Emulation
  29. 3: ACT--Active Mode
  30. 4: LPS--Low Power State
  31. 5: SUS--Suspend
  32. The transision from different states are defined below
  33. TRANS_CARDEMU_TO_ACT
  34. TRANS_ACT_TO_CARDEMU
  35. TRANS_CARDEMU_TO_SUS
  36. TRANS_SUS_TO_CARDEMU
  37. TRANS_CARDEMU_TO_PDN
  38. TRANS_ACT_TO_LPS
  39. TRANS_LPS_TO_ACT
  40. TRANS_END
  41. PWR SEQ Version: rtl8188E_PwrSeq_V09.h
  42. */
  43. #define RTL8188E_TRANS_CARDEMU_TO_ACT_STEPS 10
  44. #define RTL8188E_TRANS_ACT_TO_CARDEMU_STEPS 10
  45. #define RTL8188E_TRANS_CARDEMU_TO_SUS_STEPS 10
  46. #define RTL8188E_TRANS_SUS_TO_CARDEMU_STEPS 10
  47. #define RTL8188E_TRANS_CARDEMU_TO_PDN_STEPS 10
  48. #define RTL8188E_TRANS_PDN_TO_CARDEMU_STEPS 10
  49. #define RTL8188E_TRANS_ACT_TO_LPS_STEPS 15
  50. #define RTL8188E_TRANS_LPS_TO_ACT_STEPS 15
  51. #define RTL8188E_TRANS_END_STEPS 1
  52. #define RTL8188E_TRANS_CARDEMU_TO_ACT \
  53. /* format
  54. * { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value
  55. * },
  56. * comment here
  57. */ \
  58. {0x0006, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  59. PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT(1), BIT(1)}, \
  60. /* wait till 0x04[17] = 1 power ready*/ \
  61. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  62. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(0) | BIT(1), 0}, \
  63. /* 0x02[1:0] = 0 reset BB*/ \
  64. {0x0026, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  65. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(7), BIT(7)}, \
  66. /*0x24[23] = 2b'01 schmit trigger */ \
  67. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  68. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(7), 0}, \
  69. /* 0x04[15] = 0 disable HWPDN (control by DRV)*/ \
  70. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  71. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4) | BIT(3), 0}, \
  72. /*0x04[12:11] = 2b'00 disable WL suspend*/ \
  73. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  74. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(0), BIT(0)}, \
  75. /*0x04[8] = 1 polling until return 0*/ \
  76. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  77. PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT(0), 0}, \
  78. /*wait till 0x04[8] = 0*/ \
  79. {0x0023, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  80. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), 0}, \
  81. /*LDO normal mode*/ \
  82. {0x0074, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  83. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), BIT(4)}, \
  84. /*SDIO Driving*/
  85. #define RTL8188E_TRANS_ACT_TO_CARDEMU \
  86. /* format
  87. * { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk, value
  88. * },
  89. * comments here
  90. */ \
  91. {0x001F, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  92. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0}, \
  93. /*0x1F[7:0] = 0 turn off RF*/ \
  94. {0x0023, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  95. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), BIT(4)}, \
  96. /*LDO Sleep mode*/ \
  97. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  98. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(1), BIT(1)}, \
  99. /*0x04[9] = 1 turn off MAC by HW state machine*/ \
  100. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  101. PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT(1), 0}, \
  102. /*wait till 0x04[9] = 0 polling until return 0 to disable*/
  103. #define RTL8188E_TRANS_CARDEMU_TO_SUS \
  104. /* format
  105. * { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk,
  106. * value },
  107. * comments here
  108. */ \
  109. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  110. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, PWR_BASEADDR_MAC, \
  111. PWR_CMD_WRITE, BIT(3) | BIT(4), BIT(3)}, \
  112. /* 0x04[12:11] = 2b'01enable WL suspend */ \
  113. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK, \
  114. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(3) | BIT(4), BIT(3) | BIT(4)}, \
  115. /* 0x04[12:11] = 2b'11enable WL suspend for PCIe */ \
  116. {0x0007, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  117. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, PWR_BASEADDR_MAC, \
  118. PWR_CMD_WRITE, 0xFF, BIT(7)}, \
  119. /* 0x04[31:30] = 2b'10 enable enable bandgap mbias in suspend */\
  120. {0x0041, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  121. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, PWR_BASEADDR_MAC, \
  122. PWR_CMD_WRITE, BIT(4), 0}, \
  123. /*Clear SIC_EN register 0x40[12] = 1'b0 */ \
  124. {0xfe10, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  125. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, PWR_BASEADDR_MAC, \
  126. PWR_CMD_WRITE, BIT(4), BIT(4)}, \
  127. /*Set USB suspend enable local register 0xfe10[4]=1 */ \
  128. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  129. PWR_BASEADDR_SDIO, PWR_CMD_WRITE, BIT(0), BIT(0)}, \
  130. /*Set SDIO suspend local register*/ \
  131. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  132. PWR_BASEADDR_SDIO, PWR_CMD_POLLING, BIT(1), 0}, \
  133. /*wait power state to suspend*/
  134. #define RTL8188E_TRANS_SUS_TO_CARDEMU \
  135. /* format
  136. * { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk,
  137. * value },
  138. * comments here
  139. */ \
  140. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  141. PWR_BASEADDR_SDIO, PWR_CMD_WRITE, BIT(0), 0}, \
  142. /*Set SDIO suspend local register*/ \
  143. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  144. PWR_BASEADDR_SDIO, PWR_CMD_POLLING, BIT(1), BIT(1)}, \
  145. /*wait power state to suspend*/ \
  146. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  147. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(3) | BIT(4), 0}, \
  148. /*0x04[12:11] = 2b'01enable WL suspend*/
  149. #define RTL8188E_TRANS_CARDEMU_TO_CARDDIS \
  150. /* format
  151. * { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk,
  152. * value },
  153. * comments here
  154. */ \
  155. {0x0026, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  156. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(7), BIT(7)}, \
  157. /*0x24[23] = 2b'01 schmit trigger */ \
  158. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  159. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, PWR_BASEADDR_MAC, \
  160. PWR_CMD_WRITE, BIT(3) | BIT(4), BIT(3)}, \
  161. /*0x04[12:11] = 2b'01 enable WL suspend*/ \
  162. {0x0007, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  163. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, PWR_BASEADDR_MAC, \
  164. PWR_CMD_WRITE, 0xFF, 0}, \
  165. /* 0x04[31:30] = 2b'10 enable enable bandgap mbias in suspend */\
  166. {0x0041, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, \
  167. PWR_INTF_USB_MSK|PWR_INTF_SDIO_MSK, PWR_BASEADDR_MAC, \
  168. PWR_CMD_WRITE, BIT(4), 0}, \
  169. /*Clear SIC_EN register 0x40[12] = 1'b0 */ \
  170. {0xfe10, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_USB_MSK, \
  171. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), BIT(4)}, \
  172. /*Set USB suspend enable local register 0xfe10[4]=1 */ \
  173. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  174. PWR_BASEADDR_SDIO, PWR_CMD_WRITE, BIT(0), BIT(0)}, \
  175. /*Set SDIO suspend local register*/ \
  176. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  177. PWR_BASEADDR_SDIO, PWR_CMD_POLLING, BIT(1), 0}, \
  178. /*wait power state to suspend*/
  179. #define RTL8188E_TRANS_CARDDIS_TO_CARDEMU \
  180. /* format
  181. * { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk,
  182. * value },
  183. * comments here
  184. */ \
  185. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  186. PWR_BASEADDR_SDIO, PWR_CMD_WRITE, BIT(0), 0}, \
  187. /*Set SDIO suspend local register*/ \
  188. {0x0086, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  189. PWR_BASEADDR_SDIO, PWR_CMD_POLLING, BIT(1), BIT(1)}, \
  190. /*wait power state to suspend*/ \
  191. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  192. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(3) | BIT(4), 0}, \
  193. /*0x04[12:11] = 2b'01enable WL suspend*/
  194. #define RTL8188E_TRANS_CARDEMU_TO_PDN \
  195. /* format
  196. * { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk,
  197. * value },
  198. * comments here
  199. */ \
  200. {0x0006, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  201. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(0), 0}, \
  202. /* 0x04[16] = 0*/ \
  203. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  204. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(7), BIT(7)}, \
  205. /* 0x04[15] = 1*/
  206. #define RTL8188E_TRANS_PDN_TO_CARDEMU \
  207. /* format
  208. * { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk,
  209. * value },
  210. * comments here
  211. */ \
  212. {0x0005, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  213. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(7), 0}, \
  214. /* 0x04[15] = 0*/
  215. /* This is used by driver for LPSRadioOff Procedure, not for FW LPS Step */
  216. #define RTL8188E_TRANS_ACT_TO_LPS \
  217. /* format
  218. * { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk,
  219. * value },
  220. * comments here
  221. */ \
  222. {0x0522, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  223. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x7F},/*Tx Pause*/ \
  224. {0x05F8, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  225. PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0}, \
  226. /*Should be zero if no packet is transmitting*/ \
  227. {0x05F9, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  228. PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0}, \
  229. /*Should be zero if no packet is transmitting*/ \
  230. {0x05FA, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  231. PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0}, \
  232. /*Should be zero if no packet is transmitting*/ \
  233. {0x05FB, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  234. PWR_BASEADDR_MAC, PWR_CMD_POLLING, 0xFF, 0}, \
  235. /*Should be zero if no packet is transmitting*/ \
  236. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  237. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(0), 0}, \
  238. /*CCK and OFDM are disabled,and clock are gated*/ \
  239. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  240. PWR_BASEADDR_MAC, PWR_CMD_DELAY, 0, \
  241. PWRSEQ_DELAY_US},/*Delay 1us*/ \
  242. {0x0100, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  243. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x3F},/*Reset MAC TRX*/ \
  244. {0x0101, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  245. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(1), 0},/*check if removed later*/\
  246. {0x0553, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  247. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(5), BIT(5)}, \
  248. /*Respond TxOK to scheduler*/
  249. #define RTL8188E_TRANS_LPS_TO_ACT \
  250. /* format
  251. * { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk,
  252. * value },
  253. * comments here
  254. */ \
  255. {0x0080, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_SDIO_MSK, \
  256. PWR_BASEADDR_SDIO, PWR_CMD_WRITE, 0xFF, 0x84}, /*SDIO RPWM*/ \
  257. {0xFE58, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_USB_MSK, \
  258. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x84}, /*USB RPWM*/ \
  259. {0x0361, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_PCI_MSK, \
  260. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0x84}, /*PCIe RPWM*/ \
  261. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  262. PWR_BASEADDR_MAC, PWR_CMD_DELAY, 0, PWRSEQ_DELAY_MS}, /*Delay*/ \
  263. {0x0008, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  264. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(4), 0}, \
  265. /* 0x08[4] = 0 switch TSF to 40M */ \
  266. {0x0109, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  267. PWR_BASEADDR_MAC, PWR_CMD_POLLING, BIT(7), 0}, \
  268. /* Polling 0x109[7]=0 TSF in 40M */ \
  269. {0x0029, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  270. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(6) | BIT(7), 0}, \
  271. /* 0x29[7:6] = 2b'00 enable BB clock */ \
  272. {0x0101, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  273. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(1), BIT(1)}, \
  274. /* 0x101[1] = 1 */ \
  275. {0x0100, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  276. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0xFF}, \
  277. /* 0x100[7:0] = 0xFF enable WMAC TRX */ \
  278. {0x0002, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  279. PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT(1) | BIT(0), BIT(1) | BIT(0)}, \
  280. /* 0x02[1:0] = 2b'11 enable BB macro */ \
  281. {0x0522, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, \
  282. PWR_BASEADDR_MAC, PWR_CMD_WRITE, 0xFF, 0}, /*. 0x522 = 0*/
  283. #define RTL8188E_TRANS_END \
  284. /* format
  285. * { offset, cut_msk, fab_msk|interface_msk, base|cmd, msk,
  286. * value },
  287. * comments here
  288. */ \
  289. {0xFFFF, PWR_CUT_ALL_MSK, PWR_FAB_ALL_MSK, PWR_INTF_ALL_MSK, 0, \
  290. PWR_CMD_END, 0, 0},
  291. extern struct wl_pwr_cfg rtl8188E_power_on_flow
  292. [RTL8188E_TRANS_CARDEMU_TO_ACT_STEPS + RTL8188E_TRANS_END_STEPS];
  293. extern struct wl_pwr_cfg rtl8188E_radio_off_flow
  294. [RTL8188E_TRANS_ACT_TO_CARDEMU_STEPS + RTL8188E_TRANS_END_STEPS];
  295. extern struct wl_pwr_cfg rtl8188E_card_disable_flow
  296. [RTL8188E_TRANS_ACT_TO_CARDEMU_STEPS +
  297. RTL8188E_TRANS_CARDEMU_TO_PDN_STEPS +
  298. RTL8188E_TRANS_END_STEPS];
  299. extern struct wl_pwr_cfg rtl8188E_card_enable_flow
  300. [RTL8188E_TRANS_ACT_TO_CARDEMU_STEPS +
  301. RTL8188E_TRANS_CARDEMU_TO_PDN_STEPS +
  302. RTL8188E_TRANS_END_STEPS];
  303. extern struct wl_pwr_cfg rtl8188E_suspend_flow[
  304. RTL8188E_TRANS_ACT_TO_CARDEMU_STEPS +
  305. RTL8188E_TRANS_CARDEMU_TO_SUS_STEPS +
  306. RTL8188E_TRANS_END_STEPS];
  307. extern struct wl_pwr_cfg rtl8188E_resume_flow
  308. [RTL8188E_TRANS_ACT_TO_CARDEMU_STEPS +
  309. RTL8188E_TRANS_CARDEMU_TO_SUS_STEPS +
  310. RTL8188E_TRANS_END_STEPS];
  311. extern struct wl_pwr_cfg rtl8188E_hwpdn_flow
  312. [RTL8188E_TRANS_ACT_TO_CARDEMU_STEPS +
  313. RTL8188E_TRANS_CARDEMU_TO_PDN_STEPS + RTL8188E_TRANS_END_STEPS];
  314. extern struct wl_pwr_cfg rtl8188E_enter_lps_flow
  315. [RTL8188E_TRANS_ACT_TO_LPS_STEPS + RTL8188E_TRANS_END_STEPS];
  316. extern struct wl_pwr_cfg rtl8188E_leave_lps_flow
  317. [RTL8188E_TRANS_LPS_TO_ACT_STEPS + RTL8188E_TRANS_END_STEPS];
  318. #endif /* __HAL8188EPWRSEQ_H__ */