pwrseqcmd.h 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. *
  19. ******************************************************************************/
  20. #ifndef __HALPWRSEQCMD_H__
  21. #define __HALPWRSEQCMD_H__
  22. #include <drv_types.h>
  23. /* The value of cmd: 4 bits */
  24. #define PWR_CMD_READ 0x00
  25. #define PWR_CMD_WRITE 0x01
  26. #define PWR_CMD_POLLING 0x02
  27. #define PWR_CMD_DELAY 0x03
  28. #define PWR_CMD_END 0x04
  29. /* The value of base: 4 bits */
  30. /* define the base address of each block */
  31. #define PWR_BASEADDR_MAC 0x00
  32. #define PWR_BASEADDR_USB 0x01
  33. #define PWR_BASEADDR_PCIE 0x02
  34. #define PWR_BASEADDR_SDIO 0x03
  35. /* The value of interface_msk: 4 bits */
  36. #define PWR_INTF_SDIO_MSK BIT(0)
  37. #define PWR_INTF_USB_MSK BIT(1)
  38. #define PWR_INTF_PCI_MSK BIT(2)
  39. #define PWR_INTF_ALL_MSK (BIT(0)|BIT(1)|BIT(2)|BIT(3))
  40. /* The value of fab_msk: 4 bits */
  41. #define PWR_FAB_TSMC_MSK BIT(0)
  42. #define PWR_FAB_UMC_MSK BIT(1)
  43. #define PWR_FAB_ALL_MSK (BIT(0)|BIT(1)|BIT(2)|BIT(3))
  44. /* The value of cut_msk: 8 bits */
  45. #define PWR_CUT_TESTCHIP_MSK BIT(0)
  46. #define PWR_CUT_A_MSK BIT(1)
  47. #define PWR_CUT_B_MSK BIT(2)
  48. #define PWR_CUT_C_MSK BIT(3)
  49. #define PWR_CUT_D_MSK BIT(4)
  50. #define PWR_CUT_E_MSK BIT(5)
  51. #define PWR_CUT_F_MSK BIT(6)
  52. #define PWR_CUT_G_MSK BIT(7)
  53. #define PWR_CUT_ALL_MSK 0xFF
  54. enum pwrseq_cmd_delat_unit {
  55. PWRSEQ_DELAY_US,
  56. PWRSEQ_DELAY_MS,
  57. };
  58. struct wl_pwr_cfg {
  59. u16 offset;
  60. u8 cut_msk;
  61. u8 fab_msk:4;
  62. u8 interface_msk:4;
  63. u8 base:4;
  64. u8 cmd:4;
  65. u8 msk;
  66. u8 value;
  67. };
  68. #define GET_PWR_CFG_OFFSET(__PWR_CMD) __PWR_CMD.offset
  69. #define GET_PWR_CFG_CUT_MASK(__PWR_CMD) __PWR_CMD.cut_msk
  70. #define GET_PWR_CFG_FAB_MASK(__PWR_CMD) __PWR_CMD.fab_msk
  71. #define GET_PWR_CFG_INTF_MASK(__PWR_CMD) __PWR_CMD.interface_msk
  72. #define GET_PWR_CFG_BASE(__PWR_CMD) __PWR_CMD.base
  73. #define GET_PWR_CFG_CMD(__PWR_CMD) __PWR_CMD.cmd
  74. #define GET_PWR_CFG_MASK(__PWR_CMD) __PWR_CMD.msk
  75. #define GET_PWR_CFG_VALUE(__PWR_CMD) __PWR_CMD.value
  76. u8 rtl88eu_pwrseqcmdparsing(struct adapter *padapter, u8 cut_vers, u8 fab_vers,
  77. u8 ifacetype, struct wl_pwr_cfg pwrcfgCmd[]);
  78. #endif