odm.c 58 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2007 - 2011 Realtek Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. ******************************************************************************/
  15. #include "odm_precomp.h"
  16. #include "usb_ops_linux.h"
  17. static const u16 dB_Invert_Table[8][12] = {
  18. {1, 1, 1, 2, 2, 2, 2, 3, 3, 3, 4, 4},
  19. {4, 5, 6, 6, 7, 8, 9, 10, 11, 13, 14, 16},
  20. {18, 20, 22, 25, 28, 32, 35, 40, 45, 50, 56, 63},
  21. {71, 79, 89, 100, 112, 126, 141, 158, 178, 200, 224, 251},
  22. {282, 316, 355, 398, 447, 501, 562, 631, 708, 794, 891, 1000},
  23. {1122, 1259, 1413, 1585, 1778, 1995, 2239, 2512, 2818, 3162, 3548, 3981},
  24. {4467, 5012, 5623, 6310, 7079, 7943, 8913, 10000, 11220, 12589, 14125, 15849},
  25. {17783, 19953, 22387, 25119, 28184, 31623, 35481, 39811, 44668, 50119, 56234, 65535}
  26. };
  27. static u32 EDCAParam[HT_IOT_PEER_MAX][3] = { /* UL DL */
  28. {0x5ea42b, 0x5ea42b, 0x5ea42b}, /* 0:unknown AP */
  29. {0xa44f, 0x5ea44f, 0x5e431c}, /* 1:realtek AP */
  30. {0x5ea42b, 0x5ea42b, 0x5ea42b}, /* 2:unknown AP => realtek_92SE */
  31. {0x5ea32b, 0x5ea42b, 0x5e4322}, /* 3:broadcom AP */
  32. {0x5ea422, 0x00a44f, 0x00a44f}, /* 4:ralink AP */
  33. {0x5ea322, 0x00a630, 0x00a44f}, /* 5:atheros AP */
  34. {0x5e4322, 0x5e4322, 0x5e4322},/* 6:cisco AP */
  35. {0x5ea44f, 0x00a44f, 0x5ea42b}, /* 8:marvell AP */
  36. {0x5ea42b, 0x5ea42b, 0x5ea42b}, /* 10:unknown AP => 92U AP */
  37. {0x5ea42b, 0xa630, 0x5e431c}, /* 11:airgocap AP */
  38. };
  39. /* EDCA Parameter for AP/ADSL by Mingzhi 2011-11-22 */
  40. /* Global var */
  41. u32 OFDMSwingTable23A[OFDM_TABLE_SIZE_92D] = {
  42. 0x7f8001fe, /* 0, +6.0dB */
  43. 0x788001e2, /* 1, +5.5dB */
  44. 0x71c001c7, /* 2, +5.0dB */
  45. 0x6b8001ae, /* 3, +4.5dB */
  46. 0x65400195, /* 4, +4.0dB */
  47. 0x5fc0017f, /* 5, +3.5dB */
  48. 0x5a400169, /* 6, +3.0dB */
  49. 0x55400155, /* 7, +2.5dB */
  50. 0x50800142, /* 8, +2.0dB */
  51. 0x4c000130, /* 9, +1.5dB */
  52. 0x47c0011f, /* 10, +1.0dB */
  53. 0x43c0010f, /* 11, +0.5dB */
  54. 0x40000100, /* 12, +0dB */
  55. 0x3c8000f2, /* 13, -0.5dB */
  56. 0x390000e4, /* 14, -1.0dB */
  57. 0x35c000d7, /* 15, -1.5dB */
  58. 0x32c000cb, /* 16, -2.0dB */
  59. 0x300000c0, /* 17, -2.5dB */
  60. 0x2d4000b5, /* 18, -3.0dB */
  61. 0x2ac000ab, /* 19, -3.5dB */
  62. 0x288000a2, /* 20, -4.0dB */
  63. 0x26000098, /* 21, -4.5dB */
  64. 0x24000090, /* 22, -5.0dB */
  65. 0x22000088, /* 23, -5.5dB */
  66. 0x20000080, /* 24, -6.0dB */
  67. 0x1e400079, /* 25, -6.5dB */
  68. 0x1c800072, /* 26, -7.0dB */
  69. 0x1b00006c, /* 27. -7.5dB */
  70. 0x19800066, /* 28, -8.0dB */
  71. 0x18000060, /* 29, -8.5dB */
  72. 0x16c0005b, /* 30, -9.0dB */
  73. 0x15800056, /* 31, -9.5dB */
  74. 0x14400051, /* 32, -10.0dB */
  75. 0x1300004c, /* 33, -10.5dB */
  76. 0x12000048, /* 34, -11.0dB */
  77. 0x11000044, /* 35, -11.5dB */
  78. 0x10000040, /* 36, -12.0dB */
  79. 0x0f00003c,/* 37, -12.5dB */
  80. 0x0e400039,/* 38, -13.0dB */
  81. 0x0d800036,/* 39, -13.5dB */
  82. 0x0cc00033,/* 40, -14.0dB */
  83. 0x0c000030,/* 41, -14.5dB */
  84. 0x0b40002d,/* 42, -15.0dB */
  85. };
  86. u8 CCKSwingTable_Ch1_Ch1323A[CCK_TABLE_SIZE][8] = {
  87. {0x36, 0x35, 0x2e, 0x25, 0x1c, 0x12, 0x09, 0x04}, /* 0, +0dB */
  88. {0x33, 0x32, 0x2b, 0x23, 0x1a, 0x11, 0x08, 0x04}, /* 1, -0.5dB */
  89. {0x30, 0x2f, 0x29, 0x21, 0x19, 0x10, 0x08, 0x03}, /* 2, -1.0dB */
  90. {0x2d, 0x2d, 0x27, 0x1f, 0x18, 0x0f, 0x08, 0x03}, /* 3, -1.5dB */
  91. {0x2b, 0x2a, 0x25, 0x1e, 0x16, 0x0e, 0x07, 0x03}, /* 4, -2.0dB */
  92. {0x28, 0x28, 0x22, 0x1c, 0x15, 0x0d, 0x07, 0x03}, /* 5, -2.5dB */
  93. {0x26, 0x25, 0x21, 0x1b, 0x14, 0x0d, 0x06, 0x03}, /* 6, -3.0dB */
  94. {0x24, 0x23, 0x1f, 0x19, 0x13, 0x0c, 0x06, 0x03}, /* 7, -3.5dB */
  95. {0x22, 0x21, 0x1d, 0x18, 0x11, 0x0b, 0x06, 0x02}, /* 8, -4.0dB */
  96. {0x20, 0x20, 0x1b, 0x16, 0x11, 0x08, 0x05, 0x02}, /* 9, -4.5dB */
  97. {0x1f, 0x1e, 0x1a, 0x15, 0x10, 0x0a, 0x05, 0x02}, /* 10, -5.0dB */
  98. {0x1d, 0x1c, 0x18, 0x14, 0x0f, 0x0a, 0x05, 0x02}, /* 11, -5.5dB */
  99. {0x1b, 0x1a, 0x17, 0x13, 0x0e, 0x09, 0x04, 0x02}, /* 12, -6.0dB */
  100. {0x1a, 0x19, 0x16, 0x12, 0x0d, 0x09, 0x04, 0x02}, /* 13, -6.5dB */
  101. {0x18, 0x17, 0x15, 0x11, 0x0c, 0x08, 0x04, 0x02}, /* 14, -7.0dB */
  102. {0x17, 0x16, 0x13, 0x10, 0x0c, 0x08, 0x04, 0x02}, /* 15, -7.5dB */
  103. {0x16, 0x15, 0x12, 0x0f, 0x0b, 0x07, 0x04, 0x01}, /* 16, -8.0dB */
  104. {0x14, 0x14, 0x11, 0x0e, 0x0b, 0x07, 0x03, 0x02}, /* 17, -8.5dB */
  105. {0x13, 0x13, 0x10, 0x0d, 0x0a, 0x06, 0x03, 0x01}, /* 18, -9.0dB */
  106. {0x12, 0x12, 0x0f, 0x0c, 0x09, 0x06, 0x03, 0x01}, /* 19, -9.5dB */
  107. {0x11, 0x11, 0x0f, 0x0c, 0x09, 0x06, 0x03, 0x01}, /* 20, -10.0dB */
  108. {0x10, 0x10, 0x0e, 0x0b, 0x08, 0x05, 0x03, 0x01}, /* 21, -10.5dB */
  109. {0x0f, 0x0f, 0x0d, 0x0b, 0x08, 0x05, 0x03, 0x01}, /* 22, -11.0dB */
  110. {0x0e, 0x0e, 0x0c, 0x0a, 0x08, 0x05, 0x02, 0x01}, /* 23, -11.5dB */
  111. {0x0d, 0x0d, 0x0c, 0x0a, 0x07, 0x05, 0x02, 0x01}, /* 24, -12.0dB */
  112. {0x0d, 0x0c, 0x0b, 0x09, 0x07, 0x04, 0x02, 0x01}, /* 25, -12.5dB */
  113. {0x0c, 0x0c, 0x0a, 0x09, 0x06, 0x04, 0x02, 0x01}, /* 26, -13.0dB */
  114. {0x0b, 0x0b, 0x0a, 0x08, 0x06, 0x04, 0x02, 0x01}, /* 27, -13.5dB */
  115. {0x0b, 0x0a, 0x09, 0x08, 0x06, 0x04, 0x02, 0x01}, /* 28, -14.0dB */
  116. {0x0a, 0x0a, 0x09, 0x07, 0x05, 0x03, 0x02, 0x01}, /* 29, -14.5dB */
  117. {0x0a, 0x09, 0x08, 0x07, 0x05, 0x03, 0x02, 0x01}, /* 30, -15.0dB */
  118. {0x09, 0x09, 0x08, 0x06, 0x05, 0x03, 0x01, 0x01}, /* 31, -15.5dB */
  119. {0x09, 0x08, 0x07, 0x06, 0x04, 0x03, 0x01, 0x01} /* 32, -16.0dB */
  120. };
  121. u8 CCKSwingTable_Ch1423A[CCK_TABLE_SIZE][8] = {
  122. {0x36, 0x35, 0x2e, 0x1b, 0x00, 0x00, 0x00, 0x00}, /* 0, +0dB */
  123. {0x33, 0x32, 0x2b, 0x19, 0x00, 0x00, 0x00, 0x00}, /* 1, -0.5dB */
  124. {0x30, 0x2f, 0x29, 0x18, 0x00, 0x00, 0x00, 0x00}, /* 2, -1.0dB */
  125. {0x2d, 0x2d, 0x17, 0x17, 0x00, 0x00, 0x00, 0x00}, /* 3, -1.5dB */
  126. {0x2b, 0x2a, 0x25, 0x15, 0x00, 0x00, 0x00, 0x00}, /* 4, -2.0dB */
  127. {0x28, 0x28, 0x24, 0x14, 0x00, 0x00, 0x00, 0x00}, /* 5, -2.5dB */
  128. {0x26, 0x25, 0x21, 0x13, 0x00, 0x00, 0x00, 0x00}, /* 6, -3.0dB */
  129. {0x24, 0x23, 0x1f, 0x12, 0x00, 0x00, 0x00, 0x00}, /* 7, -3.5dB */
  130. {0x22, 0x21, 0x1d, 0x11, 0x00, 0x00, 0x00, 0x00}, /* 8, -4.0dB */
  131. {0x20, 0x20, 0x1b, 0x10, 0x00, 0x00, 0x00, 0x00}, /* 9, -4.5dB */
  132. {0x1f, 0x1e, 0x1a, 0x0f, 0x00, 0x00, 0x00, 0x00}, /* 10, -5.0dB */
  133. {0x1d, 0x1c, 0x18, 0x0e, 0x00, 0x00, 0x00, 0x00}, /* 11, -5.5dB */
  134. {0x1b, 0x1a, 0x17, 0x0e, 0x00, 0x00, 0x00, 0x00}, /* 12, -6.0dB */
  135. {0x1a, 0x19, 0x16, 0x0d, 0x00, 0x00, 0x00, 0x00}, /* 13, -6.5dB */
  136. {0x18, 0x17, 0x15, 0x0c, 0x00, 0x00, 0x00, 0x00}, /* 14, -7.0dB */
  137. {0x17, 0x16, 0x13, 0x0b, 0x00, 0x00, 0x00, 0x00}, /* 15, -7.5dB */
  138. {0x16, 0x15, 0x12, 0x0b, 0x00, 0x00, 0x00, 0x00}, /* 16, -8.0dB */
  139. {0x14, 0x14, 0x11, 0x0a, 0x00, 0x00, 0x00, 0x00}, /* 17, -8.5dB */
  140. {0x13, 0x13, 0x10, 0x0a, 0x00, 0x00, 0x00, 0x00}, /* 18, -9.0dB */
  141. {0x12, 0x12, 0x0f, 0x09, 0x00, 0x00, 0x00, 0x00}, /* 19, -9.5dB */
  142. {0x11, 0x11, 0x0f, 0x09, 0x00, 0x00, 0x00, 0x00}, /* 20, -10.0dB */
  143. {0x10, 0x10, 0x0e, 0x08, 0x00, 0x00, 0x00, 0x00}, /* 21, -10.5dB */
  144. {0x0f, 0x0f, 0x0d, 0x08, 0x00, 0x00, 0x00, 0x00}, /* 22, -11.0dB */
  145. {0x0e, 0x0e, 0x0c, 0x07, 0x00, 0x00, 0x00, 0x00}, /* 23, -11.5dB */
  146. {0x0d, 0x0d, 0x0c, 0x07, 0x00, 0x00, 0x00, 0x00}, /* 24, -12.0dB */
  147. {0x0d, 0x0c, 0x0b, 0x06, 0x00, 0x00, 0x00, 0x00}, /* 25, -12.5dB */
  148. {0x0c, 0x0c, 0x0a, 0x06, 0x00, 0x00, 0x00, 0x00}, /* 26, -13.0dB */
  149. {0x0b, 0x0b, 0x0a, 0x06, 0x00, 0x00, 0x00, 0x00}, /* 27, -13.5dB */
  150. {0x0b, 0x0a, 0x09, 0x05, 0x00, 0x00, 0x00, 0x00}, /* 28, -14.0dB */
  151. {0x0a, 0x0a, 0x09, 0x05, 0x00, 0x00, 0x00, 0x00}, /* 29, -14.5dB */
  152. {0x0a, 0x09, 0x08, 0x05, 0x00, 0x00, 0x00, 0x00}, /* 30, -15.0dB */
  153. {0x09, 0x09, 0x08, 0x05, 0x00, 0x00, 0x00, 0x00}, /* 31, -15.5dB */
  154. {0x09, 0x08, 0x07, 0x04, 0x00, 0x00, 0x00, 0x00} /* 32, -16.0dB */
  155. };
  156. /* Local Function predefine. */
  157. /* START------------COMMON INFO RELATED--------------- */
  158. void odm_CommonInfoSelfInit23a(struct dm_odm_t *pDM_Odm);
  159. static void odm_CommonInfoSelfUpdate(struct hal_data_8723a *pHalData);
  160. void odm_CmnInfoInit_Debug23a(struct dm_odm_t *pDM_Odm);
  161. void odm_CmnInfoUpdate_Debug23a(struct dm_odm_t *pDM_Odm);
  162. /* START---------------DIG--------------------------- */
  163. void odm_FalseAlarmCounterStatistics23a(struct dm_odm_t *pDM_Odm);
  164. void odm_DIG23aInit(struct dm_odm_t *pDM_Odm);
  165. void odm_DIG23a(struct rtw_adapter *adapter);
  166. void odm_CCKPacketDetectionThresh23a(struct dm_odm_t *pDM_Odm);
  167. /* END---------------DIG--------------------------- */
  168. /* START-------BB POWER SAVE----------------------- */
  169. void odm23a_DynBBPSInit(struct dm_odm_t *pDM_Odm);
  170. void odm_DynamicBBPowerSaving23a(struct dm_odm_t *pDM_Odm);
  171. /* END---------BB POWER SAVE----------------------- */
  172. void odm_DynamicTxPower23aInit(struct dm_odm_t *pDM_Odm);
  173. static void odm_RSSIMonitorCheck(struct dm_odm_t *pDM_Odm);
  174. void odm_DynamicTxPower23a(struct dm_odm_t *pDM_Odm);
  175. static void odm_RefreshRateAdaptiveMask(struct dm_odm_t *pDM_Odm);
  176. void odm_RateAdaptiveMaskInit23a(struct dm_odm_t *pDM_Odm);
  177. static void odm_TXPowerTrackingInit(struct dm_odm_t *pDM_Odm);
  178. static void odm_EdcaTurboCheck23a(struct dm_odm_t *pDM_Odm);
  179. static void ODM_EdcaTurboInit23a(struct dm_odm_t *pDM_Odm);
  180. #define RxDefaultAnt1 0x65a9
  181. #define RxDefaultAnt2 0x569a
  182. bool odm_StaDefAntSel(struct dm_odm_t *pDM_Odm,
  183. u32 OFDM_Ant1_Cnt,
  184. u32 OFDM_Ant2_Cnt,
  185. u32 CCK_Ant1_Cnt,
  186. u32 CCK_Ant2_Cnt,
  187. u8 *pDefAnt
  188. );
  189. void odm_SetRxIdleAnt(struct dm_odm_t *pDM_Odm,
  190. u8 Ant,
  191. bool bDualPath
  192. );
  193. /* 3 Export Interface */
  194. /* 2011/09/21 MH Add to describe different team necessary resource allocate?? */
  195. void ODM23a_DMInit(struct dm_odm_t *pDM_Odm)
  196. {
  197. /* For all IC series */
  198. odm_CommonInfoSelfInit23a(pDM_Odm);
  199. odm_CmnInfoInit_Debug23a(pDM_Odm);
  200. odm_DIG23aInit(pDM_Odm);
  201. odm_RateAdaptiveMaskInit23a(pDM_Odm);
  202. odm23a_DynBBPSInit(pDM_Odm);
  203. odm_DynamicTxPower23aInit(pDM_Odm);
  204. odm_TXPowerTrackingInit(pDM_Odm);
  205. ODM_EdcaTurboInit23a(pDM_Odm);
  206. }
  207. /* 2011/09/20 MH This is the entry pointer for all team to execute HW out source DM. */
  208. /* You can not add any dummy function here, be care, you can only use DM structure */
  209. /* to perform any new ODM_DM. */
  210. void ODM_DMWatchdog23a(struct rtw_adapter *adapter)
  211. {
  212. struct hal_data_8723a *pHalData = GET_HAL_DATA(adapter);
  213. struct dm_odm_t *pDM_Odm = &pHalData->odmpriv;
  214. struct pwrctrl_priv *pwrctrlpriv = &adapter->pwrctrlpriv;
  215. /* 2012.05.03 Luke: For all IC series */
  216. odm_CmnInfoUpdate_Debug23a(pDM_Odm);
  217. odm_CommonInfoSelfUpdate(pHalData);
  218. odm_FalseAlarmCounterStatistics23a(pDM_Odm);
  219. odm_RSSIMonitorCheck(pDM_Odm);
  220. /* 8723A or 8189ES platform */
  221. /* NeilChen--2012--08--24-- */
  222. /* Fix Leave LPS issue */
  223. if ((pDM_Odm->Adapter->pwrctrlpriv.pwr_mode != PS_MODE_ACTIVE) &&/* in LPS mode */
  224. (pDM_Odm->SupportICType & ODM_RTL8723A)) {
  225. ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD, ("----Step1: odm_DIG23a is in LPS mode\n"));
  226. ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD, ("---Step2: 8723AS is in LPS mode\n"));
  227. odm_DIG23abyRSSI_LPS(pDM_Odm);
  228. } else {
  229. odm_DIG23a(adapter);
  230. }
  231. odm_CCKPacketDetectionThresh23a(pDM_Odm);
  232. if (pwrctrlpriv->bpower_saving)
  233. return;
  234. odm_RefreshRateAdaptiveMask(pDM_Odm);
  235. odm_DynamicBBPowerSaving23a(pDM_Odm);
  236. odm_EdcaTurboCheck23a(pDM_Odm);
  237. }
  238. /* */
  239. /* Init /.. Fixed HW value. Only init time. */
  240. /* */
  241. void ODM_CmnInfoInit23a(struct dm_odm_t *pDM_Odm,
  242. enum odm_cmninfo CmnInfo,
  243. u32 Value
  244. )
  245. {
  246. /* ODM_RT_TRACE(pDM_Odm,); */
  247. /* */
  248. /* This section is used for init value */
  249. /* */
  250. switch (CmnInfo) {
  251. /* Fixed ODM value. */
  252. case ODM_CMNINFO_MP_TEST_CHIP:
  253. pDM_Odm->bIsMPChip = (u8)Value;
  254. break;
  255. case ODM_CMNINFO_IC_TYPE:
  256. pDM_Odm->SupportICType = Value;
  257. break;
  258. case ODM_CMNINFO_CUT_VER:
  259. pDM_Odm->CutVersion = (u8)Value;
  260. break;
  261. case ODM_CMNINFO_FAB_VER:
  262. pDM_Odm->FabVersion = (u8)Value;
  263. break;
  264. case ODM_CMNINFO_BOARD_TYPE:
  265. pDM_Odm->BoardType = (u8)Value;
  266. break;
  267. case ODM_CMNINFO_EXT_LNA:
  268. pDM_Odm->ExtLNA = (u8)Value;
  269. break;
  270. case ODM_CMNINFO_EXT_PA:
  271. pDM_Odm->ExtPA = (u8)Value;
  272. break;
  273. case ODM_CMNINFO_EXT_TRSW:
  274. pDM_Odm->ExtTRSW = (u8)Value;
  275. break;
  276. case ODM_CMNINFO_BINHCT_TEST:
  277. pDM_Odm->bInHctTest = (bool)Value;
  278. break;
  279. case ODM_CMNINFO_BWIFI_TEST:
  280. pDM_Odm->bWIFITest = (bool)Value;
  281. break;
  282. case ODM_CMNINFO_SMART_CONCURRENT:
  283. pDM_Odm->bDualMacSmartConcurrent = (bool)Value;
  284. break;
  285. /* To remove the compiler warning, must add an empty default statement to handle the other values. */
  286. default:
  287. /* do nothing */
  288. break;
  289. }
  290. }
  291. void ODM_CmnInfoPtrArrayHook23a(struct dm_odm_t *pDM_Odm, enum odm_cmninfo CmnInfo,
  292. u16 Index, void *pValue)
  293. {
  294. /* Hook call by reference pointer. */
  295. switch (CmnInfo) {
  296. /* Dynamic call by reference pointer. */
  297. case ODM_CMNINFO_STA_STATUS:
  298. pDM_Odm->pODM_StaInfo[Index] = (struct sta_info *)pValue;
  299. break;
  300. /* To remove the compiler warning, must add an empty default statement to handle the other values. */
  301. default:
  302. /* do nothing */
  303. break;
  304. }
  305. }
  306. /* Update Band/CHannel/.. The values are dynamic but non-per-packet. */
  307. void ODM_CmnInfoUpdate23a(struct dm_odm_t *pDM_Odm, u32 CmnInfo, u64 Value)
  308. {
  309. /* This init variable may be changed in run time. */
  310. switch (CmnInfo) {
  311. case ODM_CMNINFO_WIFI_DIRECT:
  312. pDM_Odm->bWIFI_Direct = (bool)Value;
  313. break;
  314. case ODM_CMNINFO_WIFI_DISPLAY:
  315. pDM_Odm->bWIFI_Display = (bool)Value;
  316. break;
  317. case ODM_CMNINFO_LINK:
  318. pDM_Odm->bLinked = (bool)Value;
  319. break;
  320. case ODM_CMNINFO_RSSI_MIN:
  321. pDM_Odm->RSSI_Min = (u8)Value;
  322. break;
  323. case ODM_CMNINFO_DBG_COMP:
  324. pDM_Odm->DebugComponents = Value;
  325. break;
  326. case ODM_CMNINFO_DBG_LEVEL:
  327. pDM_Odm->DebugLevel = (u32)Value;
  328. break;
  329. case ODM_CMNINFO_RA_THRESHOLD_HIGH:
  330. pDM_Odm->RateAdaptive.HighRSSIThresh = (u8)Value;
  331. break;
  332. case ODM_CMNINFO_RA_THRESHOLD_LOW:
  333. pDM_Odm->RateAdaptive.LowRSSIThresh = (u8)Value;
  334. break;
  335. }
  336. }
  337. void odm_CommonInfoSelfInit23a(struct dm_odm_t *pDM_Odm)
  338. {
  339. u32 val32;
  340. val32 = rtl8723au_read32(pDM_Odm->Adapter, rFPGA0_XA_HSSIParameter2);
  341. if (val32 & BIT(9))
  342. pDM_Odm->bCckHighPower = true;
  343. else
  344. pDM_Odm->bCckHighPower = false;
  345. pDM_Odm->RFPathRxEnable =
  346. rtl8723au_read32(pDM_Odm->Adapter, rOFDM0_TRxPathEnable) & 0x0F;
  347. ODM_InitDebugSetting23a(pDM_Odm);
  348. }
  349. static void odm_CommonInfoSelfUpdate(struct hal_data_8723a *pHalData)
  350. {
  351. struct dm_odm_t *pDM_Odm = &pHalData->odmpriv;
  352. struct sta_info *pEntry;
  353. u8 EntryCnt = 0;
  354. u8 i;
  355. for (i = 0; i < ODM_ASSOCIATE_ENTRY_NUM; i++) {
  356. pEntry = pDM_Odm->pODM_StaInfo[i];
  357. if (pEntry)
  358. EntryCnt++;
  359. }
  360. if (EntryCnt == 1)
  361. pDM_Odm->bOneEntryOnly = true;
  362. else
  363. pDM_Odm->bOneEntryOnly = false;
  364. }
  365. void odm_CmnInfoInit_Debug23a(struct dm_odm_t *pDM_Odm)
  366. {
  367. ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("odm_CmnInfoInit_Debug23a ==>\n"));
  368. ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("SupportAbility = 0x%x\n", pDM_Odm->SupportAbility));
  369. ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("SupportICType = 0x%x\n", pDM_Odm->SupportICType));
  370. ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("CutVersion =%d\n", pDM_Odm->CutVersion));
  371. ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("FabVersion =%d\n", pDM_Odm->FabVersion));
  372. ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("BoardType =%d\n", pDM_Odm->BoardType));
  373. ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("ExtLNA =%d\n", pDM_Odm->ExtLNA));
  374. ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("ExtPA =%d\n", pDM_Odm->ExtPA));
  375. ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("ExtTRSW =%d\n", pDM_Odm->ExtTRSW));
  376. ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("bInHctTest =%d\n", pDM_Odm->bInHctTest));
  377. ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("bWIFITest =%d\n", pDM_Odm->bWIFITest));
  378. ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("bDualMacSmartConcurrent =%d\n", pDM_Odm->bDualMacSmartConcurrent));
  379. }
  380. void odm_CmnInfoUpdate_Debug23a(struct dm_odm_t *pDM_Odm)
  381. {
  382. ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("odm_CmnInfoUpdate_Debug23a ==>\n"));
  383. ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("bWIFI_Direct =%d\n", pDM_Odm->bWIFI_Direct));
  384. ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("bWIFI_Display =%d\n", pDM_Odm->bWIFI_Display));
  385. ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("bLinked =%d\n", pDM_Odm->bLinked));
  386. ODM_RT_TRACE(pDM_Odm, ODM_COMP_COMMON, ODM_DBG_LOUD, ("RSSI_Min =%d\n", pDM_Odm->RSSI_Min));
  387. }
  388. void ODM_Write_DIG23a(struct dm_odm_t *pDM_Odm, u8 CurrentIGI)
  389. {
  390. struct rtw_adapter *adapter = pDM_Odm->Adapter;
  391. struct dig_t *pDM_DigTable = &pDM_Odm->DM_DigTable;
  392. u32 val32;
  393. if (pDM_DigTable->CurIGValue != CurrentIGI) {
  394. val32 = rtl8723au_read32(adapter, ODM_REG_IGI_A_11N);
  395. val32 &= ~ODM_BIT_IGI_11N;
  396. val32 |= CurrentIGI;
  397. rtl8723au_write32(adapter, ODM_REG_IGI_A_11N, val32);
  398. ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD,
  399. ("CurrentIGI(0x%02x). \n", CurrentIGI));
  400. pDM_DigTable->CurIGValue = CurrentIGI;
  401. }
  402. ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD,
  403. ("ODM_Write_DIG23a():CurrentIGI = 0x%x \n", CurrentIGI));
  404. }
  405. /* Need LPS mode for CE platform --2012--08--24--- */
  406. /* 8723AS/8189ES */
  407. void odm_DIG23abyRSSI_LPS(struct dm_odm_t *pDM_Odm)
  408. {
  409. struct rtw_adapter *pAdapter = pDM_Odm->Adapter;
  410. struct false_alarm_stats *pFalseAlmCnt = &pDM_Odm->FalseAlmCnt;
  411. u8 RSSI_Lower = DM_DIG_MIN_NIC; /* 0x1E or 0x1C */
  412. u8 bFwCurrentInPSMode = false;
  413. u8 CurrentIGI = pDM_Odm->RSSI_Min;
  414. if (!(pDM_Odm->SupportICType & ODM_RTL8723A))
  415. return;
  416. CurrentIGI = CurrentIGI+RSSI_OFFSET_DIG;
  417. bFwCurrentInPSMode = pAdapter->pwrctrlpriv.bFwCurrentInPSMode;
  418. /* Using FW PS mode to make IGI */
  419. if (bFwCurrentInPSMode) {
  420. ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD,
  421. ("---Neil---odm_DIG23a is in LPS mode\n"));
  422. /* Adjust by FA in LPS MODE */
  423. if (pFalseAlmCnt->Cnt_all > DM_DIG_FA_TH2_LPS)
  424. CurrentIGI = CurrentIGI+2;
  425. else if (pFalseAlmCnt->Cnt_all > DM_DIG_FA_TH1_LPS)
  426. CurrentIGI = CurrentIGI+1;
  427. else if (pFalseAlmCnt->Cnt_all < DM_DIG_FA_TH0_LPS)
  428. CurrentIGI = CurrentIGI-1;
  429. } else {
  430. CurrentIGI = RSSI_Lower;
  431. }
  432. /* Lower bound checking */
  433. /* RSSI Lower bound check */
  434. if ((pDM_Odm->RSSI_Min-10) > DM_DIG_MIN_NIC)
  435. RSSI_Lower = (pDM_Odm->RSSI_Min-10);
  436. else
  437. RSSI_Lower = DM_DIG_MIN_NIC;
  438. /* Upper and Lower Bound checking */
  439. if (CurrentIGI > DM_DIG_MAX_NIC)
  440. CurrentIGI = DM_DIG_MAX_NIC;
  441. else if (CurrentIGI < RSSI_Lower)
  442. CurrentIGI = RSSI_Lower;
  443. ODM_Write_DIG23a(pDM_Odm, CurrentIGI);
  444. }
  445. void odm_DIG23aInit(struct dm_odm_t *pDM_Odm)
  446. {
  447. struct dig_t *pDM_DigTable = &pDM_Odm->DM_DigTable;
  448. u32 val32;
  449. val32 = rtl8723au_read32(pDM_Odm->Adapter, ODM_REG_IGI_A_11N);
  450. pDM_DigTable->CurIGValue = val32 & ODM_BIT_IGI_11N;
  451. pDM_DigTable->RssiLowThresh = DM_DIG_THRESH_LOW;
  452. pDM_DigTable->RssiHighThresh = DM_DIG_THRESH_HIGH;
  453. pDM_DigTable->FALowThresh = DM_FALSEALARM_THRESH_LOW;
  454. pDM_DigTable->FAHighThresh = DM_FALSEALARM_THRESH_HIGH;
  455. if (pDM_Odm->BoardType == ODM_BOARD_HIGHPWR) {
  456. pDM_DigTable->rx_gain_range_max = DM_DIG_MAX_NIC;
  457. pDM_DigTable->rx_gain_range_min = DM_DIG_MIN_NIC;
  458. } else {
  459. pDM_DigTable->rx_gain_range_max = DM_DIG_MAX_NIC;
  460. pDM_DigTable->rx_gain_range_min = DM_DIG_MIN_NIC;
  461. }
  462. pDM_DigTable->BackoffVal = DM_DIG_BACKOFF_DEFAULT;
  463. pDM_DigTable->BackoffVal_range_max = DM_DIG_BACKOFF_MAX;
  464. pDM_DigTable->BackoffVal_range_min = DM_DIG_BACKOFF_MIN;
  465. pDM_DigTable->PreCCK_CCAThres = 0xFF;
  466. pDM_DigTable->CurCCK_CCAThres = 0x83;
  467. pDM_DigTable->ForbiddenIGI = DM_DIG_MIN_NIC;
  468. pDM_DigTable->LargeFAHit = 0;
  469. pDM_DigTable->Recover_cnt = 0;
  470. pDM_DigTable->DIG_Dynamic_MIN_0 = DM_DIG_MIN_NIC;
  471. pDM_DigTable->DIG_Dynamic_MIN_1 = DM_DIG_MIN_NIC;
  472. pDM_DigTable->bMediaConnect_0 = false;
  473. pDM_DigTable->bMediaConnect_1 = false;
  474. }
  475. void odm_DIG23a(struct rtw_adapter *adapter)
  476. {
  477. struct hal_data_8723a *pHalData = GET_HAL_DATA(adapter);
  478. struct dm_odm_t *pDM_Odm = &pHalData->odmpriv;
  479. struct dig_t *pDM_DigTable = &pDM_Odm->DM_DigTable;
  480. struct false_alarm_stats *pFalseAlmCnt = &pDM_Odm->FalseAlmCnt;
  481. u8 DIG_Dynamic_MIN;
  482. u8 DIG_MaxOfMin;
  483. bool FirstConnect, FirstDisConnect;
  484. u8 dm_dig_max, dm_dig_min;
  485. u8 CurrentIGI = pDM_DigTable->CurIGValue;
  486. ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD,
  487. ("odm_DIG23a() ==>\n"));
  488. if (adapter->mlmepriv.bScanInProcess) {
  489. ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD,
  490. ("odm_DIG23a() Return: In Scan Progress \n"));
  491. return;
  492. }
  493. DIG_Dynamic_MIN = pDM_DigTable->DIG_Dynamic_MIN_0;
  494. FirstConnect = (pDM_Odm->bLinked) && (!pDM_DigTable->bMediaConnect_0);
  495. FirstDisConnect = (!pDM_Odm->bLinked) &&
  496. (pDM_DigTable->bMediaConnect_0);
  497. /* 1 Boundary Decision */
  498. if ((pDM_Odm->SupportICType & ODM_RTL8723A) &&
  499. (pDM_Odm->BoardType == ODM_BOARD_HIGHPWR || pDM_Odm->ExtLNA)) {
  500. dm_dig_max = DM_DIG_MAX_NIC_HP;
  501. dm_dig_min = DM_DIG_MIN_NIC_HP;
  502. DIG_MaxOfMin = DM_DIG_MAX_AP_HP;
  503. } else {
  504. dm_dig_max = DM_DIG_MAX_NIC;
  505. dm_dig_min = DM_DIG_MIN_NIC;
  506. DIG_MaxOfMin = DM_DIG_MAX_AP;
  507. }
  508. if (pDM_Odm->bLinked) {
  509. /* 2 8723A Series, offset need to be 10 */
  510. if (pDM_Odm->SupportICType == ODM_RTL8723A) {
  511. /* 2 Upper Bound */
  512. if ((pDM_Odm->RSSI_Min + 10) > DM_DIG_MAX_NIC)
  513. pDM_DigTable->rx_gain_range_max = DM_DIG_MAX_NIC;
  514. else if ((pDM_Odm->RSSI_Min + 10) < DM_DIG_MIN_NIC)
  515. pDM_DigTable->rx_gain_range_max = DM_DIG_MIN_NIC;
  516. else
  517. pDM_DigTable->rx_gain_range_max = pDM_Odm->RSSI_Min + 10;
  518. /* 2 If BT is Concurrent, need to set Lower Bound */
  519. DIG_Dynamic_MIN = DM_DIG_MIN_NIC;
  520. } else {
  521. /* 2 Modify DIG upper bound */
  522. if ((pDM_Odm->RSSI_Min + 20) > dm_dig_max)
  523. pDM_DigTable->rx_gain_range_max = dm_dig_max;
  524. else if ((pDM_Odm->RSSI_Min + 20) < dm_dig_min)
  525. pDM_DigTable->rx_gain_range_max = dm_dig_min;
  526. else
  527. pDM_DigTable->rx_gain_range_max = pDM_Odm->RSSI_Min + 20;
  528. /* 2 Modify DIG lower bound */
  529. if (pDM_Odm->bOneEntryOnly) {
  530. if (pDM_Odm->RSSI_Min < dm_dig_min)
  531. DIG_Dynamic_MIN = dm_dig_min;
  532. else if (pDM_Odm->RSSI_Min > DIG_MaxOfMin)
  533. DIG_Dynamic_MIN = DIG_MaxOfMin;
  534. else
  535. DIG_Dynamic_MIN = pDM_Odm->RSSI_Min;
  536. ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD,
  537. ("odm_DIG23a() : bOneEntryOnly = true, DIG_Dynamic_MIN = 0x%x\n",
  538. DIG_Dynamic_MIN));
  539. ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD,
  540. ("odm_DIG23a() : pDM_Odm->RSSI_Min =%d\n",
  541. pDM_Odm->RSSI_Min));
  542. } else {
  543. DIG_Dynamic_MIN = dm_dig_min;
  544. }
  545. }
  546. } else {
  547. pDM_DigTable->rx_gain_range_max = dm_dig_max;
  548. DIG_Dynamic_MIN = dm_dig_min;
  549. ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD, ("odm_DIG23a() : No Link\n"));
  550. }
  551. /* 1 Modify DIG lower bound, deal with abnormally large false alarm */
  552. if (pFalseAlmCnt->Cnt_all > 10000) {
  553. ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD,
  554. ("dm_DIG(): Abnornally false alarm case. \n"));
  555. if (pDM_DigTable->LargeFAHit != 3)
  556. pDM_DigTable->LargeFAHit++;
  557. if (pDM_DigTable->ForbiddenIGI < CurrentIGI) {
  558. pDM_DigTable->ForbiddenIGI = CurrentIGI;
  559. pDM_DigTable->LargeFAHit = 1;
  560. }
  561. if (pDM_DigTable->LargeFAHit >= 3) {
  562. if ((pDM_DigTable->ForbiddenIGI+1) > pDM_DigTable->rx_gain_range_max)
  563. pDM_DigTable->rx_gain_range_min = pDM_DigTable->rx_gain_range_max;
  564. else
  565. pDM_DigTable->rx_gain_range_min = (pDM_DigTable->ForbiddenIGI + 1);
  566. pDM_DigTable->Recover_cnt = 3600; /* 3600 = 2hr */
  567. }
  568. } else {
  569. /* Recovery mechanism for IGI lower bound */
  570. if (pDM_DigTable->Recover_cnt != 0) {
  571. pDM_DigTable->Recover_cnt--;
  572. } else {
  573. if (pDM_DigTable->LargeFAHit < 3) {
  574. if ((pDM_DigTable->ForbiddenIGI - 1) < DIG_Dynamic_MIN) {
  575. pDM_DigTable->ForbiddenIGI = DIG_Dynamic_MIN; /* DM_DIG_MIN; */
  576. pDM_DigTable->rx_gain_range_min = DIG_Dynamic_MIN; /* DM_DIG_MIN; */
  577. ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD,
  578. ("odm_DIG23a(): Normal Case: At Lower Bound\n"));
  579. } else {
  580. pDM_DigTable->ForbiddenIGI--;
  581. pDM_DigTable->rx_gain_range_min = (pDM_DigTable->ForbiddenIGI + 1);
  582. ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD,
  583. ("odm_DIG23a(): Normal Case: Approach Lower Bound\n"));
  584. }
  585. } else {
  586. pDM_DigTable->LargeFAHit = 0;
  587. }
  588. }
  589. }
  590. ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD, ("odm_DIG23a(): pDM_DigTable->LargeFAHit =%d\n", pDM_DigTable->LargeFAHit));
  591. /* 1 Adjust initial gain by false alarm */
  592. if (pDM_Odm->bLinked) {
  593. ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD, ("odm_DIG23a(): DIG AfterLink\n"));
  594. if (FirstConnect) {
  595. CurrentIGI = pDM_Odm->RSSI_Min;
  596. ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD, ("DIG: First Connect\n"));
  597. } else {
  598. if (pFalseAlmCnt->Cnt_all > DM_DIG_FA_TH2)
  599. CurrentIGI = CurrentIGI + 4;/* pDM_DigTable->CurIGValue = pDM_DigTable->PreIGValue+2; */
  600. else if (pFalseAlmCnt->Cnt_all > DM_DIG_FA_TH1)
  601. CurrentIGI = CurrentIGI + 2;/* pDM_DigTable->CurIGValue = pDM_DigTable->PreIGValue+1; */
  602. else if (pFalseAlmCnt->Cnt_all < DM_DIG_FA_TH0)
  603. CurrentIGI = CurrentIGI - 2;/* pDM_DigTable->CurIGValue = pDM_DigTable->PreIGValue-1; */
  604. }
  605. } else {
  606. ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD, ("odm_DIG23a(): DIG BeforeLink\n"));
  607. if (FirstDisConnect) {
  608. CurrentIGI = pDM_DigTable->rx_gain_range_min;
  609. ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD, ("odm_DIG23a(): First DisConnect \n"));
  610. } else {
  611. /* 2012.03.30 LukeLee: enable DIG before link but with very high thresholds */
  612. if (pFalseAlmCnt->Cnt_all > 10000)
  613. CurrentIGI = CurrentIGI + 2;/* pDM_DigTable->CurIGValue = pDM_DigTable->PreIGValue+2; */
  614. else if (pFalseAlmCnt->Cnt_all > 8000)
  615. CurrentIGI = CurrentIGI + 1;/* pDM_DigTable->CurIGValue = pDM_DigTable->PreIGValue+1; */
  616. else if (pFalseAlmCnt->Cnt_all < 500)
  617. CurrentIGI = CurrentIGI - 1;/* pDM_DigTable->CurIGValue = pDM_DigTable->PreIGValue-1; */
  618. ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD, ("odm_DIG23a(): England DIG \n"));
  619. }
  620. }
  621. ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD, ("odm_DIG23a(): DIG End Adjust IGI\n"));
  622. /* 1 Check initial gain by upper/lower bound */
  623. if (CurrentIGI > pDM_DigTable->rx_gain_range_max)
  624. CurrentIGI = pDM_DigTable->rx_gain_range_max;
  625. if (CurrentIGI < pDM_DigTable->rx_gain_range_min)
  626. CurrentIGI = pDM_DigTable->rx_gain_range_min;
  627. ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD, ("odm_DIG23a(): rx_gain_range_max = 0x%x, rx_gain_range_min = 0x%x\n",
  628. pDM_DigTable->rx_gain_range_max, pDM_DigTable->rx_gain_range_min));
  629. ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD, ("odm_DIG23a(): TotalFA =%d\n", pFalseAlmCnt->Cnt_all));
  630. ODM_RT_TRACE(pDM_Odm, ODM_COMP_DIG, ODM_DBG_LOUD, ("odm_DIG23a(): CurIGValue = 0x%x\n", CurrentIGI));
  631. /* 2 High power RSSI threshold */
  632. ODM_Write_DIG23a(pDM_Odm, CurrentIGI);/* ODM_Write_DIG23a(pDM_Odm, pDM_DigTable->CurIGValue); */
  633. pDM_DigTable->bMediaConnect_0 = pDM_Odm->bLinked;
  634. pDM_DigTable->DIG_Dynamic_MIN_0 = DIG_Dynamic_MIN;
  635. }
  636. /* 3 ============================================================ */
  637. /* 3 FASLE ALARM CHECK */
  638. /* 3 ============================================================ */
  639. void odm_FalseAlarmCounterStatistics23a(struct dm_odm_t *pDM_Odm)
  640. {
  641. struct rtw_adapter *adapter = pDM_Odm->Adapter;
  642. struct false_alarm_stats *FalseAlmCnt = &pDM_Odm->FalseAlmCnt;
  643. u32 ret_value, val32;
  644. /* hold ofdm counter */
  645. /* hold page C counter */
  646. val32 = rtl8723au_read32(adapter, ODM_REG_OFDM_FA_HOLDC_11N);
  647. val32 |= BIT(31);
  648. rtl8723au_write32(adapter, ODM_REG_OFDM_FA_HOLDC_11N, val32);
  649. /* hold page D counter */
  650. val32 = rtl8723au_read32(adapter, ODM_REG_OFDM_FA_RSTD_11N);
  651. val32 |= BIT(31);
  652. rtl8723au_write32(adapter, ODM_REG_OFDM_FA_RSTD_11N, val32);
  653. ret_value = rtl8723au_read32(adapter, ODM_REG_OFDM_FA_TYPE1_11N);
  654. FalseAlmCnt->Cnt_Fast_Fsync = (ret_value&0xffff);
  655. FalseAlmCnt->Cnt_SB_Search_fail = (ret_value & 0xffff0000)>>16;
  656. ret_value = rtl8723au_read32(adapter, ODM_REG_OFDM_FA_TYPE2_11N);
  657. FalseAlmCnt->Cnt_OFDM_CCA = (ret_value&0xffff);
  658. FalseAlmCnt->Cnt_Parity_Fail = (ret_value & 0xffff0000)>>16;
  659. ret_value = rtl8723au_read32(adapter, ODM_REG_OFDM_FA_TYPE3_11N);
  660. FalseAlmCnt->Cnt_Rate_Illegal = (ret_value&0xffff);
  661. FalseAlmCnt->Cnt_Crc8_fail = (ret_value & 0xffff0000)>>16;
  662. ret_value = rtl8723au_read32(adapter, ODM_REG_OFDM_FA_TYPE4_11N);
  663. FalseAlmCnt->Cnt_Mcs_fail = (ret_value&0xffff);
  664. FalseAlmCnt->Cnt_Ofdm_fail = FalseAlmCnt->Cnt_Parity_Fail +
  665. FalseAlmCnt->Cnt_Rate_Illegal +
  666. FalseAlmCnt->Cnt_Crc8_fail +
  667. FalseAlmCnt->Cnt_Mcs_fail +
  668. FalseAlmCnt->Cnt_Fast_Fsync +
  669. FalseAlmCnt->Cnt_SB_Search_fail;
  670. /* hold cck counter */
  671. val32 = rtl8723au_read32(adapter, ODM_REG_CCK_FA_RST_11N);
  672. val32 |= (BIT(12) | BIT(14));
  673. rtl8723au_write32(adapter, ODM_REG_CCK_FA_RST_11N, val32);
  674. ret_value = rtl8723au_read32(adapter, ODM_REG_CCK_FA_LSB_11N) & 0xff;
  675. FalseAlmCnt->Cnt_Cck_fail = ret_value;
  676. ret_value = rtl8723au_read32(adapter, ODM_REG_CCK_FA_MSB_11N) >> 16;
  677. FalseAlmCnt->Cnt_Cck_fail += (ret_value & 0xff00);
  678. ret_value = rtl8723au_read32(adapter, ODM_REG_CCK_CCA_CNT_11N);
  679. FalseAlmCnt->Cnt_CCK_CCA =
  680. ((ret_value&0xFF)<<8) | ((ret_value&0xFF00)>>8);
  681. FalseAlmCnt->Cnt_all = (FalseAlmCnt->Cnt_Fast_Fsync +
  682. FalseAlmCnt->Cnt_SB_Search_fail +
  683. FalseAlmCnt->Cnt_Parity_Fail +
  684. FalseAlmCnt->Cnt_Rate_Illegal +
  685. FalseAlmCnt->Cnt_Crc8_fail +
  686. FalseAlmCnt->Cnt_Mcs_fail +
  687. FalseAlmCnt->Cnt_Cck_fail);
  688. FalseAlmCnt->Cnt_CCA_all =
  689. FalseAlmCnt->Cnt_OFDM_CCA + FalseAlmCnt->Cnt_CCK_CCA;
  690. if (pDM_Odm->SupportICType >= ODM_RTL8723A) {
  691. /* reset false alarm counter registers */
  692. val32 = rtl8723au_read32(adapter, ODM_REG_OFDM_FA_RSTC_11N);
  693. val32 |= BIT(31);
  694. rtl8723au_write32(adapter, ODM_REG_OFDM_FA_RSTC_11N, val32);
  695. val32 = rtl8723au_read32(adapter, ODM_REG_OFDM_FA_RSTC_11N);
  696. val32 &= ~BIT(31);
  697. rtl8723au_write32(adapter, ODM_REG_OFDM_FA_RSTC_11N, val32);
  698. val32 = rtl8723au_read32(adapter, ODM_REG_OFDM_FA_RSTD_11N);
  699. val32 |= BIT(27);
  700. rtl8723au_write32(adapter, ODM_REG_OFDM_FA_RSTD_11N, val32);
  701. val32 = rtl8723au_read32(adapter, ODM_REG_OFDM_FA_RSTD_11N);
  702. val32 &= ~BIT(27);
  703. rtl8723au_write32(adapter, ODM_REG_OFDM_FA_RSTD_11N, val32);
  704. /* update ofdm counter */
  705. /* update page C counter */
  706. val32 = rtl8723au_read32(adapter, ODM_REG_OFDM_FA_HOLDC_11N);
  707. val32 &= ~BIT(31);
  708. rtl8723au_write32(adapter, ODM_REG_OFDM_FA_HOLDC_11N, val32);
  709. /* update page D counter */
  710. val32 = rtl8723au_read32(adapter, ODM_REG_OFDM_FA_RSTD_11N);
  711. val32 &= ~BIT(31);
  712. rtl8723au_write32(adapter, ODM_REG_OFDM_FA_RSTD_11N, val32);
  713. /* reset CCK CCA counter */
  714. val32 = rtl8723au_read32(adapter, ODM_REG_CCK_FA_RST_11N);
  715. val32 &= ~(BIT(12) | BIT(13) | BIT(14) | BIT(15));
  716. rtl8723au_write32(adapter, ODM_REG_CCK_FA_RST_11N, val32);
  717. val32 = rtl8723au_read32(adapter, ODM_REG_CCK_FA_RST_11N);
  718. val32 |= (BIT(13) | BIT(15));
  719. rtl8723au_write32(adapter, ODM_REG_CCK_FA_RST_11N, val32);
  720. }
  721. ODM_RT_TRACE(pDM_Odm, ODM_COMP_FA_CNT, ODM_DBG_LOUD,
  722. ("Enter odm_FalseAlarmCounterStatistics23a\n"));
  723. ODM_RT_TRACE(pDM_Odm, ODM_COMP_FA_CNT, ODM_DBG_LOUD,
  724. ("Cnt_Fast_Fsync =%d, Cnt_SB_Search_fail =%d\n",
  725. FalseAlmCnt->Cnt_Fast_Fsync,
  726. FalseAlmCnt->Cnt_SB_Search_fail));
  727. ODM_RT_TRACE(pDM_Odm, ODM_COMP_FA_CNT, ODM_DBG_LOUD,
  728. ("Cnt_Parity_Fail =%d, Cnt_Rate_Illegal =%d\n",
  729. FalseAlmCnt->Cnt_Parity_Fail,
  730. FalseAlmCnt->Cnt_Rate_Illegal));
  731. ODM_RT_TRACE(pDM_Odm, ODM_COMP_FA_CNT, ODM_DBG_LOUD,
  732. ("Cnt_Crc8_fail =%d, Cnt_Mcs_fail =%d\n",
  733. FalseAlmCnt->Cnt_Crc8_fail, FalseAlmCnt->Cnt_Mcs_fail));
  734. ODM_RT_TRACE(pDM_Odm, ODM_COMP_FA_CNT, ODM_DBG_LOUD,
  735. ("Cnt_Cck_fail =%d\n", FalseAlmCnt->Cnt_Cck_fail));
  736. ODM_RT_TRACE(pDM_Odm, ODM_COMP_FA_CNT, ODM_DBG_LOUD,
  737. ("Cnt_Ofdm_fail =%d\n", FalseAlmCnt->Cnt_Ofdm_fail));
  738. ODM_RT_TRACE(pDM_Odm, ODM_COMP_FA_CNT, ODM_DBG_LOUD,
  739. ("Total False Alarm =%d\n", FalseAlmCnt->Cnt_all));
  740. }
  741. /* 3 ============================================================ */
  742. /* 3 CCK Packet Detect Threshold */
  743. /* 3 ============================================================ */
  744. void odm_CCKPacketDetectionThresh23a(struct dm_odm_t *pDM_Odm)
  745. {
  746. struct false_alarm_stats *FalseAlmCnt = &pDM_Odm->FalseAlmCnt;
  747. u8 CurCCK_CCAThres;
  748. if (pDM_Odm->ExtLNA)
  749. return;
  750. if (pDM_Odm->bLinked) {
  751. if (pDM_Odm->RSSI_Min > 25) {
  752. CurCCK_CCAThres = 0xcd;
  753. } else if (pDM_Odm->RSSI_Min <= 25 && pDM_Odm->RSSI_Min > 10) {
  754. CurCCK_CCAThres = 0x83;
  755. } else {
  756. if (FalseAlmCnt->Cnt_Cck_fail > 1000)
  757. CurCCK_CCAThres = 0x83;
  758. else
  759. CurCCK_CCAThres = 0x40;
  760. }
  761. } else {
  762. if (FalseAlmCnt->Cnt_Cck_fail > 1000)
  763. CurCCK_CCAThres = 0x83;
  764. else
  765. CurCCK_CCAThres = 0x40;
  766. }
  767. ODM_Write_CCK_CCA_Thres23a(pDM_Odm, CurCCK_CCAThres);
  768. }
  769. void ODM_Write_CCK_CCA_Thres23a(struct dm_odm_t *pDM_Odm, u8 CurCCK_CCAThres)
  770. {
  771. struct dig_t *pDM_DigTable = &pDM_Odm->DM_DigTable;
  772. if (pDM_DigTable->CurCCK_CCAThres != CurCCK_CCAThres)
  773. rtl8723au_write8(pDM_Odm->Adapter, ODM_REG(CCK_CCA, pDM_Odm),
  774. CurCCK_CCAThres);
  775. pDM_DigTable->PreCCK_CCAThres = pDM_DigTable->CurCCK_CCAThres;
  776. pDM_DigTable->CurCCK_CCAThres = CurCCK_CCAThres;
  777. }
  778. /* 3 ============================================================ */
  779. /* 3 BB Power Save */
  780. /* 3 ============================================================ */
  781. void odm23a_DynBBPSInit(struct dm_odm_t *pDM_Odm)
  782. {
  783. struct dynamic_pwr_sav *pDM_PSTable = &pDM_Odm->DM_PSTable;
  784. pDM_PSTable->PreCCAState = CCA_MAX;
  785. pDM_PSTable->CurCCAState = CCA_MAX;
  786. pDM_PSTable->PreRFState = RF_MAX;
  787. pDM_PSTable->CurRFState = RF_MAX;
  788. pDM_PSTable->Rssi_val_min = 0;
  789. pDM_PSTable->initialize = 0;
  790. }
  791. void odm_DynamicBBPowerSaving23a(struct dm_odm_t *pDM_Odm)
  792. {
  793. return;
  794. }
  795. void ODM_RF_Saving23a(struct dm_odm_t *pDM_Odm, u8 bForceInNormal)
  796. {
  797. struct dynamic_pwr_sav *pDM_PSTable = &pDM_Odm->DM_PSTable;
  798. struct rtw_adapter *adapter = pDM_Odm->Adapter;
  799. u32 val32;
  800. u8 Rssi_Up_bound = 30;
  801. u8 Rssi_Low_bound = 25;
  802. if (pDM_PSTable->initialize == 0) {
  803. pDM_PSTable->Reg874 =
  804. rtl8723au_read32(adapter, 0x874) & 0x1CC000;
  805. pDM_PSTable->RegC70 =
  806. rtl8723au_read32(adapter, 0xc70) & BIT(3);
  807. pDM_PSTable->Reg85C =
  808. rtl8723au_read32(adapter, 0x85c) & 0xFF000000;
  809. pDM_PSTable->RegA74 = rtl8723au_read32(adapter, 0xa74) & 0xF000;
  810. pDM_PSTable->initialize = 1;
  811. }
  812. if (!bForceInNormal) {
  813. if (pDM_Odm->RSSI_Min != 0xFF) {
  814. if (pDM_PSTable->PreRFState == RF_Normal) {
  815. if (pDM_Odm->RSSI_Min >= Rssi_Up_bound)
  816. pDM_PSTable->CurRFState = RF_Save;
  817. else
  818. pDM_PSTable->CurRFState = RF_Normal;
  819. } else {
  820. if (pDM_Odm->RSSI_Min <= Rssi_Low_bound)
  821. pDM_PSTable->CurRFState = RF_Normal;
  822. else
  823. pDM_PSTable->CurRFState = RF_Save;
  824. }
  825. } else {
  826. pDM_PSTable->CurRFState = RF_MAX;
  827. }
  828. } else {
  829. pDM_PSTable->CurRFState = RF_Normal;
  830. }
  831. if (pDM_PSTable->PreRFState != pDM_PSTable->CurRFState) {
  832. if (pDM_PSTable->CurRFState == RF_Save) {
  833. /* <tynli_note> 8723 RSSI report will be wrong.
  834. * Set 0x874[5]= 1 when enter BB power saving mode. */
  835. /* Suggested by SD3 Yu-Nan. 2011.01.20. */
  836. /* Reg874[5]= 1b'1 */
  837. if (pDM_Odm->SupportICType == ODM_RTL8723A) {
  838. val32 = rtl8723au_read32(adapter, 0x874);
  839. val32 |= BIT(5);
  840. rtl8723au_write32(adapter, 0x874, val32);
  841. }
  842. /* Reg874[20:18]= 3'b010 */
  843. val32 = rtl8723au_read32(adapter, 0x874);
  844. val32 &= ~(BIT(18) | BIT(20));
  845. val32 |= BIT(19);
  846. rtl8723au_write32(adapter, 0x874, val32);
  847. /* RegC70[3]= 1'b0 */
  848. val32 = rtl8723au_read32(adapter, 0xc70);
  849. val32 &= ~BIT(3);
  850. rtl8723au_write32(adapter, 0xc70, val32);
  851. /* Reg85C[31:24]= 0x63 */
  852. val32 = rtl8723au_read32(adapter, 0x85c);
  853. val32 &= 0x00ffffff;
  854. val32 |= 0x63000000;
  855. rtl8723au_write32(adapter, 0x85c, val32);
  856. /* Reg874[15:14]= 2'b10 */
  857. val32 = rtl8723au_read32(adapter, 0x874);
  858. val32 &= ~BIT(14);
  859. val32 |= BIT(15);
  860. rtl8723au_write32(adapter, 0x874, val32);
  861. /* RegA75[7:4]= 0x3 */
  862. val32 = rtl8723au_read32(adapter, 0xa74);
  863. val32 &= ~(BIT(14) | BIT(15));
  864. val32 |= (BIT(12) | BIT(13));
  865. rtl8723au_write32(adapter, 0xa74, val32);
  866. /* Reg818[28]= 1'b0 */
  867. val32 = rtl8723au_read32(adapter, 0x818);
  868. val32 &= ~BIT(28);
  869. rtl8723au_write32(adapter, 0x818, val32);
  870. /* Reg818[28]= 1'b1 */
  871. val32 = rtl8723au_read32(adapter, 0x818);
  872. val32 |= BIT(28);
  873. rtl8723au_write32(adapter, 0x818, val32);
  874. } else {
  875. val32 = rtl8723au_read32(adapter, 0x874);
  876. val32 |= pDM_PSTable->Reg874;
  877. rtl8723au_write32(adapter, 0x874, val32);
  878. val32 = rtl8723au_read32(adapter, 0xc70);
  879. val32 |= pDM_PSTable->RegC70;
  880. rtl8723au_write32(adapter, 0xc70, val32);
  881. val32 = rtl8723au_read32(adapter, 0x85c);
  882. val32 |= pDM_PSTable->Reg85C;
  883. rtl8723au_write32(adapter, 0x85c, val32);
  884. val32 = rtl8723au_read32(adapter, 0xa74);
  885. val32 |= pDM_PSTable->RegA74;
  886. rtl8723au_write32(adapter, 0xa74, val32);
  887. val32 = rtl8723au_read32(adapter, 0x818);
  888. val32 &= ~BIT(28);
  889. rtl8723au_write32(adapter, 0x818, val32);
  890. /* Reg874[5]= 1b'0 */
  891. if (pDM_Odm->SupportICType == ODM_RTL8723A) {
  892. val32 = rtl8723au_read32(adapter, 0x874);
  893. val32 &= ~BIT(5);
  894. rtl8723au_write32(adapter, 0x874, val32);
  895. }
  896. }
  897. pDM_PSTable->PreRFState = pDM_PSTable->CurRFState;
  898. }
  899. }
  900. /* 3 ============================================================ */
  901. /* 3 RATR MASK */
  902. /* 3 ============================================================ */
  903. /* 3 ============================================================ */
  904. /* 3 Rate Adaptive */
  905. /* 3 ============================================================ */
  906. void odm_RateAdaptiveMaskInit23a(struct dm_odm_t *pDM_Odm)
  907. {
  908. struct odm_rate_adapt *pOdmRA = &pDM_Odm->RateAdaptive;
  909. pOdmRA->Type = DM_Type_ByDriver;
  910. pOdmRA->RATRState = DM_RATR_STA_INIT;
  911. pOdmRA->HighRSSIThresh = 50;
  912. pOdmRA->LowRSSIThresh = 20;
  913. }
  914. u32 ODM_Get_Rate_Bitmap23a(struct hal_data_8723a *pHalData, u32 macid,
  915. u32 ra_mask, u8 rssi_level)
  916. {
  917. struct dm_odm_t *pDM_Odm = &pHalData->odmpriv;
  918. struct sta_info *pEntry;
  919. u32 rate_bitmap = 0x0fffffff;
  920. u8 WirelessMode;
  921. pEntry = pDM_Odm->pODM_StaInfo[macid];
  922. if (!pEntry)
  923. return ra_mask;
  924. WirelessMode = pEntry->wireless_mode;
  925. switch (WirelessMode) {
  926. case ODM_WM_B:
  927. if (ra_mask & 0x0000000c) /* 11M or 5.5M enable */
  928. rate_bitmap = 0x0000000d;
  929. else
  930. rate_bitmap = 0x0000000f;
  931. break;
  932. case (ODM_WM_A|ODM_WM_G):
  933. if (rssi_level == DM_RATR_STA_HIGH)
  934. rate_bitmap = 0x00000f00;
  935. else
  936. rate_bitmap = 0x00000ff0;
  937. break;
  938. case (ODM_WM_B|ODM_WM_G):
  939. if (rssi_level == DM_RATR_STA_HIGH)
  940. rate_bitmap = 0x00000f00;
  941. else if (rssi_level == DM_RATR_STA_MIDDLE)
  942. rate_bitmap = 0x00000ff0;
  943. else
  944. rate_bitmap = 0x00000ff5;
  945. break;
  946. case (ODM_WM_B|ODM_WM_G|ODM_WM_N24G):
  947. case (ODM_WM_A|ODM_WM_B|ODM_WM_G|ODM_WM_N24G):
  948. if (pHalData->rf_type == RF_1T2R ||
  949. pHalData->rf_type == RF_1T1R) {
  950. if (rssi_level == DM_RATR_STA_HIGH) {
  951. rate_bitmap = 0x000f0000;
  952. } else if (rssi_level == DM_RATR_STA_MIDDLE) {
  953. rate_bitmap = 0x000ff000;
  954. } else {
  955. if (pHalData->CurrentChannelBW ==
  956. HT_CHANNEL_WIDTH_40)
  957. rate_bitmap = 0x000ff015;
  958. else
  959. rate_bitmap = 0x000ff005;
  960. }
  961. } else {
  962. if (rssi_level == DM_RATR_STA_HIGH) {
  963. rate_bitmap = 0x0f8f0000;
  964. } else if (rssi_level == DM_RATR_STA_MIDDLE) {
  965. rate_bitmap = 0x0f8ff000;
  966. } else {
  967. if (pHalData->CurrentChannelBW ==
  968. HT_CHANNEL_WIDTH_40)
  969. rate_bitmap = 0x0f8ff015;
  970. else
  971. rate_bitmap = 0x0f8ff005;
  972. }
  973. }
  974. break;
  975. default:
  976. /* case WIRELESS_11_24N: */
  977. /* case WIRELESS_11_5N: */
  978. if (pHalData->rf_type == RF_1T2R)
  979. rate_bitmap = 0x000fffff;
  980. else
  981. rate_bitmap = 0x0fffffff;
  982. break;
  983. }
  984. ODM_RT_TRACE(pDM_Odm, ODM_COMP_RA_MASK, ODM_DBG_LOUD,
  985. (" ==> rssi_level:0x%02x, WirelessMode:0x%02x, rate_bitmap:0x%08x \n",
  986. rssi_level, WirelessMode, rate_bitmap));
  987. return rate_bitmap;
  988. }
  989. /*-----------------------------------------------------------------------------
  990. * Function: odm_RefreshRateAdaptiveMask()
  991. *
  992. * Overview: Update rate table mask according to rssi
  993. *
  994. * Input: NONE
  995. *
  996. * Output: NONE
  997. *
  998. * Return: NONE
  999. *
  1000. * Revised History:
  1001. *When Who Remark
  1002. *05/27/2009 hpfan Create Version 0.
  1003. *
  1004. *---------------------------------------------------------------------------*/
  1005. static void odm_RefreshRateAdaptiveMask(struct dm_odm_t *pDM_Odm)
  1006. {
  1007. struct rtw_adapter *pAdapter = pDM_Odm->Adapter;
  1008. u32 smoothed;
  1009. u8 i;
  1010. if (pAdapter->bDriverStopped) {
  1011. ODM_RT_TRACE(pDM_Odm, ODM_COMP_RA_MASK, ODM_DBG_TRACE,
  1012. ("<---- %s: driver is going to unload\n",
  1013. __func__));
  1014. return;
  1015. }
  1016. for (i = 0; i < ODM_ASSOCIATE_ENTRY_NUM; i++) {
  1017. struct sta_info *pstat = pDM_Odm->pODM_StaInfo[i];
  1018. if (pstat) {
  1019. smoothed = pstat->rssi_stat.UndecoratedSmoothedPWDB;
  1020. if (ODM_RAStateCheck23a(pDM_Odm, smoothed, false,
  1021. &pstat->rssi_level)) {
  1022. ODM_RT_TRACE(pDM_Odm, ODM_COMP_RA_MASK,
  1023. ODM_DBG_LOUD,
  1024. ("RSSI:%d, RSSI_LEVEL:%d\n",
  1025. smoothed,
  1026. pstat->rssi_level));
  1027. rtw_hal_update_ra_mask23a(pstat,
  1028. pstat->rssi_level);
  1029. }
  1030. }
  1031. }
  1032. }
  1033. /* Return Value: bool */
  1034. /* - true: RATRState is changed. */
  1035. bool ODM_RAStateCheck23a(struct dm_odm_t *pDM_Odm, s32 RSSI, bool bForceUpdate,
  1036. u8 *pRATRState)
  1037. {
  1038. struct odm_rate_adapt *pRA = &pDM_Odm->RateAdaptive;
  1039. const u8 GoUpGap = 5;
  1040. u8 HighRSSIThreshForRA = pRA->HighRSSIThresh;
  1041. u8 LowRSSIThreshForRA = pRA->LowRSSIThresh;
  1042. u8 RATRState;
  1043. /* Threshold Adjustment: */
  1044. /* when RSSI state trends to go up one or two levels, make sure RSSI is high enough. */
  1045. /* Here GoUpGap is added to solve the boundary's level alternation issue. */
  1046. switch (*pRATRState) {
  1047. case DM_RATR_STA_INIT:
  1048. case DM_RATR_STA_HIGH:
  1049. break;
  1050. case DM_RATR_STA_MIDDLE:
  1051. HighRSSIThreshForRA += GoUpGap;
  1052. break;
  1053. case DM_RATR_STA_LOW:
  1054. HighRSSIThreshForRA += GoUpGap;
  1055. LowRSSIThreshForRA += GoUpGap;
  1056. break;
  1057. default:
  1058. ODM_RT_ASSERT(pDM_Odm, false, ("wrong rssi level setting %d !",
  1059. *pRATRState));
  1060. break;
  1061. }
  1062. /* Decide RATRState by RSSI. */
  1063. if (RSSI > HighRSSIThreshForRA)
  1064. RATRState = DM_RATR_STA_HIGH;
  1065. else if (RSSI > LowRSSIThreshForRA)
  1066. RATRState = DM_RATR_STA_MIDDLE;
  1067. else
  1068. RATRState = DM_RATR_STA_LOW;
  1069. if (*pRATRState != RATRState || bForceUpdate) {
  1070. ODM_RT_TRACE(pDM_Odm, ODM_COMP_RA_MASK, ODM_DBG_LOUD,
  1071. ("RSSI Level %d -> %d\n", *pRATRState, RATRState));
  1072. *pRATRState = RATRState;
  1073. return true;
  1074. }
  1075. return false;
  1076. }
  1077. /* 3 ============================================================ */
  1078. /* 3 Dynamic Tx Power */
  1079. /* 3 ============================================================ */
  1080. void odm_DynamicTxPower23aInit(struct dm_odm_t *pDM_Odm)
  1081. {
  1082. struct rtw_adapter *Adapter = pDM_Odm->Adapter;
  1083. struct hal_data_8723a *pHalData = GET_HAL_DATA(Adapter);
  1084. struct dm_priv *pdmpriv = &pHalData->dmpriv;
  1085. /*
  1086. * This is never changed, so we should be able to clean up the
  1087. * code checking for different values in rtl8723a_rf6052.c
  1088. */
  1089. pdmpriv->DynamicTxHighPowerLvl = TxHighPwrLevel_Normal;
  1090. }
  1091. static void
  1092. FindMinimumRSSI(struct rtw_adapter *pAdapter)
  1093. {
  1094. struct hal_data_8723a *pHalData = GET_HAL_DATA(pAdapter);
  1095. struct dm_priv *pdmpriv = &pHalData->dmpriv;
  1096. struct dm_odm_t *pDM_Odm = &pHalData->odmpriv;
  1097. /* 1 1.Determine the minimum RSSI */
  1098. if (!pDM_Odm->bLinked && !pdmpriv->EntryMinUndecoratedSmoothedPWDB)
  1099. pdmpriv->MinUndecoratedPWDBForDM = 0;
  1100. else
  1101. pdmpriv->MinUndecoratedPWDBForDM =
  1102. pdmpriv->EntryMinUndecoratedSmoothedPWDB;
  1103. }
  1104. static void odm_RSSIMonitorCheck(struct dm_odm_t *pDM_Odm)
  1105. {
  1106. struct rtw_adapter *Adapter = pDM_Odm->Adapter;
  1107. struct hal_data_8723a *pHalData = GET_HAL_DATA(Adapter);
  1108. struct dm_priv *pdmpriv = &pHalData->dmpriv;
  1109. int i;
  1110. int MaxDB = 0, MinDB = 0xff;
  1111. u8 sta_cnt = 0;
  1112. u32 tmpdb;
  1113. u32 PWDB_rssi[NUM_STA] = {0};/* 0~15]:MACID, [16~31]:PWDB_rssi */
  1114. struct sta_info *psta;
  1115. if (!pDM_Odm->bLinked)
  1116. return;
  1117. for (i = 0; i < ODM_ASSOCIATE_ENTRY_NUM; i++) {
  1118. psta = pDM_Odm->pODM_StaInfo[i];
  1119. if (psta) {
  1120. if (psta->rssi_stat.UndecoratedSmoothedPWDB < MinDB)
  1121. MinDB = psta->rssi_stat.UndecoratedSmoothedPWDB;
  1122. if (psta->rssi_stat.UndecoratedSmoothedPWDB > MaxDB)
  1123. MaxDB = psta->rssi_stat.UndecoratedSmoothedPWDB;
  1124. if (psta->rssi_stat.UndecoratedSmoothedPWDB != -1) {
  1125. tmpdb = psta->rssi_stat.UndecoratedSmoothedPWDB;
  1126. PWDB_rssi[sta_cnt++] = psta->mac_id |
  1127. (tmpdb << 16);
  1128. }
  1129. }
  1130. }
  1131. for (i = 0; i < sta_cnt; i++) {
  1132. if (PWDB_rssi[i] != (0))
  1133. rtl8723a_set_rssi_cmd(Adapter, (u8 *)&PWDB_rssi[i]);
  1134. }
  1135. pdmpriv->EntryMaxUndecoratedSmoothedPWDB = MaxDB;
  1136. if (MinDB != 0xff) /* If associated entry is found */
  1137. pdmpriv->EntryMinUndecoratedSmoothedPWDB = MinDB;
  1138. else
  1139. pdmpriv->EntryMinUndecoratedSmoothedPWDB = 0;
  1140. FindMinimumRSSI(Adapter);/* get pdmpriv->MinUndecoratedPWDBForDM */
  1141. ODM_CmnInfoUpdate23a(&pHalData->odmpriv, ODM_CMNINFO_RSSI_MIN,
  1142. pdmpriv->MinUndecoratedPWDBForDM);
  1143. }
  1144. /* endif */
  1145. /* 3 ============================================================ */
  1146. /* 3 Tx Power Tracking */
  1147. /* 3 ============================================================ */
  1148. static void odm_TXPowerTrackingInit(struct dm_odm_t *pDM_Odm)
  1149. {
  1150. struct rtw_adapter *Adapter = pDM_Odm->Adapter;
  1151. struct hal_data_8723a *pHalData = GET_HAL_DATA(Adapter);
  1152. struct dm_priv *pdmpriv = &pHalData->dmpriv;
  1153. pdmpriv->bTXPowerTracking = true;
  1154. pdmpriv->TXPowercount = 0;
  1155. pdmpriv->bTXPowerTrackingInit = false;
  1156. pdmpriv->TxPowerTrackControl = true;
  1157. MSG_8723A("pdmpriv->TxPowerTrackControl = %d\n",
  1158. pdmpriv->TxPowerTrackControl);
  1159. pDM_Odm->RFCalibrateInfo.TxPowerTrackControl = true;
  1160. }
  1161. /* EDCA Turbo */
  1162. static void ODM_EdcaTurboInit23a(struct dm_odm_t *pDM_Odm)
  1163. {
  1164. struct rtw_adapter *Adapter = pDM_Odm->Adapter;
  1165. pDM_Odm->DM_EDCA_Table.bCurrentTurboEDCA = false;
  1166. Adapter->recvpriv.bIsAnyNonBEPkts = false;
  1167. ODM_RT_TRACE(pDM_Odm, ODM_COMP_EDCA_TURBO, ODM_DBG_LOUD,
  1168. ("Orginial VO PARAM: 0x%x\n",
  1169. rtl8723au_read32(Adapter, ODM_EDCA_VO_PARAM)));
  1170. ODM_RT_TRACE(pDM_Odm, ODM_COMP_EDCA_TURBO, ODM_DBG_LOUD,
  1171. ("Orginial VI PARAM: 0x%x\n",
  1172. rtl8723au_read32(Adapter, ODM_EDCA_VI_PARAM)));
  1173. ODM_RT_TRACE(pDM_Odm, ODM_COMP_EDCA_TURBO, ODM_DBG_LOUD,
  1174. ("Orginial BE PARAM: 0x%x\n",
  1175. rtl8723au_read32(Adapter, ODM_EDCA_BE_PARAM)));
  1176. ODM_RT_TRACE(pDM_Odm, ODM_COMP_EDCA_TURBO, ODM_DBG_LOUD,
  1177. ("Orginial BK PARAM: 0x%x\n",
  1178. rtl8723au_read32(Adapter, ODM_EDCA_BK_PARAM)));
  1179. }
  1180. static void odm_EdcaTurboCheck23a(struct dm_odm_t *pDM_Odm)
  1181. {
  1182. struct rtw_adapter *Adapter = pDM_Odm->Adapter;
  1183. struct hal_data_8723a *pHalData = GET_HAL_DATA(Adapter);
  1184. struct xmit_priv *pxmitpriv = &Adapter->xmitpriv;
  1185. struct recv_priv *precvpriv = &Adapter->recvpriv;
  1186. struct registry_priv *pregpriv = &Adapter->registrypriv;
  1187. struct mlme_ext_priv *pmlmeext = &Adapter->mlmeextpriv;
  1188. struct mlme_ext_info *pmlmeinfo = &pmlmeext->mlmext_info;
  1189. u32 trafficIndex;
  1190. u32 edca_param;
  1191. u64 cur_tx_bytes;
  1192. u64 cur_rx_bytes;
  1193. /* For AP/ADSL use struct rtl8723a_priv * */
  1194. /* For CE/NIC use struct rtw_adapter * */
  1195. /*
  1196. * 2011/09/29 MH In HW integration first stage, we provide 4
  1197. * different handle to operate at the same time. In the stage2/3,
  1198. * we need to prive universal interface and merge all HW dynamic
  1199. * mechanism.
  1200. */
  1201. if ((pregpriv->wifi_spec == 1))/* (pmlmeinfo->HT_enable == 0)) */
  1202. goto dm_CheckEdcaTurbo_EXIT;
  1203. if (pmlmeinfo->assoc_AP_vendor >= HT_IOT_PEER_MAX)
  1204. goto dm_CheckEdcaTurbo_EXIT;
  1205. if (rtl8723a_BT_disable_EDCA_turbo(Adapter))
  1206. goto dm_CheckEdcaTurbo_EXIT;
  1207. /* Check if the status needs to be changed. */
  1208. if (!precvpriv->bIsAnyNonBEPkts) {
  1209. cur_tx_bytes = pxmitpriv->tx_bytes - pxmitpriv->last_tx_bytes;
  1210. cur_rx_bytes = precvpriv->rx_bytes - precvpriv->last_rx_bytes;
  1211. /* traffic, TX or RX */
  1212. if ((pmlmeinfo->assoc_AP_vendor == HT_IOT_PEER_RALINK) ||
  1213. (pmlmeinfo->assoc_AP_vendor == HT_IOT_PEER_ATHEROS)) {
  1214. if (cur_tx_bytes > (cur_rx_bytes << 2)) {
  1215. /* Uplink TP is present. */
  1216. trafficIndex = UP_LINK;
  1217. } else { /* Balance TP is present. */
  1218. trafficIndex = DOWN_LINK;
  1219. }
  1220. } else {
  1221. if (cur_rx_bytes > (cur_tx_bytes << 2)) {
  1222. /* Downlink TP is present. */
  1223. trafficIndex = DOWN_LINK;
  1224. } else { /* Balance TP is present. */
  1225. trafficIndex = UP_LINK;
  1226. }
  1227. }
  1228. if ((pDM_Odm->DM_EDCA_Table.prv_traffic_idx != trafficIndex) ||
  1229. (!pDM_Odm->DM_EDCA_Table.bCurrentTurboEDCA)) {
  1230. if ((pmlmeinfo->assoc_AP_vendor == HT_IOT_PEER_CISCO) &&
  1231. (pmlmeext->cur_wireless_mode & WIRELESS_11_24N))
  1232. edca_param = EDCAParam[pmlmeinfo->assoc_AP_vendor][trafficIndex];
  1233. else
  1234. edca_param = EDCAParam[HT_IOT_PEER_UNKNOWN][trafficIndex];
  1235. rtl8723au_write32(Adapter, REG_EDCA_BE_PARAM,
  1236. edca_param);
  1237. pDM_Odm->DM_EDCA_Table.prv_traffic_idx = trafficIndex;
  1238. }
  1239. pDM_Odm->DM_EDCA_Table.bCurrentTurboEDCA = true;
  1240. } else {
  1241. /* Turn Off EDCA turbo here. */
  1242. /* Restore original EDCA according to the declaration of AP. */
  1243. if (pDM_Odm->DM_EDCA_Table.bCurrentTurboEDCA) {
  1244. rtl8723au_write32(Adapter, REG_EDCA_BE_PARAM,
  1245. pHalData->AcParam_BE);
  1246. pDM_Odm->DM_EDCA_Table.bCurrentTurboEDCA = false;
  1247. }
  1248. }
  1249. dm_CheckEdcaTurbo_EXIT:
  1250. /* Set variables for next time. */
  1251. precvpriv->bIsAnyNonBEPkts = false;
  1252. pxmitpriv->last_tx_bytes = pxmitpriv->tx_bytes;
  1253. precvpriv->last_rx_bytes = precvpriv->rx_bytes;
  1254. }
  1255. u32 GetPSDData(struct dm_odm_t *pDM_Odm, unsigned int point,
  1256. u8 initial_gain_psd)
  1257. {
  1258. struct rtw_adapter *adapter = pDM_Odm->Adapter;
  1259. u32 psd_report, val32;
  1260. /* Set DCO frequency index, offset = (40MHz/SamplePts)*point */
  1261. val32 = rtl8723au_read32(adapter, 0x808);
  1262. val32 &= ~0x3ff;
  1263. val32 |= (point & 0x3ff);
  1264. rtl8723au_write32(adapter, 0x808, val32);
  1265. /* Start PSD calculation, Reg808[22]= 0->1 */
  1266. val32 = rtl8723au_read32(adapter, 0x808);
  1267. val32 |= BIT(22);
  1268. rtl8723au_write32(adapter, 0x808, val32);
  1269. /* Need to wait for HW PSD report */
  1270. udelay(30);
  1271. val32 = rtl8723au_read32(adapter, 0x808);
  1272. val32 &= ~BIT(22);
  1273. rtl8723au_write32(adapter, 0x808, val32);
  1274. /* Read PSD report, Reg8B4[15:0] */
  1275. psd_report = rtl8723au_read32(adapter, 0x8B4) & 0x0000FFFF;
  1276. psd_report = (u32)(ConvertTo_dB23a(psd_report)) +
  1277. (u32)(initial_gain_psd-0x1c);
  1278. return psd_report;
  1279. }
  1280. u32 ConvertTo_dB23a(u32 Value)
  1281. {
  1282. u8 i;
  1283. u8 j;
  1284. u32 dB;
  1285. Value = Value & 0xFFFF;
  1286. for (i = 0; i < 8; i++) {
  1287. if (Value <= dB_Invert_Table[i][11])
  1288. break;
  1289. }
  1290. if (i >= 8)
  1291. return 96; /* maximum 96 dB */
  1292. for (j = 0; j < 12; j++) {
  1293. if (Value <= dB_Invert_Table[i][j])
  1294. break;
  1295. }
  1296. dB = i*12 + j + 1;
  1297. return dB;
  1298. }
  1299. /* */
  1300. /* Description: */
  1301. /* Set Single/Dual Antenna default setting for products that do not
  1302. * do detection in advance. */
  1303. /* */
  1304. /* Added by Joseph, 2012.03.22 */
  1305. /* */
  1306. void ODM_SingleDualAntennaDefaultSetting(struct dm_odm_t *pDM_Odm)
  1307. {
  1308. struct sw_ant_sw *pDM_SWAT_Table = &pDM_Odm->DM_SWAT_Table;
  1309. pDM_SWAT_Table->ANTA_ON = true;
  1310. pDM_SWAT_Table->ANTB_ON = true;
  1311. }
  1312. /* 2 8723A ANT DETECT */
  1313. static void odm_PHY_SaveAFERegisters(struct dm_odm_t *pDM_Odm, u32 *AFEReg,
  1314. u32 *AFEBackup, u32 RegisterNum)
  1315. {
  1316. u32 i;
  1317. for (i = 0 ; i < RegisterNum ; i++)
  1318. AFEBackup[i] = rtl8723au_read32(pDM_Odm->Adapter, AFEReg[i]);
  1319. }
  1320. static void odm_PHY_ReloadAFERegisters(struct dm_odm_t *pDM_Odm, u32 *AFEReg,
  1321. u32 *AFEBackup, u32 RegiesterNum)
  1322. {
  1323. u32 i;
  1324. for (i = 0 ; i < RegiesterNum; i++)
  1325. rtl8723au_write32(pDM_Odm->Adapter, AFEReg[i], AFEBackup[i]);
  1326. }
  1327. /* 2 8723A ANT DETECT */
  1328. /* Description: */
  1329. /* Implement IQK single tone for RF DPK loopback and BB PSD scanning. */
  1330. /* This function is cooperated with BB team Neil. */
  1331. bool ODM_SingleDualAntennaDetection(struct dm_odm_t *pDM_Odm, u8 mode)
  1332. {
  1333. struct sw_ant_sw *pDM_SWAT_Table = &pDM_Odm->DM_SWAT_Table;
  1334. struct rtw_adapter *adapter = pDM_Odm->Adapter;
  1335. u32 CurrentChannel, RfLoopReg;
  1336. u8 n;
  1337. u32 Reg88c, Regc08, Reg874, Regc50, val32;
  1338. u8 initial_gain = 0x5a;
  1339. u32 PSD_report_tmp;
  1340. u32 AntA_report = 0x0, AntB_report = 0x0, AntO_report = 0x0;
  1341. bool bResult = true;
  1342. u32 AFE_Backup[16];
  1343. u32 AFE_REG_8723A[16] = {
  1344. rRx_Wait_CCA, rTx_CCK_RFON,
  1345. rTx_CCK_BBON, rTx_OFDM_RFON,
  1346. rTx_OFDM_BBON, rTx_To_Rx,
  1347. rTx_To_Tx, rRx_CCK,
  1348. rRx_OFDM, rRx_Wait_RIFS,
  1349. rRx_TO_Rx, rStandby,
  1350. rSleep, rPMPD_ANAEN,
  1351. rFPGA0_XCD_SwitchControl, rBlue_Tooth};
  1352. if (!(pDM_Odm->SupportICType & ODM_RTL8723A))
  1353. return bResult;
  1354. if (!(pDM_Odm->SupportAbility&ODM_BB_ANT_DIV))
  1355. return bResult;
  1356. /* 1 Backup Current RF/BB Settings */
  1357. CurrentChannel = ODM_GetRFReg(pDM_Odm, RF_PATH_A, ODM_CHANNEL,
  1358. bRFRegOffsetMask);
  1359. RfLoopReg = ODM_GetRFReg(pDM_Odm, RF_PATH_A, 0x00, bRFRegOffsetMask);
  1360. /* change to Antenna A */
  1361. val32 = rtl8723au_read32(adapter, rFPGA0_XA_RFInterfaceOE);
  1362. val32 &= ~0x300;
  1363. val32 |= 0x100; /* Enable antenna A */
  1364. rtl8723au_write32(adapter, rFPGA0_XA_RFInterfaceOE, val32);
  1365. /* Step 1: USE IQK to transmitter single tone */
  1366. udelay(10);
  1367. /* Store A Path Register 88c, c08, 874, c50 */
  1368. Reg88c = rtl8723au_read32(adapter, rFPGA0_AnalogParameter4);
  1369. Regc08 = rtl8723au_read32(adapter, rOFDM0_TRMuxPar);
  1370. Reg874 = rtl8723au_read32(adapter, rFPGA0_XCD_RFInterfaceSW);
  1371. Regc50 = rtl8723au_read32(adapter, rOFDM0_XAAGCCore1);
  1372. /* Store AFE Registers */
  1373. odm_PHY_SaveAFERegisters(pDM_Odm, AFE_REG_8723A, AFE_Backup, 16);
  1374. /* Set PSD 128 pts */
  1375. val32 = rtl8723au_read32(adapter, rFPGA0_PSDFunction);
  1376. val32 &= ~(BIT(14) | BIT(15));
  1377. rtl8723au_write32(adapter, rFPGA0_PSDFunction, val32);
  1378. /* To SET CH1 to do */
  1379. ODM_SetRFReg(pDM_Odm, RF_PATH_A, ODM_CHANNEL, bRFRegOffsetMask, 0x01);
  1380. /* AFE all on step */
  1381. rtl8723au_write32(adapter, rRx_Wait_CCA, 0x6FDB25A4);
  1382. rtl8723au_write32(adapter, rTx_CCK_RFON, 0x6FDB25A4);
  1383. rtl8723au_write32(adapter, rTx_CCK_BBON, 0x6FDB25A4);
  1384. rtl8723au_write32(adapter, rTx_OFDM_RFON, 0x6FDB25A4);
  1385. rtl8723au_write32(adapter, rTx_OFDM_BBON, 0x6FDB25A4);
  1386. rtl8723au_write32(adapter, rTx_To_Rx, 0x6FDB25A4);
  1387. rtl8723au_write32(adapter, rTx_To_Tx, 0x6FDB25A4);
  1388. rtl8723au_write32(adapter, rRx_CCK, 0x6FDB25A4);
  1389. rtl8723au_write32(adapter, rRx_OFDM, 0x6FDB25A4);
  1390. rtl8723au_write32(adapter, rRx_Wait_RIFS, 0x6FDB25A4);
  1391. rtl8723au_write32(adapter, rRx_TO_Rx, 0x6FDB25A4);
  1392. rtl8723au_write32(adapter, rStandby, 0x6FDB25A4);
  1393. rtl8723au_write32(adapter, rSleep, 0x6FDB25A4);
  1394. rtl8723au_write32(adapter, rPMPD_ANAEN, 0x6FDB25A4);
  1395. rtl8723au_write32(adapter, rFPGA0_XCD_SwitchControl, 0x6FDB25A4);
  1396. rtl8723au_write32(adapter, rBlue_Tooth, 0x6FDB25A4);
  1397. /* 3 wire Disable */
  1398. rtl8723au_write32(adapter, rFPGA0_AnalogParameter4, 0xCCF000C0);
  1399. /* BB IQK Setting */
  1400. rtl8723au_write32(adapter, rOFDM0_TRMuxPar, 0x000800E4);
  1401. rtl8723au_write32(adapter, rFPGA0_XCD_RFInterfaceSW, 0x22208000);
  1402. /* IQK setting tone@ 4.34Mhz */
  1403. rtl8723au_write32(adapter, rTx_IQK_Tone_A, 0x10008C1C);
  1404. rtl8723au_write32(adapter, rTx_IQK, 0x01007c00);
  1405. /* Page B init */
  1406. rtl8723au_write32(adapter, rConfig_AntA, 0x00080000);
  1407. rtl8723au_write32(adapter, rConfig_AntA, 0x0f600000);
  1408. rtl8723au_write32(adapter, rRx_IQK, 0x01004800);
  1409. rtl8723au_write32(adapter, rRx_IQK_Tone_A, 0x10008c1f);
  1410. rtl8723au_write32(adapter, rTx_IQK_PI_A, 0x82150008);
  1411. rtl8723au_write32(adapter, rRx_IQK_PI_A, 0x28150008);
  1412. rtl8723au_write32(adapter, rIQK_AGC_Rsp, 0x001028d0);
  1413. /* RF loop Setting */
  1414. ODM_SetRFReg(pDM_Odm, RF_PATH_A, 0x0, 0xFFFFF, 0x50008);
  1415. /* IQK Single tone start */
  1416. rtl8723au_write32(adapter, rFPGA0_IQK, 0x80800000);
  1417. rtl8723au_write32(adapter, rIQK_AGC_Pts, 0xf8000000);
  1418. udelay(1000);
  1419. PSD_report_tmp = 0x0;
  1420. for (n = 0; n < 2; n++) {
  1421. PSD_report_tmp = GetPSDData(pDM_Odm, 14, initial_gain);
  1422. if (PSD_report_tmp > AntA_report)
  1423. AntA_report = PSD_report_tmp;
  1424. }
  1425. PSD_report_tmp = 0x0;
  1426. val32 = rtl8723au_read32(adapter, rFPGA0_XA_RFInterfaceOE);
  1427. val32 &= ~0x300;
  1428. val32 |= 0x200; /* Enable antenna B */
  1429. rtl8723au_write32(adapter, rFPGA0_XA_RFInterfaceOE, val32);
  1430. udelay(10);
  1431. for (n = 0; n < 2; n++) {
  1432. PSD_report_tmp = GetPSDData(pDM_Odm, 14, initial_gain);
  1433. if (PSD_report_tmp > AntB_report)
  1434. AntB_report = PSD_report_tmp;
  1435. }
  1436. /* change to open case */
  1437. /* change to Ant A and B all open case */
  1438. val32 = rtl8723au_read32(adapter, rFPGA0_XA_RFInterfaceOE);
  1439. val32 &= ~0x300;
  1440. rtl8723au_write32(adapter, rFPGA0_XA_RFInterfaceOE, val32);
  1441. udelay(10);
  1442. for (n = 0; n < 2; n++) {
  1443. PSD_report_tmp = GetPSDData(pDM_Odm, 14, initial_gain);
  1444. if (PSD_report_tmp > AntO_report)
  1445. AntO_report = PSD_report_tmp;
  1446. }
  1447. /* Close IQK Single Tone function */
  1448. rtl8723au_write32(adapter, rFPGA0_IQK, 0x00000000);
  1449. PSD_report_tmp = 0x0;
  1450. /* 1 Return to antanna A */
  1451. val32 = rtl8723au_read32(adapter, rFPGA0_XA_RFInterfaceOE);
  1452. val32 &= ~0x300;
  1453. val32 |= 0x100; /* Enable antenna A */
  1454. rtl8723au_write32(adapter, rFPGA0_XA_RFInterfaceOE, val32);
  1455. rtl8723au_write32(adapter, rFPGA0_AnalogParameter4, Reg88c);
  1456. rtl8723au_write32(adapter, rOFDM0_TRMuxPar, Regc08);
  1457. rtl8723au_write32(adapter, rFPGA0_XCD_RFInterfaceSW, Reg874);
  1458. val32 = rtl8723au_read32(adapter, rOFDM0_XAAGCCore1);
  1459. val32 &= ~0x7f;
  1460. val32 |= 0x40;
  1461. rtl8723au_write32(adapter, rOFDM0_XAAGCCore1, val32);
  1462. rtl8723au_write32(adapter, rOFDM0_XAAGCCore1, Regc50);
  1463. ODM_SetRFReg(pDM_Odm, RF_PATH_A, RF_CHNLBW, bRFRegOffsetMask,
  1464. CurrentChannel);
  1465. ODM_SetRFReg(pDM_Odm, RF_PATH_A, 0x00, bRFRegOffsetMask, RfLoopReg);
  1466. /* Reload AFE Registers */
  1467. odm_PHY_ReloadAFERegisters(pDM_Odm, AFE_REG_8723A, AFE_Backup, 16);
  1468. ODM_RT_TRACE(pDM_Odm, ODM_COMP_ANT_DIV, ODM_DBG_LOUD,
  1469. ("psd_report_A[%d]= %d \n", 2416, AntA_report));
  1470. ODM_RT_TRACE(pDM_Odm, ODM_COMP_ANT_DIV, ODM_DBG_LOUD,
  1471. ("psd_report_B[%d]= %d \n", 2416, AntB_report));
  1472. ODM_RT_TRACE(pDM_Odm, ODM_COMP_ANT_DIV, ODM_DBG_LOUD,
  1473. ("psd_report_O[%d]= %d \n", 2416, AntO_report));
  1474. /* 2 Test Ant B based on Ant A is ON */
  1475. if (mode == ANTTESTB) {
  1476. if (AntA_report >= 100) {
  1477. if (AntB_report > (AntA_report+1)) {
  1478. pDM_SWAT_Table->ANTB_ON = false;
  1479. ODM_RT_TRACE(pDM_Odm, ODM_COMP_ANT_DIV, ODM_DBG_LOUD, ("ODM_SingleDualAntennaDetection(): Single Antenna A\n"));
  1480. } else {
  1481. pDM_SWAT_Table->ANTB_ON = true;
  1482. ODM_RT_TRACE(pDM_Odm, ODM_COMP_ANT_DIV, ODM_DBG_LOUD, ("ODM_SingleDualAntennaDetection(): Dual Antenna is A and B\n"));
  1483. }
  1484. } else {
  1485. ODM_RT_TRACE(pDM_Odm, ODM_COMP_ANT_DIV, ODM_DBG_LOUD, ("ODM_SingleDualAntennaDetection(): Need to check again\n"));
  1486. pDM_SWAT_Table->ANTB_ON = false; /* Set Antenna B off as default */
  1487. bResult = false;
  1488. }
  1489. } else if (mode == ANTTESTALL) {
  1490. /* 2 Test Ant A and B based on DPDT Open */
  1491. if ((AntO_report >= 100) & (AntO_report < 118)) {
  1492. if (AntA_report > (AntO_report+1)) {
  1493. pDM_SWAT_Table->ANTA_ON = false;
  1494. ODM_RT_TRACE(pDM_Odm, ODM_COMP_ANT_DIV,
  1495. ODM_DBG_LOUD, ("Ant A is OFF"));
  1496. } else {
  1497. pDM_SWAT_Table->ANTA_ON = true;
  1498. ODM_RT_TRACE(pDM_Odm, ODM_COMP_ANT_DIV,
  1499. ODM_DBG_LOUD, ("Ant A is ON"));
  1500. }
  1501. if (AntB_report > (AntO_report+2)) {
  1502. pDM_SWAT_Table->ANTB_ON = false;
  1503. ODM_RT_TRACE(pDM_Odm, ODM_COMP_ANT_DIV,
  1504. ODM_DBG_LOUD, ("Ant B is OFF"));
  1505. } else {
  1506. pDM_SWAT_Table->ANTB_ON = true;
  1507. ODM_RT_TRACE(pDM_Odm, ODM_COMP_ANT_DIV,
  1508. ODM_DBG_LOUD, ("Ant B is ON"));
  1509. }
  1510. }
  1511. } else {
  1512. ODM_RT_TRACE(pDM_Odm, ODM_COMP_ANT_DIV, ODM_DBG_LOUD,
  1513. ("ODM_SingleDualAntennaDetection(): Need to check again\n"));
  1514. /* Set Antenna A on as default */
  1515. pDM_SWAT_Table->ANTA_ON = true;
  1516. /* Set Antenna B off as default */
  1517. pDM_SWAT_Table->ANTB_ON = false;
  1518. bResult = false;
  1519. }
  1520. return bResult;
  1521. }