dwc3-omap.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621
  1. /**
  2. * dwc3-omap.c - OMAP Specific Glue layer
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * This program is free software: you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 of
  11. * the License as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <linux/module.h>
  19. #include <linux/kernel.h>
  20. #include <linux/slab.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/platform_data/dwc3-omap.h>
  24. #include <linux/pm_runtime.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/ioport.h>
  27. #include <linux/io.h>
  28. #include <linux/of.h>
  29. #include <linux/of_platform.h>
  30. #include <linux/extcon.h>
  31. #include <linux/regulator/consumer.h>
  32. #include <linux/usb/otg.h>
  33. /*
  34. * All these registers belong to OMAP's Wrapper around the
  35. * DesignWare USB3 Core.
  36. */
  37. #define USBOTGSS_REVISION 0x0000
  38. #define USBOTGSS_SYSCONFIG 0x0010
  39. #define USBOTGSS_IRQ_EOI 0x0020
  40. #define USBOTGSS_EOI_OFFSET 0x0008
  41. #define USBOTGSS_IRQSTATUS_RAW_0 0x0024
  42. #define USBOTGSS_IRQSTATUS_0 0x0028
  43. #define USBOTGSS_IRQENABLE_SET_0 0x002c
  44. #define USBOTGSS_IRQENABLE_CLR_0 0x0030
  45. #define USBOTGSS_IRQ0_OFFSET 0x0004
  46. #define USBOTGSS_IRQSTATUS_RAW_1 0x0030
  47. #define USBOTGSS_IRQSTATUS_1 0x0034
  48. #define USBOTGSS_IRQENABLE_SET_1 0x0038
  49. #define USBOTGSS_IRQENABLE_CLR_1 0x003c
  50. #define USBOTGSS_IRQSTATUS_RAW_2 0x0040
  51. #define USBOTGSS_IRQSTATUS_2 0x0044
  52. #define USBOTGSS_IRQENABLE_SET_2 0x0048
  53. #define USBOTGSS_IRQENABLE_CLR_2 0x004c
  54. #define USBOTGSS_IRQSTATUS_RAW_3 0x0050
  55. #define USBOTGSS_IRQSTATUS_3 0x0054
  56. #define USBOTGSS_IRQENABLE_SET_3 0x0058
  57. #define USBOTGSS_IRQENABLE_CLR_3 0x005c
  58. #define USBOTGSS_IRQSTATUS_EOI_MISC 0x0030
  59. #define USBOTGSS_IRQSTATUS_RAW_MISC 0x0034
  60. #define USBOTGSS_IRQSTATUS_MISC 0x0038
  61. #define USBOTGSS_IRQENABLE_SET_MISC 0x003c
  62. #define USBOTGSS_IRQENABLE_CLR_MISC 0x0040
  63. #define USBOTGSS_IRQMISC_OFFSET 0x03fc
  64. #define USBOTGSS_UTMI_OTG_STATUS 0x0080
  65. #define USBOTGSS_UTMI_OTG_CTRL 0x0084
  66. #define USBOTGSS_UTMI_OTG_OFFSET 0x0480
  67. #define USBOTGSS_TXFIFO_DEPTH 0x0508
  68. #define USBOTGSS_RXFIFO_DEPTH 0x050c
  69. #define USBOTGSS_MMRAM_OFFSET 0x0100
  70. #define USBOTGSS_FLADJ 0x0104
  71. #define USBOTGSS_DEBUG_CFG 0x0108
  72. #define USBOTGSS_DEBUG_DATA 0x010c
  73. #define USBOTGSS_DEV_EBC_EN 0x0110
  74. #define USBOTGSS_DEBUG_OFFSET 0x0600
  75. /* SYSCONFIG REGISTER */
  76. #define USBOTGSS_SYSCONFIG_DMADISABLE (1 << 16)
  77. /* IRQ_EOI REGISTER */
  78. #define USBOTGSS_IRQ_EOI_LINE_NUMBER (1 << 0)
  79. /* IRQS0 BITS */
  80. #define USBOTGSS_IRQO_COREIRQ_ST (1 << 0)
  81. /* IRQMISC BITS */
  82. #define USBOTGSS_IRQMISC_DMADISABLECLR (1 << 17)
  83. #define USBOTGSS_IRQMISC_OEVT (1 << 16)
  84. #define USBOTGSS_IRQMISC_DRVVBUS_RISE (1 << 13)
  85. #define USBOTGSS_IRQMISC_CHRGVBUS_RISE (1 << 12)
  86. #define USBOTGSS_IRQMISC_DISCHRGVBUS_RISE (1 << 11)
  87. #define USBOTGSS_IRQMISC_IDPULLUP_RISE (1 << 8)
  88. #define USBOTGSS_IRQMISC_DRVVBUS_FALL (1 << 5)
  89. #define USBOTGSS_IRQMISC_CHRGVBUS_FALL (1 << 4)
  90. #define USBOTGSS_IRQMISC_DISCHRGVBUS_FALL (1 << 3)
  91. #define USBOTGSS_IRQMISC_IDPULLUP_FALL (1 << 0)
  92. /* UTMI_OTG_STATUS REGISTER */
  93. #define USBOTGSS_UTMI_OTG_STATUS_DRVVBUS (1 << 5)
  94. #define USBOTGSS_UTMI_OTG_STATUS_CHRGVBUS (1 << 4)
  95. #define USBOTGSS_UTMI_OTG_STATUS_DISCHRGVBUS (1 << 3)
  96. #define USBOTGSS_UTMI_OTG_STATUS_IDPULLUP (1 << 0)
  97. /* UTMI_OTG_CTRL REGISTER */
  98. #define USBOTGSS_UTMI_OTG_CTRL_SW_MODE (1 << 31)
  99. #define USBOTGSS_UTMI_OTG_CTRL_POWERPRESENT (1 << 9)
  100. #define USBOTGSS_UTMI_OTG_CTRL_TXBITSTUFFENABLE (1 << 8)
  101. #define USBOTGSS_UTMI_OTG_CTRL_IDDIG (1 << 4)
  102. #define USBOTGSS_UTMI_OTG_CTRL_SESSEND (1 << 3)
  103. #define USBOTGSS_UTMI_OTG_CTRL_SESSVALID (1 << 2)
  104. #define USBOTGSS_UTMI_OTG_CTRL_VBUSVALID (1 << 1)
  105. struct dwc3_omap {
  106. struct device *dev;
  107. int irq;
  108. void __iomem *base;
  109. u32 utmi_otg_ctrl;
  110. u32 utmi_otg_offset;
  111. u32 irqmisc_offset;
  112. u32 irq_eoi_offset;
  113. u32 debug_offset;
  114. u32 irq0_offset;
  115. u32 dma_status:1;
  116. struct extcon_dev *edev;
  117. struct notifier_block vbus_nb;
  118. struct notifier_block id_nb;
  119. struct regulator *vbus_reg;
  120. };
  121. enum omap_dwc3_vbus_id_status {
  122. OMAP_DWC3_ID_FLOAT,
  123. OMAP_DWC3_ID_GROUND,
  124. OMAP_DWC3_VBUS_OFF,
  125. OMAP_DWC3_VBUS_VALID,
  126. };
  127. static inline u32 dwc3_omap_readl(void __iomem *base, u32 offset)
  128. {
  129. return readl(base + offset);
  130. }
  131. static inline void dwc3_omap_writel(void __iomem *base, u32 offset, u32 value)
  132. {
  133. writel(value, base + offset);
  134. }
  135. static u32 dwc3_omap_read_utmi_ctrl(struct dwc3_omap *omap)
  136. {
  137. return dwc3_omap_readl(omap->base, USBOTGSS_UTMI_OTG_CTRL +
  138. omap->utmi_otg_offset);
  139. }
  140. static void dwc3_omap_write_utmi_ctrl(struct dwc3_omap *omap, u32 value)
  141. {
  142. dwc3_omap_writel(omap->base, USBOTGSS_UTMI_OTG_CTRL +
  143. omap->utmi_otg_offset, value);
  144. }
  145. static u32 dwc3_omap_read_irq0_status(struct dwc3_omap *omap)
  146. {
  147. return dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_0 -
  148. omap->irq0_offset);
  149. }
  150. static void dwc3_omap_write_irq0_status(struct dwc3_omap *omap, u32 value)
  151. {
  152. dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_0 -
  153. omap->irq0_offset, value);
  154. }
  155. static u32 dwc3_omap_read_irqmisc_status(struct dwc3_omap *omap)
  156. {
  157. return dwc3_omap_readl(omap->base, USBOTGSS_IRQSTATUS_MISC +
  158. omap->irqmisc_offset);
  159. }
  160. static void dwc3_omap_write_irqmisc_status(struct dwc3_omap *omap, u32 value)
  161. {
  162. dwc3_omap_writel(omap->base, USBOTGSS_IRQSTATUS_MISC +
  163. omap->irqmisc_offset, value);
  164. }
  165. static void dwc3_omap_write_irqmisc_set(struct dwc3_omap *omap, u32 value)
  166. {
  167. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_MISC +
  168. omap->irqmisc_offset, value);
  169. }
  170. static void dwc3_omap_write_irq0_set(struct dwc3_omap *omap, u32 value)
  171. {
  172. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_SET_0 -
  173. omap->irq0_offset, value);
  174. }
  175. static void dwc3_omap_write_irqmisc_clr(struct dwc3_omap *omap, u32 value)
  176. {
  177. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_CLR_MISC +
  178. omap->irqmisc_offset, value);
  179. }
  180. static void dwc3_omap_write_irq0_clr(struct dwc3_omap *omap, u32 value)
  181. {
  182. dwc3_omap_writel(omap->base, USBOTGSS_IRQENABLE_CLR_0 -
  183. omap->irq0_offset, value);
  184. }
  185. static void dwc3_omap_set_mailbox(struct dwc3_omap *omap,
  186. enum omap_dwc3_vbus_id_status status)
  187. {
  188. int ret;
  189. u32 val;
  190. switch (status) {
  191. case OMAP_DWC3_ID_GROUND:
  192. if (omap->vbus_reg) {
  193. ret = regulator_enable(omap->vbus_reg);
  194. if (ret) {
  195. dev_err(omap->dev, "regulator enable failed\n");
  196. return;
  197. }
  198. }
  199. val = dwc3_omap_read_utmi_ctrl(omap);
  200. val &= ~(USBOTGSS_UTMI_OTG_CTRL_IDDIG
  201. | USBOTGSS_UTMI_OTG_CTRL_VBUSVALID
  202. | USBOTGSS_UTMI_OTG_CTRL_SESSEND);
  203. val |= USBOTGSS_UTMI_OTG_CTRL_SESSVALID
  204. | USBOTGSS_UTMI_OTG_CTRL_POWERPRESENT;
  205. dwc3_omap_write_utmi_ctrl(omap, val);
  206. break;
  207. case OMAP_DWC3_VBUS_VALID:
  208. val = dwc3_omap_read_utmi_ctrl(omap);
  209. val &= ~USBOTGSS_UTMI_OTG_CTRL_SESSEND;
  210. val |= USBOTGSS_UTMI_OTG_CTRL_IDDIG
  211. | USBOTGSS_UTMI_OTG_CTRL_VBUSVALID
  212. | USBOTGSS_UTMI_OTG_CTRL_SESSVALID
  213. | USBOTGSS_UTMI_OTG_CTRL_POWERPRESENT;
  214. dwc3_omap_write_utmi_ctrl(omap, val);
  215. break;
  216. case OMAP_DWC3_ID_FLOAT:
  217. if (omap->vbus_reg)
  218. regulator_disable(omap->vbus_reg);
  219. case OMAP_DWC3_VBUS_OFF:
  220. val = dwc3_omap_read_utmi_ctrl(omap);
  221. val &= ~(USBOTGSS_UTMI_OTG_CTRL_SESSVALID
  222. | USBOTGSS_UTMI_OTG_CTRL_VBUSVALID
  223. | USBOTGSS_UTMI_OTG_CTRL_POWERPRESENT);
  224. val |= USBOTGSS_UTMI_OTG_CTRL_SESSEND
  225. | USBOTGSS_UTMI_OTG_CTRL_IDDIG;
  226. dwc3_omap_write_utmi_ctrl(omap, val);
  227. break;
  228. default:
  229. dev_WARN(omap->dev, "invalid state\n");
  230. }
  231. }
  232. static irqreturn_t dwc3_omap_interrupt(int irq, void *_omap)
  233. {
  234. struct dwc3_omap *omap = _omap;
  235. u32 reg;
  236. reg = dwc3_omap_read_irqmisc_status(omap);
  237. if (reg & USBOTGSS_IRQMISC_DMADISABLECLR)
  238. omap->dma_status = false;
  239. dwc3_omap_write_irqmisc_status(omap, reg);
  240. reg = dwc3_omap_read_irq0_status(omap);
  241. dwc3_omap_write_irq0_status(omap, reg);
  242. return IRQ_HANDLED;
  243. }
  244. static void dwc3_omap_enable_irqs(struct dwc3_omap *omap)
  245. {
  246. u32 reg;
  247. /* enable all IRQs */
  248. reg = USBOTGSS_IRQO_COREIRQ_ST;
  249. dwc3_omap_write_irq0_set(omap, reg);
  250. reg = (USBOTGSS_IRQMISC_OEVT |
  251. USBOTGSS_IRQMISC_DRVVBUS_RISE |
  252. USBOTGSS_IRQMISC_CHRGVBUS_RISE |
  253. USBOTGSS_IRQMISC_DISCHRGVBUS_RISE |
  254. USBOTGSS_IRQMISC_IDPULLUP_RISE |
  255. USBOTGSS_IRQMISC_DRVVBUS_FALL |
  256. USBOTGSS_IRQMISC_CHRGVBUS_FALL |
  257. USBOTGSS_IRQMISC_DISCHRGVBUS_FALL |
  258. USBOTGSS_IRQMISC_IDPULLUP_FALL);
  259. dwc3_omap_write_irqmisc_set(omap, reg);
  260. }
  261. static void dwc3_omap_disable_irqs(struct dwc3_omap *omap)
  262. {
  263. u32 reg;
  264. /* disable all IRQs */
  265. reg = USBOTGSS_IRQO_COREIRQ_ST;
  266. dwc3_omap_write_irq0_clr(omap, reg);
  267. reg = (USBOTGSS_IRQMISC_OEVT |
  268. USBOTGSS_IRQMISC_DRVVBUS_RISE |
  269. USBOTGSS_IRQMISC_CHRGVBUS_RISE |
  270. USBOTGSS_IRQMISC_DISCHRGVBUS_RISE |
  271. USBOTGSS_IRQMISC_IDPULLUP_RISE |
  272. USBOTGSS_IRQMISC_DRVVBUS_FALL |
  273. USBOTGSS_IRQMISC_CHRGVBUS_FALL |
  274. USBOTGSS_IRQMISC_DISCHRGVBUS_FALL |
  275. USBOTGSS_IRQMISC_IDPULLUP_FALL);
  276. dwc3_omap_write_irqmisc_clr(omap, reg);
  277. }
  278. static u64 dwc3_omap_dma_mask = DMA_BIT_MASK(32);
  279. static int dwc3_omap_id_notifier(struct notifier_block *nb,
  280. unsigned long event, void *ptr)
  281. {
  282. struct dwc3_omap *omap = container_of(nb, struct dwc3_omap, id_nb);
  283. if (event)
  284. dwc3_omap_set_mailbox(omap, OMAP_DWC3_ID_GROUND);
  285. else
  286. dwc3_omap_set_mailbox(omap, OMAP_DWC3_ID_FLOAT);
  287. return NOTIFY_DONE;
  288. }
  289. static int dwc3_omap_vbus_notifier(struct notifier_block *nb,
  290. unsigned long event, void *ptr)
  291. {
  292. struct dwc3_omap *omap = container_of(nb, struct dwc3_omap, vbus_nb);
  293. if (event)
  294. dwc3_omap_set_mailbox(omap, OMAP_DWC3_VBUS_VALID);
  295. else
  296. dwc3_omap_set_mailbox(omap, OMAP_DWC3_VBUS_OFF);
  297. return NOTIFY_DONE;
  298. }
  299. static void dwc3_omap_map_offset(struct dwc3_omap *omap)
  300. {
  301. struct device_node *node = omap->dev->of_node;
  302. /*
  303. * Differentiate between OMAP5 and AM437x.
  304. *
  305. * For OMAP5(ES2.0) and AM437x wrapper revision is same, even
  306. * though there are changes in wrapper register offsets.
  307. *
  308. * Using dt compatible to differentiate AM437x.
  309. */
  310. if (of_device_is_compatible(node, "ti,am437x-dwc3")) {
  311. omap->irq_eoi_offset = USBOTGSS_EOI_OFFSET;
  312. omap->irq0_offset = USBOTGSS_IRQ0_OFFSET;
  313. omap->irqmisc_offset = USBOTGSS_IRQMISC_OFFSET;
  314. omap->utmi_otg_offset = USBOTGSS_UTMI_OTG_OFFSET;
  315. omap->debug_offset = USBOTGSS_DEBUG_OFFSET;
  316. }
  317. }
  318. static void dwc3_omap_set_utmi_mode(struct dwc3_omap *omap)
  319. {
  320. u32 reg;
  321. struct device_node *node = omap->dev->of_node;
  322. int utmi_mode = 0;
  323. reg = dwc3_omap_read_utmi_ctrl(omap);
  324. of_property_read_u32(node, "utmi-mode", &utmi_mode);
  325. switch (utmi_mode) {
  326. case DWC3_OMAP_UTMI_MODE_SW:
  327. reg |= USBOTGSS_UTMI_OTG_CTRL_SW_MODE;
  328. break;
  329. case DWC3_OMAP_UTMI_MODE_HW:
  330. reg &= ~USBOTGSS_UTMI_OTG_CTRL_SW_MODE;
  331. break;
  332. default:
  333. dev_WARN(omap->dev, "UNKNOWN utmi mode %d\n", utmi_mode);
  334. }
  335. dwc3_omap_write_utmi_ctrl(omap, reg);
  336. }
  337. static int dwc3_omap_extcon_register(struct dwc3_omap *omap)
  338. {
  339. int ret;
  340. struct device_node *node = omap->dev->of_node;
  341. struct extcon_dev *edev;
  342. if (of_property_read_bool(node, "extcon")) {
  343. edev = extcon_get_edev_by_phandle(omap->dev, 0);
  344. if (IS_ERR(edev)) {
  345. dev_vdbg(omap->dev, "couldn't get extcon device\n");
  346. return -EPROBE_DEFER;
  347. }
  348. omap->vbus_nb.notifier_call = dwc3_omap_vbus_notifier;
  349. ret = extcon_register_notifier(edev, EXTCON_USB,
  350. &omap->vbus_nb);
  351. if (ret < 0)
  352. dev_vdbg(omap->dev, "failed to register notifier for USB\n");
  353. omap->id_nb.notifier_call = dwc3_omap_id_notifier;
  354. ret = extcon_register_notifier(edev, EXTCON_USB_HOST,
  355. &omap->id_nb);
  356. if (ret < 0)
  357. dev_vdbg(omap->dev, "failed to register notifier for USB-HOST\n");
  358. if (extcon_get_cable_state_(edev, EXTCON_USB) == true)
  359. dwc3_omap_set_mailbox(omap, OMAP_DWC3_VBUS_VALID);
  360. if (extcon_get_cable_state_(edev, EXTCON_USB_HOST) == true)
  361. dwc3_omap_set_mailbox(omap, OMAP_DWC3_ID_GROUND);
  362. omap->edev = edev;
  363. }
  364. return 0;
  365. }
  366. static int dwc3_omap_probe(struct platform_device *pdev)
  367. {
  368. struct device_node *node = pdev->dev.of_node;
  369. struct dwc3_omap *omap;
  370. struct resource *res;
  371. struct device *dev = &pdev->dev;
  372. struct regulator *vbus_reg = NULL;
  373. int ret;
  374. int irq;
  375. u32 reg;
  376. void __iomem *base;
  377. if (!node) {
  378. dev_err(dev, "device node not found\n");
  379. return -EINVAL;
  380. }
  381. omap = devm_kzalloc(dev, sizeof(*omap), GFP_KERNEL);
  382. if (!omap)
  383. return -ENOMEM;
  384. platform_set_drvdata(pdev, omap);
  385. irq = platform_get_irq(pdev, 0);
  386. if (irq < 0) {
  387. dev_err(dev, "missing IRQ resource: %d\n", irq);
  388. return irq;
  389. }
  390. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  391. base = devm_ioremap_resource(dev, res);
  392. if (IS_ERR(base))
  393. return PTR_ERR(base);
  394. if (of_property_read_bool(node, "vbus-supply")) {
  395. vbus_reg = devm_regulator_get(dev, "vbus");
  396. if (IS_ERR(vbus_reg)) {
  397. dev_err(dev, "vbus init failed\n");
  398. return PTR_ERR(vbus_reg);
  399. }
  400. }
  401. omap->dev = dev;
  402. omap->irq = irq;
  403. omap->base = base;
  404. omap->vbus_reg = vbus_reg;
  405. dev->dma_mask = &dwc3_omap_dma_mask;
  406. pm_runtime_enable(dev);
  407. ret = pm_runtime_get_sync(dev);
  408. if (ret < 0) {
  409. dev_err(dev, "get_sync failed with err %d\n", ret);
  410. goto err0;
  411. }
  412. dwc3_omap_map_offset(omap);
  413. dwc3_omap_set_utmi_mode(omap);
  414. /* check the DMA Status */
  415. reg = dwc3_omap_readl(omap->base, USBOTGSS_SYSCONFIG);
  416. omap->dma_status = !!(reg & USBOTGSS_SYSCONFIG_DMADISABLE);
  417. ret = devm_request_irq(dev, omap->irq, dwc3_omap_interrupt, 0,
  418. "dwc3-omap", omap);
  419. if (ret) {
  420. dev_err(dev, "failed to request IRQ #%d --> %d\n",
  421. omap->irq, ret);
  422. goto err1;
  423. }
  424. ret = dwc3_omap_extcon_register(omap);
  425. if (ret < 0)
  426. goto err2;
  427. ret = of_platform_populate(node, NULL, NULL, dev);
  428. if (ret) {
  429. dev_err(&pdev->dev, "failed to create dwc3 core\n");
  430. goto err3;
  431. }
  432. dwc3_omap_enable_irqs(omap);
  433. return 0;
  434. err3:
  435. extcon_unregister_notifier(omap->edev, EXTCON_USB, &omap->vbus_nb);
  436. extcon_unregister_notifier(omap->edev, EXTCON_USB_HOST, &omap->id_nb);
  437. err2:
  438. dwc3_omap_disable_irqs(omap);
  439. err1:
  440. pm_runtime_put_sync(dev);
  441. err0:
  442. pm_runtime_disable(dev);
  443. return ret;
  444. }
  445. static int dwc3_omap_remove(struct platform_device *pdev)
  446. {
  447. struct dwc3_omap *omap = platform_get_drvdata(pdev);
  448. extcon_unregister_notifier(omap->edev, EXTCON_USB, &omap->vbus_nb);
  449. extcon_unregister_notifier(omap->edev, EXTCON_USB_HOST, &omap->id_nb);
  450. dwc3_omap_disable_irqs(omap);
  451. of_platform_depopulate(omap->dev);
  452. pm_runtime_put_sync(&pdev->dev);
  453. pm_runtime_disable(&pdev->dev);
  454. return 0;
  455. }
  456. static const struct of_device_id of_dwc3_match[] = {
  457. {
  458. .compatible = "ti,dwc3"
  459. },
  460. {
  461. .compatible = "ti,am437x-dwc3"
  462. },
  463. { },
  464. };
  465. MODULE_DEVICE_TABLE(of, of_dwc3_match);
  466. #ifdef CONFIG_PM_SLEEP
  467. static int dwc3_omap_suspend(struct device *dev)
  468. {
  469. struct dwc3_omap *omap = dev_get_drvdata(dev);
  470. omap->utmi_otg_ctrl = dwc3_omap_read_utmi_ctrl(omap);
  471. dwc3_omap_disable_irqs(omap);
  472. return 0;
  473. }
  474. static int dwc3_omap_resume(struct device *dev)
  475. {
  476. struct dwc3_omap *omap = dev_get_drvdata(dev);
  477. dwc3_omap_write_utmi_ctrl(omap, omap->utmi_otg_ctrl);
  478. dwc3_omap_enable_irqs(omap);
  479. pm_runtime_disable(dev);
  480. pm_runtime_set_active(dev);
  481. pm_runtime_enable(dev);
  482. return 0;
  483. }
  484. static const struct dev_pm_ops dwc3_omap_dev_pm_ops = {
  485. SET_SYSTEM_SLEEP_PM_OPS(dwc3_omap_suspend, dwc3_omap_resume)
  486. };
  487. #define DEV_PM_OPS (&dwc3_omap_dev_pm_ops)
  488. #else
  489. #define DEV_PM_OPS NULL
  490. #endif /* CONFIG_PM_SLEEP */
  491. static struct platform_driver dwc3_omap_driver = {
  492. .probe = dwc3_omap_probe,
  493. .remove = dwc3_omap_remove,
  494. .driver = {
  495. .name = "omap-dwc3",
  496. .of_match_table = of_dwc3_match,
  497. .pm = DEV_PM_OPS,
  498. },
  499. };
  500. module_platform_driver(dwc3_omap_driver);
  501. MODULE_ALIAS("platform:omap-dwc3");
  502. MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
  503. MODULE_LICENSE("GPL v2");
  504. MODULE_DESCRIPTION("DesignWare USB3 OMAP Glue Layer");