m66592-udc.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606
  1. /*
  2. * M66592 UDC (USB gadget)
  3. *
  4. * Copyright (C) 2006-2007 Renesas Solutions Corp.
  5. *
  6. * Author : Yoshihiro Shimoda <yoshihiro.shimoda.uh@renesas.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; version 2 of the License.
  11. */
  12. #ifndef __M66592_UDC_H__
  13. #define __M66592_UDC_H__
  14. #include <linux/clk.h>
  15. #include <linux/usb/m66592.h>
  16. #define M66592_SYSCFG 0x00
  17. #define M66592_XTAL 0xC000 /* b15-14: Crystal selection */
  18. #define M66592_XTAL48 0x8000 /* 48MHz */
  19. #define M66592_XTAL24 0x4000 /* 24MHz */
  20. #define M66592_XTAL12 0x0000 /* 12MHz */
  21. #define M66592_XCKE 0x2000 /* b13: External clock enable */
  22. #define M66592_RCKE 0x1000 /* b12: Register clock enable */
  23. #define M66592_PLLC 0x0800 /* b11: PLL control */
  24. #define M66592_SCKE 0x0400 /* b10: USB clock enable */
  25. #define M66592_ATCKM 0x0100 /* b8: Automatic clock supply */
  26. #define M66592_HSE 0x0080 /* b7: Hi-speed enable */
  27. #define M66592_DCFM 0x0040 /* b6: Controller function select */
  28. #define M66592_DMRPD 0x0020 /* b5: D- pull down control */
  29. #define M66592_DPRPU 0x0010 /* b4: D+ pull up control */
  30. #define M66592_FSRPC 0x0004 /* b2: Full-speed receiver enable */
  31. #define M66592_PCUT 0x0002 /* b1: Low power sleep enable */
  32. #define M66592_USBE 0x0001 /* b0: USB module operation enable */
  33. #define M66592_SYSSTS 0x02
  34. #define M66592_LNST 0x0003 /* b1-0: D+, D- line status */
  35. #define M66592_SE1 0x0003 /* SE1 */
  36. #define M66592_KSTS 0x0002 /* K State */
  37. #define M66592_JSTS 0x0001 /* J State */
  38. #define M66592_SE0 0x0000 /* SE0 */
  39. #define M66592_DVSTCTR 0x04
  40. #define M66592_WKUP 0x0100 /* b8: Remote wakeup */
  41. #define M66592_RWUPE 0x0080 /* b7: Remote wakeup sense */
  42. #define M66592_USBRST 0x0040 /* b6: USB reset enable */
  43. #define M66592_RESUME 0x0020 /* b5: Resume enable */
  44. #define M66592_UACT 0x0010 /* b4: USB bus enable */
  45. #define M66592_RHST 0x0003 /* b1-0: Reset handshake status */
  46. #define M66592_HSMODE 0x0003 /* Hi-Speed mode */
  47. #define M66592_FSMODE 0x0002 /* Full-Speed mode */
  48. #define M66592_HSPROC 0x0001 /* HS handshake is processing */
  49. #define M66592_TESTMODE 0x06
  50. #define M66592_UTST 0x000F /* b4-0: Test select */
  51. #define M66592_H_TST_PACKET 0x000C /* HOST TEST Packet */
  52. #define M66592_H_TST_SE0_NAK 0x000B /* HOST TEST SE0 NAK */
  53. #define M66592_H_TST_K 0x000A /* HOST TEST K */
  54. #define M66592_H_TST_J 0x0009 /* HOST TEST J */
  55. #define M66592_H_TST_NORMAL 0x0000 /* HOST Normal Mode */
  56. #define M66592_P_TST_PACKET 0x0004 /* PERI TEST Packet */
  57. #define M66592_P_TST_SE0_NAK 0x0003 /* PERI TEST SE0 NAK */
  58. #define M66592_P_TST_K 0x0002 /* PERI TEST K */
  59. #define M66592_P_TST_J 0x0001 /* PERI TEST J */
  60. #define M66592_P_TST_NORMAL 0x0000 /* PERI Normal Mode */
  61. /* built-in registers */
  62. #define M66592_CFBCFG 0x0A
  63. #define M66592_D0FBCFG 0x0C
  64. #define M66592_LITTLE 0x0100 /* b8: Little endian mode */
  65. /* external chip case */
  66. #define M66592_PINCFG 0x0A
  67. #define M66592_LDRV 0x8000 /* b15: Drive Current Adjust */
  68. #define M66592_BIGEND 0x0100 /* b8: Big endian mode */
  69. #define M66592_DMA0CFG 0x0C
  70. #define M66592_DMA1CFG 0x0E
  71. #define M66592_DREQA 0x4000 /* b14: Dreq active select */
  72. #define M66592_BURST 0x2000 /* b13: Burst mode */
  73. #define M66592_DACKA 0x0400 /* b10: Dack active select */
  74. #define M66592_DFORM 0x0380 /* b9-7: DMA mode select */
  75. #define M66592_CPU_ADR_RD_WR 0x0000 /* Address + RD/WR mode (CPU bus) */
  76. #define M66592_CPU_DACK_RD_WR 0x0100 /* DACK + RD/WR mode (CPU bus) */
  77. #define M66592_CPU_DACK_ONLY 0x0180 /* DACK only mode (CPU bus) */
  78. #define M66592_SPLIT_DACK_ONLY 0x0200 /* DACK only mode (SPLIT bus) */
  79. #define M66592_SPLIT_DACK_DSTB 0x0300 /* DACK + DSTB0 mode (SPLIT bus) */
  80. #define M66592_DENDA 0x0040 /* b6: Dend active select */
  81. #define M66592_PKTM 0x0020 /* b5: Packet mode */
  82. #define M66592_DENDE 0x0010 /* b4: Dend enable */
  83. #define M66592_OBUS 0x0004 /* b2: OUTbus mode */
  84. /* common case */
  85. #define M66592_CFIFO 0x10
  86. #define M66592_D0FIFO 0x14
  87. #define M66592_D1FIFO 0x18
  88. #define M66592_CFIFOSEL 0x1E
  89. #define M66592_D0FIFOSEL 0x24
  90. #define M66592_D1FIFOSEL 0x2A
  91. #define M66592_RCNT 0x8000 /* b15: Read count mode */
  92. #define M66592_REW 0x4000 /* b14: Buffer rewind */
  93. #define M66592_DCLRM 0x2000 /* b13: DMA buffer clear mode */
  94. #define M66592_DREQE 0x1000 /* b12: DREQ output enable */
  95. #define M66592_MBW_8 0x0000 /* 8bit */
  96. #define M66592_MBW_16 0x0400 /* 16bit */
  97. #define M66592_MBW_32 0x0800 /* 32bit */
  98. #define M66592_TRENB 0x0200 /* b9: Transaction counter enable */
  99. #define M66592_TRCLR 0x0100 /* b8: Transaction counter clear */
  100. #define M66592_DEZPM 0x0080 /* b7: Zero-length packet mode */
  101. #define M66592_ISEL 0x0020 /* b5: DCP FIFO port direction select */
  102. #define M66592_CURPIPE 0x0007 /* b2-0: PIPE select */
  103. #define M66592_CFIFOCTR 0x20
  104. #define M66592_D0FIFOCTR 0x26
  105. #define M66592_D1FIFOCTR 0x2c
  106. #define M66592_BVAL 0x8000 /* b15: Buffer valid flag */
  107. #define M66592_BCLR 0x4000 /* b14: Buffer clear */
  108. #define M66592_FRDY 0x2000 /* b13: FIFO ready */
  109. #define M66592_DTLN 0x0FFF /* b11-0: FIFO received data length */
  110. #define M66592_CFIFOSIE 0x22
  111. #define M66592_TGL 0x8000 /* b15: Buffer toggle */
  112. #define M66592_SCLR 0x4000 /* b14: Buffer clear */
  113. #define M66592_SBUSY 0x2000 /* b13: SIE_FIFO busy */
  114. #define M66592_D0FIFOTRN 0x28
  115. #define M66592_D1FIFOTRN 0x2E
  116. #define M66592_TRNCNT 0xFFFF /* b15-0: Transaction counter */
  117. #define M66592_INTENB0 0x30
  118. #define M66592_VBSE 0x8000 /* b15: VBUS interrupt */
  119. #define M66592_RSME 0x4000 /* b14: Resume interrupt */
  120. #define M66592_SOFE 0x2000 /* b13: Frame update interrupt */
  121. #define M66592_DVSE 0x1000 /* b12: Device state transition interrupt */
  122. #define M66592_CTRE 0x0800 /* b11: Control transfer stage transition irq */
  123. #define M66592_BEMPE 0x0400 /* b10: Buffer empty interrupt */
  124. #define M66592_NRDYE 0x0200 /* b9: Buffer not ready interrupt */
  125. #define M66592_BRDYE 0x0100 /* b8: Buffer ready interrupt */
  126. #define M66592_URST 0x0080 /* b7: USB reset detected interrupt */
  127. #define M66592_SADR 0x0040 /* b6: Set address executed interrupt */
  128. #define M66592_SCFG 0x0020 /* b5: Set configuration executed interrupt */
  129. #define M66592_SUSP 0x0010 /* b4: Suspend detected interrupt */
  130. #define M66592_WDST 0x0008 /* b3: Control write data stage completed irq */
  131. #define M66592_RDST 0x0004 /* b2: Control read data stage completed irq */
  132. #define M66592_CMPL 0x0002 /* b1: Control transfer complete interrupt */
  133. #define M66592_SERR 0x0001 /* b0: Sequence error interrupt */
  134. #define M66592_INTENB1 0x32
  135. #define M66592_BCHGE 0x4000 /* b14: USB us chenge interrupt */
  136. #define M66592_DTCHE 0x1000 /* b12: Detach sense interrupt */
  137. #define M66592_SIGNE 0x0020 /* b5: SETUP IGNORE interrupt */
  138. #define M66592_SACKE 0x0010 /* b4: SETUP ACK interrupt */
  139. #define M66592_BRDYM 0x0004 /* b2: BRDY clear timing */
  140. #define M66592_INTL 0x0002 /* b1: Interrupt sense select */
  141. #define M66592_PCSE 0x0001 /* b0: PCUT enable by CS assert */
  142. #define M66592_BRDYENB 0x36
  143. #define M66592_BRDYSTS 0x46
  144. #define M66592_BRDY7 0x0080 /* b7: PIPE7 */
  145. #define M66592_BRDY6 0x0040 /* b6: PIPE6 */
  146. #define M66592_BRDY5 0x0020 /* b5: PIPE5 */
  147. #define M66592_BRDY4 0x0010 /* b4: PIPE4 */
  148. #define M66592_BRDY3 0x0008 /* b3: PIPE3 */
  149. #define M66592_BRDY2 0x0004 /* b2: PIPE2 */
  150. #define M66592_BRDY1 0x0002 /* b1: PIPE1 */
  151. #define M66592_BRDY0 0x0001 /* b1: PIPE0 */
  152. #define M66592_NRDYENB 0x38
  153. #define M66592_NRDYSTS 0x48
  154. #define M66592_NRDY7 0x0080 /* b7: PIPE7 */
  155. #define M66592_NRDY6 0x0040 /* b6: PIPE6 */
  156. #define M66592_NRDY5 0x0020 /* b5: PIPE5 */
  157. #define M66592_NRDY4 0x0010 /* b4: PIPE4 */
  158. #define M66592_NRDY3 0x0008 /* b3: PIPE3 */
  159. #define M66592_NRDY2 0x0004 /* b2: PIPE2 */
  160. #define M66592_NRDY1 0x0002 /* b1: PIPE1 */
  161. #define M66592_NRDY0 0x0001 /* b1: PIPE0 */
  162. #define M66592_BEMPENB 0x3A
  163. #define M66592_BEMPSTS 0x4A
  164. #define M66592_BEMP7 0x0080 /* b7: PIPE7 */
  165. #define M66592_BEMP6 0x0040 /* b6: PIPE6 */
  166. #define M66592_BEMP5 0x0020 /* b5: PIPE5 */
  167. #define M66592_BEMP4 0x0010 /* b4: PIPE4 */
  168. #define M66592_BEMP3 0x0008 /* b3: PIPE3 */
  169. #define M66592_BEMP2 0x0004 /* b2: PIPE2 */
  170. #define M66592_BEMP1 0x0002 /* b1: PIPE1 */
  171. #define M66592_BEMP0 0x0001 /* b0: PIPE0 */
  172. #define M66592_SOFCFG 0x3C
  173. #define M66592_SOFM 0x000C /* b3-2: SOF palse mode */
  174. #define M66592_SOF_125US 0x0008 /* SOF OUT 125us uFrame Signal */
  175. #define M66592_SOF_1MS 0x0004 /* SOF OUT 1ms Frame Signal */
  176. #define M66592_SOF_DISABLE 0x0000 /* SOF OUT Disable */
  177. #define M66592_INTSTS0 0x40
  178. #define M66592_VBINT 0x8000 /* b15: VBUS interrupt */
  179. #define M66592_RESM 0x4000 /* b14: Resume interrupt */
  180. #define M66592_SOFR 0x2000 /* b13: SOF frame update interrupt */
  181. #define M66592_DVST 0x1000 /* b12: Device state transition */
  182. #define M66592_CTRT 0x0800 /* b11: Control stage transition */
  183. #define M66592_BEMP 0x0400 /* b10: Buffer empty interrupt */
  184. #define M66592_NRDY 0x0200 /* b9: Buffer not ready interrupt */
  185. #define M66592_BRDY 0x0100 /* b8: Buffer ready interrupt */
  186. #define M66592_VBSTS 0x0080 /* b7: VBUS input port */
  187. #define M66592_DVSQ 0x0070 /* b6-4: Device state */
  188. #define M66592_DS_SPD_CNFG 0x0070 /* Suspend Configured */
  189. #define M66592_DS_SPD_ADDR 0x0060 /* Suspend Address */
  190. #define M66592_DS_SPD_DFLT 0x0050 /* Suspend Default */
  191. #define M66592_DS_SPD_POWR 0x0040 /* Suspend Powered */
  192. #define M66592_DS_SUSP 0x0040 /* Suspend */
  193. #define M66592_DS_CNFG 0x0030 /* Configured */
  194. #define M66592_DS_ADDS 0x0020 /* Address */
  195. #define M66592_DS_DFLT 0x0010 /* Default */
  196. #define M66592_DS_POWR 0x0000 /* Powered */
  197. #define M66592_DVSQS 0x0030 /* b5-4: Device state */
  198. #define M66592_VALID 0x0008 /* b3: Setup packet detected flag */
  199. #define M66592_CTSQ 0x0007 /* b2-0: Control transfer stage */
  200. #define M66592_CS_SQER 0x0006 /* Sequence error */
  201. #define M66592_CS_WRND 0x0005 /* Control write nodata status */
  202. #define M66592_CS_WRSS 0x0004 /* Control write status stage */
  203. #define M66592_CS_WRDS 0x0003 /* Control write data stage */
  204. #define M66592_CS_RDSS 0x0002 /* Control read status stage */
  205. #define M66592_CS_RDDS 0x0001 /* Control read data stage */
  206. #define M66592_CS_IDST 0x0000 /* Idle or setup stage */
  207. #define M66592_INTSTS1 0x42
  208. #define M66592_BCHG 0x4000 /* b14: USB bus chenge interrupt */
  209. #define M66592_DTCH 0x1000 /* b12: Detach sense interrupt */
  210. #define M66592_SIGN 0x0020 /* b5: SETUP IGNORE interrupt */
  211. #define M66592_SACK 0x0010 /* b4: SETUP ACK interrupt */
  212. #define M66592_FRMNUM 0x4C
  213. #define M66592_OVRN 0x8000 /* b15: Overrun error */
  214. #define M66592_CRCE 0x4000 /* b14: Received data error */
  215. #define M66592_SOFRM 0x0800 /* b11: SOF output mode */
  216. #define M66592_FRNM 0x07FF /* b10-0: Frame number */
  217. #define M66592_UFRMNUM 0x4E
  218. #define M66592_UFRNM 0x0007 /* b2-0: Micro frame number */
  219. #define M66592_RECOVER 0x50
  220. #define M66592_STSRECOV 0x0700 /* Status recovery */
  221. #define M66592_STSR_HI 0x0400 /* FULL(0) or HI(1) Speed */
  222. #define M66592_STSR_DEFAULT 0x0100 /* Default state */
  223. #define M66592_STSR_ADDRESS 0x0200 /* Address state */
  224. #define M66592_STSR_CONFIG 0x0300 /* Configured state */
  225. #define M66592_USBADDR 0x007F /* b6-0: USB address */
  226. #define M66592_USBREQ 0x54
  227. #define M66592_bRequest 0xFF00 /* b15-8: bRequest */
  228. #define M66592_GET_STATUS 0x0000
  229. #define M66592_CLEAR_FEATURE 0x0100
  230. #define M66592_ReqRESERVED 0x0200
  231. #define M66592_SET_FEATURE 0x0300
  232. #define M66592_ReqRESERVED1 0x0400
  233. #define M66592_SET_ADDRESS 0x0500
  234. #define M66592_GET_DESCRIPTOR 0x0600
  235. #define M66592_SET_DESCRIPTOR 0x0700
  236. #define M66592_GET_CONFIGURATION 0x0800
  237. #define M66592_SET_CONFIGURATION 0x0900
  238. #define M66592_GET_INTERFACE 0x0A00
  239. #define M66592_SET_INTERFACE 0x0B00
  240. #define M66592_SYNCH_FRAME 0x0C00
  241. #define M66592_bmRequestType 0x00FF /* b7-0: bmRequestType */
  242. #define M66592_bmRequestTypeDir 0x0080 /* b7 : Data direction */
  243. #define M66592_HOST_TO_DEVICE 0x0000
  244. #define M66592_DEVICE_TO_HOST 0x0080
  245. #define M66592_bmRequestTypeType 0x0060 /* b6-5: Type */
  246. #define M66592_STANDARD 0x0000
  247. #define M66592_CLASS 0x0020
  248. #define M66592_VENDOR 0x0040
  249. #define M66592_bmRequestTypeRecip 0x001F /* b4-0: Recipient */
  250. #define M66592_DEVICE 0x0000
  251. #define M66592_INTERFACE 0x0001
  252. #define M66592_ENDPOINT 0x0002
  253. #define M66592_USBVAL 0x56
  254. #define M66592_wValue 0xFFFF /* b15-0: wValue */
  255. /* Standard Feature Selector */
  256. #define M66592_ENDPOINT_HALT 0x0000
  257. #define M66592_DEVICE_REMOTE_WAKEUP 0x0001
  258. #define M66592_TEST_MODE 0x0002
  259. /* Descriptor Types */
  260. #define M66592_DT_TYPE 0xFF00
  261. #define M66592_GET_DT_TYPE(v) (((v) & DT_TYPE) >> 8)
  262. #define M66592_DT_DEVICE 0x01
  263. #define M66592_DT_CONFIGURATION 0x02
  264. #define M66592_DT_STRING 0x03
  265. #define M66592_DT_INTERFACE 0x04
  266. #define M66592_DT_ENDPOINT 0x05
  267. #define M66592_DT_DEVICE_QUALIFIER 0x06
  268. #define M66592_DT_OTHER_SPEED_CONFIGURATION 0x07
  269. #define M66592_DT_INTERFACE_POWER 0x08
  270. #define M66592_DT_INDEX 0x00FF
  271. #define M66592_CONF_NUM 0x00FF
  272. #define M66592_ALT_SET 0x00FF
  273. #define M66592_USBINDEX 0x58
  274. #define M66592_wIndex 0xFFFF /* b15-0: wIndex */
  275. #define M66592_TEST_SELECT 0xFF00 /* b15-b8: Test Mode */
  276. #define M66592_TEST_J 0x0100 /* Test_J */
  277. #define M66592_TEST_K 0x0200 /* Test_K */
  278. #define M66592_TEST_SE0_NAK 0x0300 /* Test_SE0_NAK */
  279. #define M66592_TEST_PACKET 0x0400 /* Test_Packet */
  280. #define M66592_TEST_FORCE_ENABLE 0x0500 /* Test_Force_Enable */
  281. #define M66592_TEST_STSelectors 0x0600 /* Standard test selectors */
  282. #define M66592_TEST_Reserved 0x4000 /* Reserved */
  283. #define M66592_TEST_VSTModes 0xC000 /* Vendor-specific tests */
  284. #define M66592_EP_DIR 0x0080 /* b7: Endpoint Direction */
  285. #define M66592_EP_DIR_IN 0x0080
  286. #define M66592_EP_DIR_OUT 0x0000
  287. #define M66592_USBLENG 0x5A
  288. #define M66592_wLength 0xFFFF /* b15-0: wLength */
  289. #define M66592_DCPCFG 0x5C
  290. #define M66592_CNTMD 0x0100 /* b8: Continuous transfer mode */
  291. #define M66592_DIR 0x0010 /* b4: Control transfer DIR select */
  292. #define M66592_DCPMAXP 0x5E
  293. #define M66592_DEVSEL 0xC000 /* b15-14: Device address select */
  294. #define M66592_DEVICE_0 0x0000 /* Device address 0 */
  295. #define M66592_DEVICE_1 0x4000 /* Device address 1 */
  296. #define M66592_DEVICE_2 0x8000 /* Device address 2 */
  297. #define M66592_DEVICE_3 0xC000 /* Device address 3 */
  298. #define M66592_MAXP 0x007F /* b6-0: Maxpacket size of ep0 */
  299. #define M66592_DCPCTR 0x60
  300. #define M66592_BSTS 0x8000 /* b15: Buffer status */
  301. #define M66592_SUREQ 0x4000 /* b14: Send USB request */
  302. #define M66592_SQCLR 0x0100 /* b8: Sequence toggle bit clear */
  303. #define M66592_SQSET 0x0080 /* b7: Sequence toggle bit set */
  304. #define M66592_SQMON 0x0040 /* b6: Sequence toggle bit monitor */
  305. #define M66592_CCPL 0x0004 /* b2: control transfer complete */
  306. #define M66592_PID 0x0003 /* b1-0: Response PID */
  307. #define M66592_PID_STALL 0x0002 /* STALL */
  308. #define M66592_PID_BUF 0x0001 /* BUF */
  309. #define M66592_PID_NAK 0x0000 /* NAK */
  310. #define M66592_PIPESEL 0x64
  311. #define M66592_PIPENM 0x0007 /* b2-0: Pipe select */
  312. #define M66592_PIPE0 0x0000 /* PIPE 0 */
  313. #define M66592_PIPE1 0x0001 /* PIPE 1 */
  314. #define M66592_PIPE2 0x0002 /* PIPE 2 */
  315. #define M66592_PIPE3 0x0003 /* PIPE 3 */
  316. #define M66592_PIPE4 0x0004 /* PIPE 4 */
  317. #define M66592_PIPE5 0x0005 /* PIPE 5 */
  318. #define M66592_PIPE6 0x0006 /* PIPE 6 */
  319. #define M66592_PIPE7 0x0007 /* PIPE 7 */
  320. #define M66592_PIPECFG 0x66
  321. #define M66592_TYP 0xC000 /* b15-14: Transfer type */
  322. #define M66592_ISO 0xC000 /* Isochronous */
  323. #define M66592_INT 0x8000 /* Interrupt */
  324. #define M66592_BULK 0x4000 /* Bulk */
  325. #define M66592_BFRE 0x0400 /* b10: Buffer ready interrupt mode */
  326. #define M66592_DBLB 0x0200 /* b9: Double buffer mode select */
  327. #define M66592_CNTMD 0x0100 /* b8: Continuous transfer mode */
  328. #define M66592_SHTNAK 0x0080 /* b7: Transfer end NAK */
  329. #define M66592_DIR 0x0010 /* b4: Transfer direction select */
  330. #define M66592_DIR_H_OUT 0x0010 /* HOST OUT */
  331. #define M66592_DIR_P_IN 0x0010 /* PERI IN */
  332. #define M66592_DIR_H_IN 0x0000 /* HOST IN */
  333. #define M66592_DIR_P_OUT 0x0000 /* PERI OUT */
  334. #define M66592_EPNUM 0x000F /* b3-0: Eendpoint number select */
  335. #define M66592_EP1 0x0001
  336. #define M66592_EP2 0x0002
  337. #define M66592_EP3 0x0003
  338. #define M66592_EP4 0x0004
  339. #define M66592_EP5 0x0005
  340. #define M66592_EP6 0x0006
  341. #define M66592_EP7 0x0007
  342. #define M66592_EP8 0x0008
  343. #define M66592_EP9 0x0009
  344. #define M66592_EP10 0x000A
  345. #define M66592_EP11 0x000B
  346. #define M66592_EP12 0x000C
  347. #define M66592_EP13 0x000D
  348. #define M66592_EP14 0x000E
  349. #define M66592_EP15 0x000F
  350. #define M66592_PIPEBUF 0x68
  351. #define M66592_BUFSIZE 0x7C00 /* b14-10: Pipe buffer size */
  352. #define M66592_BUF_SIZE(x) ((((x) / 64) - 1) << 10)
  353. #define M66592_BUFNMB 0x00FF /* b7-0: Pipe buffer number */
  354. #define M66592_PIPEMAXP 0x6A
  355. #define M66592_MXPS 0x07FF /* b10-0: Maxpacket size */
  356. #define M66592_PIPEPERI 0x6C
  357. #define M66592_IFIS 0x1000 /* b12: ISO in-buffer flush mode */
  358. #define M66592_IITV 0x0007 /* b2-0: ISO interval */
  359. #define M66592_PIPE1CTR 0x70
  360. #define M66592_PIPE2CTR 0x72
  361. #define M66592_PIPE3CTR 0x74
  362. #define M66592_PIPE4CTR 0x76
  363. #define M66592_PIPE5CTR 0x78
  364. #define M66592_PIPE6CTR 0x7A
  365. #define M66592_PIPE7CTR 0x7C
  366. #define M66592_BSTS 0x8000 /* b15: Buffer status */
  367. #define M66592_INBUFM 0x4000 /* b14: IN buffer monitor (PIPE 1-5) */
  368. #define M66592_ACLRM 0x0200 /* b9: Out buffer auto clear mode */
  369. #define M66592_SQCLR 0x0100 /* b8: Sequence toggle bit clear */
  370. #define M66592_SQSET 0x0080 /* b7: Sequence toggle bit set */
  371. #define M66592_SQMON 0x0040 /* b6: Sequence toggle bit monitor */
  372. #define M66592_PID 0x0003 /* b1-0: Response PID */
  373. #define M66592_INVALID_REG 0x7E
  374. #define get_pipectr_addr(pipenum) (M66592_PIPE1CTR + (pipenum - 1) * 2)
  375. #define M66592_MAX_SAMPLING 10
  376. #define M66592_MAX_NUM_PIPE 8
  377. #define M66592_MAX_NUM_BULK 3
  378. #define M66592_MAX_NUM_ISOC 2
  379. #define M66592_MAX_NUM_INT 2
  380. #define M66592_BASE_PIPENUM_BULK 3
  381. #define M66592_BASE_PIPENUM_ISOC 1
  382. #define M66592_BASE_PIPENUM_INT 6
  383. #define M66592_BASE_BUFNUM 6
  384. #define M66592_MAX_BUFNUM 0x4F
  385. struct m66592_pipe_info {
  386. u16 pipe;
  387. u16 epnum;
  388. u16 maxpacket;
  389. u16 type;
  390. u16 interval;
  391. u16 dir_in;
  392. };
  393. struct m66592_request {
  394. struct usb_request req;
  395. struct list_head queue;
  396. };
  397. struct m66592_ep {
  398. struct usb_ep ep;
  399. struct m66592 *m66592;
  400. struct list_head queue;
  401. unsigned busy:1;
  402. unsigned internal_ccpl:1; /* use only control */
  403. /* this member can able to after m66592_enable */
  404. unsigned use_dma:1;
  405. u16 pipenum;
  406. u16 type;
  407. /* register address */
  408. unsigned long fifoaddr;
  409. unsigned long fifosel;
  410. unsigned long fifoctr;
  411. unsigned long fifotrn;
  412. unsigned long pipectr;
  413. };
  414. struct m66592 {
  415. spinlock_t lock;
  416. void __iomem *reg;
  417. struct clk *clk;
  418. struct m66592_platdata *pdata;
  419. unsigned long irq_trigger;
  420. struct usb_gadget gadget;
  421. struct usb_gadget_driver *driver;
  422. struct m66592_ep ep[M66592_MAX_NUM_PIPE];
  423. struct m66592_ep *pipenum2ep[M66592_MAX_NUM_PIPE];
  424. struct m66592_ep *epaddr2ep[16];
  425. struct usb_request *ep0_req; /* for internal request */
  426. __le16 ep0_data; /* for internal request */
  427. u16 old_vbus;
  428. struct timer_list timer;
  429. int scount;
  430. int old_dvsq;
  431. /* pipe config */
  432. int bulk;
  433. int interrupt;
  434. int isochronous;
  435. int num_dma;
  436. };
  437. #define to_m66592(g) (container_of((g), struct m66592, gadget))
  438. #define gadget_to_m66592(_gadget) container_of(_gadget, struct m66592, gadget)
  439. #define m66592_to_gadget(m66592) (&m66592->gadget)
  440. #define is_bulk_pipe(pipenum) \
  441. ((pipenum >= M66592_BASE_PIPENUM_BULK) && \
  442. (pipenum < (M66592_BASE_PIPENUM_BULK + M66592_MAX_NUM_BULK)))
  443. #define is_interrupt_pipe(pipenum) \
  444. ((pipenum >= M66592_BASE_PIPENUM_INT) && \
  445. (pipenum < (M66592_BASE_PIPENUM_INT + M66592_MAX_NUM_INT)))
  446. #define is_isoc_pipe(pipenum) \
  447. ((pipenum >= M66592_BASE_PIPENUM_ISOC) && \
  448. (pipenum < (M66592_BASE_PIPENUM_ISOC + M66592_MAX_NUM_ISOC)))
  449. #define enable_irq_ready(m66592, pipenum) \
  450. enable_pipe_irq(m66592, pipenum, M66592_BRDYENB)
  451. #define disable_irq_ready(m66592, pipenum) \
  452. disable_pipe_irq(m66592, pipenum, M66592_BRDYENB)
  453. #define enable_irq_empty(m66592, pipenum) \
  454. enable_pipe_irq(m66592, pipenum, M66592_BEMPENB)
  455. #define disable_irq_empty(m66592, pipenum) \
  456. disable_pipe_irq(m66592, pipenum, M66592_BEMPENB)
  457. #define enable_irq_nrdy(m66592, pipenum) \
  458. enable_pipe_irq(m66592, pipenum, M66592_NRDYENB)
  459. #define disable_irq_nrdy(m66592, pipenum) \
  460. disable_pipe_irq(m66592, pipenum, M66592_NRDYENB)
  461. /*-------------------------------------------------------------------------*/
  462. static inline u16 m66592_read(struct m66592 *m66592, unsigned long offset)
  463. {
  464. return ioread16(m66592->reg + offset);
  465. }
  466. static inline void m66592_read_fifo(struct m66592 *m66592,
  467. unsigned long offset,
  468. void *buf, unsigned long len)
  469. {
  470. void __iomem *fifoaddr = m66592->reg + offset;
  471. if (m66592->pdata->on_chip) {
  472. len = (len + 3) / 4;
  473. ioread32_rep(fifoaddr, buf, len);
  474. } else {
  475. len = (len + 1) / 2;
  476. ioread16_rep(fifoaddr, buf, len);
  477. }
  478. }
  479. static inline void m66592_write(struct m66592 *m66592, u16 val,
  480. unsigned long offset)
  481. {
  482. iowrite16(val, m66592->reg + offset);
  483. }
  484. static inline void m66592_mdfy(struct m66592 *m66592, u16 val, u16 pat,
  485. unsigned long offset)
  486. {
  487. u16 tmp;
  488. tmp = m66592_read(m66592, offset);
  489. tmp = tmp & (~pat);
  490. tmp = tmp | val;
  491. m66592_write(m66592, tmp, offset);
  492. }
  493. #define m66592_bclr(m66592, val, offset) \
  494. m66592_mdfy(m66592, 0, val, offset)
  495. #define m66592_bset(m66592, val, offset) \
  496. m66592_mdfy(m66592, val, 0, offset)
  497. static inline void m66592_write_fifo(struct m66592 *m66592,
  498. struct m66592_ep *ep,
  499. void *buf, unsigned long len)
  500. {
  501. void __iomem *fifoaddr = m66592->reg + ep->fifoaddr;
  502. if (m66592->pdata->on_chip) {
  503. unsigned long count;
  504. unsigned char *pb;
  505. int i;
  506. count = len / 4;
  507. iowrite32_rep(fifoaddr, buf, count);
  508. if (len & 0x00000003) {
  509. pb = buf + count * 4;
  510. for (i = 0; i < (len & 0x00000003); i++) {
  511. if (m66592_read(m66592, M66592_CFBCFG)) /* le */
  512. iowrite8(pb[i], fifoaddr + (3 - i));
  513. else
  514. iowrite8(pb[i], fifoaddr + i);
  515. }
  516. }
  517. } else {
  518. unsigned long odd = len & 0x0001;
  519. len = len / 2;
  520. iowrite16_rep(fifoaddr, buf, len);
  521. if (odd) {
  522. unsigned char *p = buf + len*2;
  523. if (m66592->pdata->wr0_shorted_to_wr1)
  524. m66592_bclr(m66592, M66592_MBW_16, ep->fifosel);
  525. iowrite8(*p, fifoaddr);
  526. if (m66592->pdata->wr0_shorted_to_wr1)
  527. m66592_bset(m66592, M66592_MBW_16, ep->fifosel);
  528. }
  529. }
  530. }
  531. #endif /* ifndef __M66592_UDC_H__ */