musb_gadget.c 56 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145
  1. /*
  2. * MUSB OTG driver peripheral support
  3. *
  4. * Copyright 2005 Mentor Graphics Corporation
  5. * Copyright (C) 2005-2006 by Texas Instruments
  6. * Copyright (C) 2006-2007 Nokia Corporation
  7. * Copyright (C) 2009 MontaVista Software, Inc. <source@mvista.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * version 2 as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  21. * 02110-1301 USA
  22. *
  23. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  24. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  25. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  26. * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  27. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  28. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  29. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  30. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  31. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  32. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. *
  34. */
  35. #include <linux/kernel.h>
  36. #include <linux/list.h>
  37. #include <linux/timer.h>
  38. #include <linux/module.h>
  39. #include <linux/smp.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/delay.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/slab.h>
  44. #include "musb_core.h"
  45. /* ----------------------------------------------------------------------- */
  46. #define is_buffer_mapped(req) (is_dma_capable() && \
  47. (req->map_state != UN_MAPPED))
  48. /* Maps the buffer to dma */
  49. static inline void map_dma_buffer(struct musb_request *request,
  50. struct musb *musb, struct musb_ep *musb_ep)
  51. {
  52. int compatible = true;
  53. struct dma_controller *dma = musb->dma_controller;
  54. request->map_state = UN_MAPPED;
  55. if (!is_dma_capable() || !musb_ep->dma)
  56. return;
  57. /* Check if DMA engine can handle this request.
  58. * DMA code must reject the USB request explicitly.
  59. * Default behaviour is to map the request.
  60. */
  61. if (dma->is_compatible)
  62. compatible = dma->is_compatible(musb_ep->dma,
  63. musb_ep->packet_sz, request->request.buf,
  64. request->request.length);
  65. if (!compatible)
  66. return;
  67. if (request->request.dma == DMA_ADDR_INVALID) {
  68. dma_addr_t dma_addr;
  69. int ret;
  70. dma_addr = dma_map_single(
  71. musb->controller,
  72. request->request.buf,
  73. request->request.length,
  74. request->tx
  75. ? DMA_TO_DEVICE
  76. : DMA_FROM_DEVICE);
  77. ret = dma_mapping_error(musb->controller, dma_addr);
  78. if (ret)
  79. return;
  80. request->request.dma = dma_addr;
  81. request->map_state = MUSB_MAPPED;
  82. } else {
  83. dma_sync_single_for_device(musb->controller,
  84. request->request.dma,
  85. request->request.length,
  86. request->tx
  87. ? DMA_TO_DEVICE
  88. : DMA_FROM_DEVICE);
  89. request->map_state = PRE_MAPPED;
  90. }
  91. }
  92. /* Unmap the buffer from dma and maps it back to cpu */
  93. static inline void unmap_dma_buffer(struct musb_request *request,
  94. struct musb *musb)
  95. {
  96. struct musb_ep *musb_ep = request->ep;
  97. if (!is_buffer_mapped(request) || !musb_ep->dma)
  98. return;
  99. if (request->request.dma == DMA_ADDR_INVALID) {
  100. dev_vdbg(musb->controller,
  101. "not unmapping a never mapped buffer\n");
  102. return;
  103. }
  104. if (request->map_state == MUSB_MAPPED) {
  105. dma_unmap_single(musb->controller,
  106. request->request.dma,
  107. request->request.length,
  108. request->tx
  109. ? DMA_TO_DEVICE
  110. : DMA_FROM_DEVICE);
  111. request->request.dma = DMA_ADDR_INVALID;
  112. } else { /* PRE_MAPPED */
  113. dma_sync_single_for_cpu(musb->controller,
  114. request->request.dma,
  115. request->request.length,
  116. request->tx
  117. ? DMA_TO_DEVICE
  118. : DMA_FROM_DEVICE);
  119. }
  120. request->map_state = UN_MAPPED;
  121. }
  122. /*
  123. * Immediately complete a request.
  124. *
  125. * @param request the request to complete
  126. * @param status the status to complete the request with
  127. * Context: controller locked, IRQs blocked.
  128. */
  129. void musb_g_giveback(
  130. struct musb_ep *ep,
  131. struct usb_request *request,
  132. int status)
  133. __releases(ep->musb->lock)
  134. __acquires(ep->musb->lock)
  135. {
  136. struct musb_request *req;
  137. struct musb *musb;
  138. int busy = ep->busy;
  139. req = to_musb_request(request);
  140. list_del(&req->list);
  141. if (req->request.status == -EINPROGRESS)
  142. req->request.status = status;
  143. musb = req->musb;
  144. ep->busy = 1;
  145. spin_unlock(&musb->lock);
  146. if (!dma_mapping_error(&musb->g.dev, request->dma))
  147. unmap_dma_buffer(req, musb);
  148. if (request->status == 0)
  149. dev_dbg(musb->controller, "%s done request %p, %d/%d\n",
  150. ep->end_point.name, request,
  151. req->request.actual, req->request.length);
  152. else
  153. dev_dbg(musb->controller, "%s request %p, %d/%d fault %d\n",
  154. ep->end_point.name, request,
  155. req->request.actual, req->request.length,
  156. request->status);
  157. usb_gadget_giveback_request(&req->ep->end_point, &req->request);
  158. spin_lock(&musb->lock);
  159. ep->busy = busy;
  160. }
  161. /* ----------------------------------------------------------------------- */
  162. /*
  163. * Abort requests queued to an endpoint using the status. Synchronous.
  164. * caller locked controller and blocked irqs, and selected this ep.
  165. */
  166. static void nuke(struct musb_ep *ep, const int status)
  167. {
  168. struct musb *musb = ep->musb;
  169. struct musb_request *req = NULL;
  170. void __iomem *epio = ep->musb->endpoints[ep->current_epnum].regs;
  171. ep->busy = 1;
  172. if (is_dma_capable() && ep->dma) {
  173. struct dma_controller *c = ep->musb->dma_controller;
  174. int value;
  175. if (ep->is_in) {
  176. /*
  177. * The programming guide says that we must not clear
  178. * the DMAMODE bit before DMAENAB, so we only
  179. * clear it in the second write...
  180. */
  181. musb_writew(epio, MUSB_TXCSR,
  182. MUSB_TXCSR_DMAMODE | MUSB_TXCSR_FLUSHFIFO);
  183. musb_writew(epio, MUSB_TXCSR,
  184. 0 | MUSB_TXCSR_FLUSHFIFO);
  185. } else {
  186. musb_writew(epio, MUSB_RXCSR,
  187. 0 | MUSB_RXCSR_FLUSHFIFO);
  188. musb_writew(epio, MUSB_RXCSR,
  189. 0 | MUSB_RXCSR_FLUSHFIFO);
  190. }
  191. value = c->channel_abort(ep->dma);
  192. dev_dbg(musb->controller, "%s: abort DMA --> %d\n",
  193. ep->name, value);
  194. c->channel_release(ep->dma);
  195. ep->dma = NULL;
  196. }
  197. while (!list_empty(&ep->req_list)) {
  198. req = list_first_entry(&ep->req_list, struct musb_request, list);
  199. musb_g_giveback(ep, &req->request, status);
  200. }
  201. }
  202. /* ----------------------------------------------------------------------- */
  203. /* Data transfers - pure PIO, pure DMA, or mixed mode */
  204. /*
  205. * This assumes the separate CPPI engine is responding to DMA requests
  206. * from the usb core ... sequenced a bit differently from mentor dma.
  207. */
  208. static inline int max_ep_writesize(struct musb *musb, struct musb_ep *ep)
  209. {
  210. if (can_bulk_split(musb, ep->type))
  211. return ep->hw_ep->max_packet_sz_tx;
  212. else
  213. return ep->packet_sz;
  214. }
  215. /*
  216. * An endpoint is transmitting data. This can be called either from
  217. * the IRQ routine or from ep.queue() to kickstart a request on an
  218. * endpoint.
  219. *
  220. * Context: controller locked, IRQs blocked, endpoint selected
  221. */
  222. static void txstate(struct musb *musb, struct musb_request *req)
  223. {
  224. u8 epnum = req->epnum;
  225. struct musb_ep *musb_ep;
  226. void __iomem *epio = musb->endpoints[epnum].regs;
  227. struct usb_request *request;
  228. u16 fifo_count = 0, csr;
  229. int use_dma = 0;
  230. musb_ep = req->ep;
  231. /* Check if EP is disabled */
  232. if (!musb_ep->desc) {
  233. dev_dbg(musb->controller, "ep:%s disabled - ignore request\n",
  234. musb_ep->end_point.name);
  235. return;
  236. }
  237. /* we shouldn't get here while DMA is active ... but we do ... */
  238. if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
  239. dev_dbg(musb->controller, "dma pending...\n");
  240. return;
  241. }
  242. /* read TXCSR before */
  243. csr = musb_readw(epio, MUSB_TXCSR);
  244. request = &req->request;
  245. fifo_count = min(max_ep_writesize(musb, musb_ep),
  246. (int)(request->length - request->actual));
  247. if (csr & MUSB_TXCSR_TXPKTRDY) {
  248. dev_dbg(musb->controller, "%s old packet still ready , txcsr %03x\n",
  249. musb_ep->end_point.name, csr);
  250. return;
  251. }
  252. if (csr & MUSB_TXCSR_P_SENDSTALL) {
  253. dev_dbg(musb->controller, "%s stalling, txcsr %03x\n",
  254. musb_ep->end_point.name, csr);
  255. return;
  256. }
  257. dev_dbg(musb->controller, "hw_ep%d, maxpacket %d, fifo count %d, txcsr %03x\n",
  258. epnum, musb_ep->packet_sz, fifo_count,
  259. csr);
  260. #ifndef CONFIG_MUSB_PIO_ONLY
  261. if (is_buffer_mapped(req)) {
  262. struct dma_controller *c = musb->dma_controller;
  263. size_t request_size;
  264. /* setup DMA, then program endpoint CSR */
  265. request_size = min_t(size_t, request->length - request->actual,
  266. musb_ep->dma->max_len);
  267. use_dma = (request->dma != DMA_ADDR_INVALID && request_size);
  268. /* MUSB_TXCSR_P_ISO is still set correctly */
  269. if (musb_dma_inventra(musb) || musb_dma_ux500(musb)) {
  270. if (request_size < musb_ep->packet_sz)
  271. musb_ep->dma->desired_mode = 0;
  272. else
  273. musb_ep->dma->desired_mode = 1;
  274. use_dma = use_dma && c->channel_program(
  275. musb_ep->dma, musb_ep->packet_sz,
  276. musb_ep->dma->desired_mode,
  277. request->dma + request->actual, request_size);
  278. if (use_dma) {
  279. if (musb_ep->dma->desired_mode == 0) {
  280. /*
  281. * We must not clear the DMAMODE bit
  282. * before the DMAENAB bit -- and the
  283. * latter doesn't always get cleared
  284. * before we get here...
  285. */
  286. csr &= ~(MUSB_TXCSR_AUTOSET
  287. | MUSB_TXCSR_DMAENAB);
  288. musb_writew(epio, MUSB_TXCSR, csr
  289. | MUSB_TXCSR_P_WZC_BITS);
  290. csr &= ~MUSB_TXCSR_DMAMODE;
  291. csr |= (MUSB_TXCSR_DMAENAB |
  292. MUSB_TXCSR_MODE);
  293. /* against programming guide */
  294. } else {
  295. csr |= (MUSB_TXCSR_DMAENAB
  296. | MUSB_TXCSR_DMAMODE
  297. | MUSB_TXCSR_MODE);
  298. /*
  299. * Enable Autoset according to table
  300. * below
  301. * bulk_split hb_mult Autoset_Enable
  302. * 0 0 Yes(Normal)
  303. * 0 >0 No(High BW ISO)
  304. * 1 0 Yes(HS bulk)
  305. * 1 >0 Yes(FS bulk)
  306. */
  307. if (!musb_ep->hb_mult ||
  308. (musb_ep->hb_mult &&
  309. can_bulk_split(musb,
  310. musb_ep->type)))
  311. csr |= MUSB_TXCSR_AUTOSET;
  312. }
  313. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  314. musb_writew(epio, MUSB_TXCSR, csr);
  315. }
  316. }
  317. if (is_cppi_enabled(musb)) {
  318. /* program endpoint CSR first, then setup DMA */
  319. csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
  320. csr |= MUSB_TXCSR_DMAENAB | MUSB_TXCSR_DMAMODE |
  321. MUSB_TXCSR_MODE;
  322. musb_writew(epio, MUSB_TXCSR, (MUSB_TXCSR_P_WZC_BITS &
  323. ~MUSB_TXCSR_P_UNDERRUN) | csr);
  324. /* ensure writebuffer is empty */
  325. csr = musb_readw(epio, MUSB_TXCSR);
  326. /*
  327. * NOTE host side sets DMAENAB later than this; both are
  328. * OK since the transfer dma glue (between CPPI and
  329. * Mentor fifos) just tells CPPI it could start. Data
  330. * only moves to the USB TX fifo when both fifos are
  331. * ready.
  332. */
  333. /*
  334. * "mode" is irrelevant here; handle terminating ZLPs
  335. * like PIO does, since the hardware RNDIS mode seems
  336. * unreliable except for the
  337. * last-packet-is-already-short case.
  338. */
  339. use_dma = use_dma && c->channel_program(
  340. musb_ep->dma, musb_ep->packet_sz,
  341. 0,
  342. request->dma + request->actual,
  343. request_size);
  344. if (!use_dma) {
  345. c->channel_release(musb_ep->dma);
  346. musb_ep->dma = NULL;
  347. csr &= ~MUSB_TXCSR_DMAENAB;
  348. musb_writew(epio, MUSB_TXCSR, csr);
  349. /* invariant: prequest->buf is non-null */
  350. }
  351. } else if (tusb_dma_omap(musb))
  352. use_dma = use_dma && c->channel_program(
  353. musb_ep->dma, musb_ep->packet_sz,
  354. request->zero,
  355. request->dma + request->actual,
  356. request_size);
  357. }
  358. #endif
  359. if (!use_dma) {
  360. /*
  361. * Unmap the dma buffer back to cpu if dma channel
  362. * programming fails
  363. */
  364. unmap_dma_buffer(req, musb);
  365. musb_write_fifo(musb_ep->hw_ep, fifo_count,
  366. (u8 *) (request->buf + request->actual));
  367. request->actual += fifo_count;
  368. csr |= MUSB_TXCSR_TXPKTRDY;
  369. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  370. musb_writew(epio, MUSB_TXCSR, csr);
  371. }
  372. /* host may already have the data when this message shows... */
  373. dev_dbg(musb->controller, "%s TX/IN %s len %d/%d, txcsr %04x, fifo %d/%d\n",
  374. musb_ep->end_point.name, use_dma ? "dma" : "pio",
  375. request->actual, request->length,
  376. musb_readw(epio, MUSB_TXCSR),
  377. fifo_count,
  378. musb_readw(epio, MUSB_TXMAXP));
  379. }
  380. /*
  381. * FIFO state update (e.g. data ready).
  382. * Called from IRQ, with controller locked.
  383. */
  384. void musb_g_tx(struct musb *musb, u8 epnum)
  385. {
  386. u16 csr;
  387. struct musb_request *req;
  388. struct usb_request *request;
  389. u8 __iomem *mbase = musb->mregs;
  390. struct musb_ep *musb_ep = &musb->endpoints[epnum].ep_in;
  391. void __iomem *epio = musb->endpoints[epnum].regs;
  392. struct dma_channel *dma;
  393. musb_ep_select(mbase, epnum);
  394. req = next_request(musb_ep);
  395. request = &req->request;
  396. csr = musb_readw(epio, MUSB_TXCSR);
  397. dev_dbg(musb->controller, "<== %s, txcsr %04x\n", musb_ep->end_point.name, csr);
  398. dma = is_dma_capable() ? musb_ep->dma : NULL;
  399. /*
  400. * REVISIT: for high bandwidth, MUSB_TXCSR_P_INCOMPTX
  401. * probably rates reporting as a host error.
  402. */
  403. if (csr & MUSB_TXCSR_P_SENTSTALL) {
  404. csr |= MUSB_TXCSR_P_WZC_BITS;
  405. csr &= ~MUSB_TXCSR_P_SENTSTALL;
  406. musb_writew(epio, MUSB_TXCSR, csr);
  407. return;
  408. }
  409. if (csr & MUSB_TXCSR_P_UNDERRUN) {
  410. /* We NAKed, no big deal... little reason to care. */
  411. csr |= MUSB_TXCSR_P_WZC_BITS;
  412. csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
  413. musb_writew(epio, MUSB_TXCSR, csr);
  414. dev_vdbg(musb->controller, "underrun on ep%d, req %p\n",
  415. epnum, request);
  416. }
  417. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  418. /*
  419. * SHOULD NOT HAPPEN... has with CPPI though, after
  420. * changing SENDSTALL (and other cases); harmless?
  421. */
  422. dev_dbg(musb->controller, "%s dma still busy?\n", musb_ep->end_point.name);
  423. return;
  424. }
  425. if (request) {
  426. u8 is_dma = 0;
  427. bool short_packet = false;
  428. if (dma && (csr & MUSB_TXCSR_DMAENAB)) {
  429. is_dma = 1;
  430. csr |= MUSB_TXCSR_P_WZC_BITS;
  431. csr &= ~(MUSB_TXCSR_DMAENAB | MUSB_TXCSR_P_UNDERRUN |
  432. MUSB_TXCSR_TXPKTRDY | MUSB_TXCSR_AUTOSET);
  433. musb_writew(epio, MUSB_TXCSR, csr);
  434. /* Ensure writebuffer is empty. */
  435. csr = musb_readw(epio, MUSB_TXCSR);
  436. request->actual += musb_ep->dma->actual_len;
  437. dev_dbg(musb->controller, "TXCSR%d %04x, DMA off, len %zu, req %p\n",
  438. epnum, csr, musb_ep->dma->actual_len, request);
  439. }
  440. /*
  441. * First, maybe a terminating short packet. Some DMA
  442. * engines might handle this by themselves.
  443. */
  444. if ((request->zero && request->length)
  445. && (request->length % musb_ep->packet_sz == 0)
  446. && (request->actual == request->length))
  447. short_packet = true;
  448. if ((musb_dma_inventra(musb) || musb_dma_ux500(musb)) &&
  449. (is_dma && (!dma->desired_mode ||
  450. (request->actual &
  451. (musb_ep->packet_sz - 1)))))
  452. short_packet = true;
  453. if (short_packet) {
  454. /*
  455. * On DMA completion, FIFO may not be
  456. * available yet...
  457. */
  458. if (csr & MUSB_TXCSR_TXPKTRDY)
  459. return;
  460. dev_dbg(musb->controller, "sending zero pkt\n");
  461. musb_writew(epio, MUSB_TXCSR, MUSB_TXCSR_MODE
  462. | MUSB_TXCSR_TXPKTRDY);
  463. request->zero = 0;
  464. }
  465. if (request->actual == request->length) {
  466. musb_g_giveback(musb_ep, request, 0);
  467. /*
  468. * In the giveback function the MUSB lock is
  469. * released and acquired after sometime. During
  470. * this time period the INDEX register could get
  471. * changed by the gadget_queue function especially
  472. * on SMP systems. Reselect the INDEX to be sure
  473. * we are reading/modifying the right registers
  474. */
  475. musb_ep_select(mbase, epnum);
  476. req = musb_ep->desc ? next_request(musb_ep) : NULL;
  477. if (!req) {
  478. dev_dbg(musb->controller, "%s idle now\n",
  479. musb_ep->end_point.name);
  480. return;
  481. }
  482. }
  483. txstate(musb, req);
  484. }
  485. }
  486. /* ------------------------------------------------------------ */
  487. /*
  488. * Context: controller locked, IRQs blocked, endpoint selected
  489. */
  490. static void rxstate(struct musb *musb, struct musb_request *req)
  491. {
  492. const u8 epnum = req->epnum;
  493. struct usb_request *request = &req->request;
  494. struct musb_ep *musb_ep;
  495. void __iomem *epio = musb->endpoints[epnum].regs;
  496. unsigned len = 0;
  497. u16 fifo_count;
  498. u16 csr = musb_readw(epio, MUSB_RXCSR);
  499. struct musb_hw_ep *hw_ep = &musb->endpoints[epnum];
  500. u8 use_mode_1;
  501. if (hw_ep->is_shared_fifo)
  502. musb_ep = &hw_ep->ep_in;
  503. else
  504. musb_ep = &hw_ep->ep_out;
  505. fifo_count = musb_ep->packet_sz;
  506. /* Check if EP is disabled */
  507. if (!musb_ep->desc) {
  508. dev_dbg(musb->controller, "ep:%s disabled - ignore request\n",
  509. musb_ep->end_point.name);
  510. return;
  511. }
  512. /* We shouldn't get here while DMA is active, but we do... */
  513. if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
  514. dev_dbg(musb->controller, "DMA pending...\n");
  515. return;
  516. }
  517. if (csr & MUSB_RXCSR_P_SENDSTALL) {
  518. dev_dbg(musb->controller, "%s stalling, RXCSR %04x\n",
  519. musb_ep->end_point.name, csr);
  520. return;
  521. }
  522. if (is_cppi_enabled(musb) && is_buffer_mapped(req)) {
  523. struct dma_controller *c = musb->dma_controller;
  524. struct dma_channel *channel = musb_ep->dma;
  525. /* NOTE: CPPI won't actually stop advancing the DMA
  526. * queue after short packet transfers, so this is almost
  527. * always going to run as IRQ-per-packet DMA so that
  528. * faults will be handled correctly.
  529. */
  530. if (c->channel_program(channel,
  531. musb_ep->packet_sz,
  532. !request->short_not_ok,
  533. request->dma + request->actual,
  534. request->length - request->actual)) {
  535. /* make sure that if an rxpkt arrived after the irq,
  536. * the cppi engine will be ready to take it as soon
  537. * as DMA is enabled
  538. */
  539. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  540. | MUSB_RXCSR_DMAMODE);
  541. csr |= MUSB_RXCSR_DMAENAB | MUSB_RXCSR_P_WZC_BITS;
  542. musb_writew(epio, MUSB_RXCSR, csr);
  543. return;
  544. }
  545. }
  546. if (csr & MUSB_RXCSR_RXPKTRDY) {
  547. fifo_count = musb_readw(epio, MUSB_RXCOUNT);
  548. /*
  549. * Enable Mode 1 on RX transfers only when short_not_ok flag
  550. * is set. Currently short_not_ok flag is set only from
  551. * file_storage and f_mass_storage drivers
  552. */
  553. if (request->short_not_ok && fifo_count == musb_ep->packet_sz)
  554. use_mode_1 = 1;
  555. else
  556. use_mode_1 = 0;
  557. if (request->actual < request->length) {
  558. if (!is_buffer_mapped(req))
  559. goto buffer_aint_mapped;
  560. if (musb_dma_inventra(musb)) {
  561. struct dma_controller *c;
  562. struct dma_channel *channel;
  563. int use_dma = 0;
  564. unsigned int transfer_size;
  565. c = musb->dma_controller;
  566. channel = musb_ep->dma;
  567. /* We use DMA Req mode 0 in rx_csr, and DMA controller operates in
  568. * mode 0 only. So we do not get endpoint interrupts due to DMA
  569. * completion. We only get interrupts from DMA controller.
  570. *
  571. * We could operate in DMA mode 1 if we knew the size of the tranfer
  572. * in advance. For mass storage class, request->length = what the host
  573. * sends, so that'd work. But for pretty much everything else,
  574. * request->length is routinely more than what the host sends. For
  575. * most these gadgets, end of is signified either by a short packet,
  576. * or filling the last byte of the buffer. (Sending extra data in
  577. * that last pckate should trigger an overflow fault.) But in mode 1,
  578. * we don't get DMA completion interrupt for short packets.
  579. *
  580. * Theoretically, we could enable DMAReq irq (MUSB_RXCSR_DMAMODE = 1),
  581. * to get endpoint interrupt on every DMA req, but that didn't seem
  582. * to work reliably.
  583. *
  584. * REVISIT an updated g_file_storage can set req->short_not_ok, which
  585. * then becomes usable as a runtime "use mode 1" hint...
  586. */
  587. /* Experimental: Mode1 works with mass storage use cases */
  588. if (use_mode_1) {
  589. csr |= MUSB_RXCSR_AUTOCLEAR;
  590. musb_writew(epio, MUSB_RXCSR, csr);
  591. csr |= MUSB_RXCSR_DMAENAB;
  592. musb_writew(epio, MUSB_RXCSR, csr);
  593. /*
  594. * this special sequence (enabling and then
  595. * disabling MUSB_RXCSR_DMAMODE) is required
  596. * to get DMAReq to activate
  597. */
  598. musb_writew(epio, MUSB_RXCSR,
  599. csr | MUSB_RXCSR_DMAMODE);
  600. musb_writew(epio, MUSB_RXCSR, csr);
  601. transfer_size = min_t(unsigned int,
  602. request->length -
  603. request->actual,
  604. channel->max_len);
  605. musb_ep->dma->desired_mode = 1;
  606. } else {
  607. if (!musb_ep->hb_mult &&
  608. musb_ep->hw_ep->rx_double_buffered)
  609. csr |= MUSB_RXCSR_AUTOCLEAR;
  610. csr |= MUSB_RXCSR_DMAENAB;
  611. musb_writew(epio, MUSB_RXCSR, csr);
  612. transfer_size = min(request->length - request->actual,
  613. (unsigned)fifo_count);
  614. musb_ep->dma->desired_mode = 0;
  615. }
  616. use_dma = c->channel_program(
  617. channel,
  618. musb_ep->packet_sz,
  619. channel->desired_mode,
  620. request->dma
  621. + request->actual,
  622. transfer_size);
  623. if (use_dma)
  624. return;
  625. }
  626. if ((musb_dma_ux500(musb)) &&
  627. (request->actual < request->length)) {
  628. struct dma_controller *c;
  629. struct dma_channel *channel;
  630. unsigned int transfer_size = 0;
  631. c = musb->dma_controller;
  632. channel = musb_ep->dma;
  633. /* In case first packet is short */
  634. if (fifo_count < musb_ep->packet_sz)
  635. transfer_size = fifo_count;
  636. else if (request->short_not_ok)
  637. transfer_size = min_t(unsigned int,
  638. request->length -
  639. request->actual,
  640. channel->max_len);
  641. else
  642. transfer_size = min_t(unsigned int,
  643. request->length -
  644. request->actual,
  645. (unsigned)fifo_count);
  646. csr &= ~MUSB_RXCSR_DMAMODE;
  647. csr |= (MUSB_RXCSR_DMAENAB |
  648. MUSB_RXCSR_AUTOCLEAR);
  649. musb_writew(epio, MUSB_RXCSR, csr);
  650. if (transfer_size <= musb_ep->packet_sz) {
  651. musb_ep->dma->desired_mode = 0;
  652. } else {
  653. musb_ep->dma->desired_mode = 1;
  654. /* Mode must be set after DMAENAB */
  655. csr |= MUSB_RXCSR_DMAMODE;
  656. musb_writew(epio, MUSB_RXCSR, csr);
  657. }
  658. if (c->channel_program(channel,
  659. musb_ep->packet_sz,
  660. channel->desired_mode,
  661. request->dma
  662. + request->actual,
  663. transfer_size))
  664. return;
  665. }
  666. len = request->length - request->actual;
  667. dev_dbg(musb->controller, "%s OUT/RX pio fifo %d/%d, maxpacket %d\n",
  668. musb_ep->end_point.name,
  669. fifo_count, len,
  670. musb_ep->packet_sz);
  671. fifo_count = min_t(unsigned, len, fifo_count);
  672. if (tusb_dma_omap(musb)) {
  673. struct dma_controller *c = musb->dma_controller;
  674. struct dma_channel *channel = musb_ep->dma;
  675. u32 dma_addr = request->dma + request->actual;
  676. int ret;
  677. ret = c->channel_program(channel,
  678. musb_ep->packet_sz,
  679. channel->desired_mode,
  680. dma_addr,
  681. fifo_count);
  682. if (ret)
  683. return;
  684. }
  685. /*
  686. * Unmap the dma buffer back to cpu if dma channel
  687. * programming fails. This buffer is mapped if the
  688. * channel allocation is successful
  689. */
  690. unmap_dma_buffer(req, musb);
  691. /*
  692. * Clear DMAENAB and AUTOCLEAR for the
  693. * PIO mode transfer
  694. */
  695. csr &= ~(MUSB_RXCSR_DMAENAB | MUSB_RXCSR_AUTOCLEAR);
  696. musb_writew(epio, MUSB_RXCSR, csr);
  697. buffer_aint_mapped:
  698. musb_read_fifo(musb_ep->hw_ep, fifo_count, (u8 *)
  699. (request->buf + request->actual));
  700. request->actual += fifo_count;
  701. /* REVISIT if we left anything in the fifo, flush
  702. * it and report -EOVERFLOW
  703. */
  704. /* ack the read! */
  705. csr |= MUSB_RXCSR_P_WZC_BITS;
  706. csr &= ~MUSB_RXCSR_RXPKTRDY;
  707. musb_writew(epio, MUSB_RXCSR, csr);
  708. }
  709. }
  710. /* reach the end or short packet detected */
  711. if (request->actual == request->length ||
  712. fifo_count < musb_ep->packet_sz)
  713. musb_g_giveback(musb_ep, request, 0);
  714. }
  715. /*
  716. * Data ready for a request; called from IRQ
  717. */
  718. void musb_g_rx(struct musb *musb, u8 epnum)
  719. {
  720. u16 csr;
  721. struct musb_request *req;
  722. struct usb_request *request;
  723. void __iomem *mbase = musb->mregs;
  724. struct musb_ep *musb_ep;
  725. void __iomem *epio = musb->endpoints[epnum].regs;
  726. struct dma_channel *dma;
  727. struct musb_hw_ep *hw_ep = &musb->endpoints[epnum];
  728. if (hw_ep->is_shared_fifo)
  729. musb_ep = &hw_ep->ep_in;
  730. else
  731. musb_ep = &hw_ep->ep_out;
  732. musb_ep_select(mbase, epnum);
  733. req = next_request(musb_ep);
  734. if (!req)
  735. return;
  736. request = &req->request;
  737. csr = musb_readw(epio, MUSB_RXCSR);
  738. dma = is_dma_capable() ? musb_ep->dma : NULL;
  739. dev_dbg(musb->controller, "<== %s, rxcsr %04x%s %p\n", musb_ep->end_point.name,
  740. csr, dma ? " (dma)" : "", request);
  741. if (csr & MUSB_RXCSR_P_SENTSTALL) {
  742. csr |= MUSB_RXCSR_P_WZC_BITS;
  743. csr &= ~MUSB_RXCSR_P_SENTSTALL;
  744. musb_writew(epio, MUSB_RXCSR, csr);
  745. return;
  746. }
  747. if (csr & MUSB_RXCSR_P_OVERRUN) {
  748. /* csr |= MUSB_RXCSR_P_WZC_BITS; */
  749. csr &= ~MUSB_RXCSR_P_OVERRUN;
  750. musb_writew(epio, MUSB_RXCSR, csr);
  751. dev_dbg(musb->controller, "%s iso overrun on %p\n", musb_ep->name, request);
  752. if (request->status == -EINPROGRESS)
  753. request->status = -EOVERFLOW;
  754. }
  755. if (csr & MUSB_RXCSR_INCOMPRX) {
  756. /* REVISIT not necessarily an error */
  757. dev_dbg(musb->controller, "%s, incomprx\n", musb_ep->end_point.name);
  758. }
  759. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  760. /* "should not happen"; likely RXPKTRDY pending for DMA */
  761. dev_dbg(musb->controller, "%s busy, csr %04x\n",
  762. musb_ep->end_point.name, csr);
  763. return;
  764. }
  765. if (dma && (csr & MUSB_RXCSR_DMAENAB)) {
  766. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  767. | MUSB_RXCSR_DMAENAB
  768. | MUSB_RXCSR_DMAMODE);
  769. musb_writew(epio, MUSB_RXCSR,
  770. MUSB_RXCSR_P_WZC_BITS | csr);
  771. request->actual += musb_ep->dma->actual_len;
  772. dev_dbg(musb->controller, "RXCSR%d %04x, dma off, %04x, len %zu, req %p\n",
  773. epnum, csr,
  774. musb_readw(epio, MUSB_RXCSR),
  775. musb_ep->dma->actual_len, request);
  776. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
  777. defined(CONFIG_USB_UX500_DMA)
  778. /* Autoclear doesn't clear RxPktRdy for short packets */
  779. if ((dma->desired_mode == 0 && !hw_ep->rx_double_buffered)
  780. || (dma->actual_len
  781. & (musb_ep->packet_sz - 1))) {
  782. /* ack the read! */
  783. csr &= ~MUSB_RXCSR_RXPKTRDY;
  784. musb_writew(epio, MUSB_RXCSR, csr);
  785. }
  786. /* incomplete, and not short? wait for next IN packet */
  787. if ((request->actual < request->length)
  788. && (musb_ep->dma->actual_len
  789. == musb_ep->packet_sz)) {
  790. /* In double buffer case, continue to unload fifo if
  791. * there is Rx packet in FIFO.
  792. **/
  793. csr = musb_readw(epio, MUSB_RXCSR);
  794. if ((csr & MUSB_RXCSR_RXPKTRDY) &&
  795. hw_ep->rx_double_buffered)
  796. goto exit;
  797. return;
  798. }
  799. #endif
  800. musb_g_giveback(musb_ep, request, 0);
  801. /*
  802. * In the giveback function the MUSB lock is
  803. * released and acquired after sometime. During
  804. * this time period the INDEX register could get
  805. * changed by the gadget_queue function especially
  806. * on SMP systems. Reselect the INDEX to be sure
  807. * we are reading/modifying the right registers
  808. */
  809. musb_ep_select(mbase, epnum);
  810. req = next_request(musb_ep);
  811. if (!req)
  812. return;
  813. }
  814. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
  815. defined(CONFIG_USB_UX500_DMA)
  816. exit:
  817. #endif
  818. /* Analyze request */
  819. rxstate(musb, req);
  820. }
  821. /* ------------------------------------------------------------ */
  822. static int musb_gadget_enable(struct usb_ep *ep,
  823. const struct usb_endpoint_descriptor *desc)
  824. {
  825. unsigned long flags;
  826. struct musb_ep *musb_ep;
  827. struct musb_hw_ep *hw_ep;
  828. void __iomem *regs;
  829. struct musb *musb;
  830. void __iomem *mbase;
  831. u8 epnum;
  832. u16 csr;
  833. unsigned tmp;
  834. int status = -EINVAL;
  835. if (!ep || !desc)
  836. return -EINVAL;
  837. musb_ep = to_musb_ep(ep);
  838. hw_ep = musb_ep->hw_ep;
  839. regs = hw_ep->regs;
  840. musb = musb_ep->musb;
  841. mbase = musb->mregs;
  842. epnum = musb_ep->current_epnum;
  843. spin_lock_irqsave(&musb->lock, flags);
  844. if (musb_ep->desc) {
  845. status = -EBUSY;
  846. goto fail;
  847. }
  848. musb_ep->type = usb_endpoint_type(desc);
  849. /* check direction and (later) maxpacket size against endpoint */
  850. if (usb_endpoint_num(desc) != epnum)
  851. goto fail;
  852. /* REVISIT this rules out high bandwidth periodic transfers */
  853. tmp = usb_endpoint_maxp(desc);
  854. if (tmp & ~0x07ff) {
  855. int ok;
  856. if (usb_endpoint_dir_in(desc))
  857. ok = musb->hb_iso_tx;
  858. else
  859. ok = musb->hb_iso_rx;
  860. if (!ok) {
  861. dev_dbg(musb->controller, "no support for high bandwidth ISO\n");
  862. goto fail;
  863. }
  864. musb_ep->hb_mult = (tmp >> 11) & 3;
  865. } else {
  866. musb_ep->hb_mult = 0;
  867. }
  868. musb_ep->packet_sz = tmp & 0x7ff;
  869. tmp = musb_ep->packet_sz * (musb_ep->hb_mult + 1);
  870. /* enable the interrupts for the endpoint, set the endpoint
  871. * packet size (or fail), set the mode, clear the fifo
  872. */
  873. musb_ep_select(mbase, epnum);
  874. if (usb_endpoint_dir_in(desc)) {
  875. if (hw_ep->is_shared_fifo)
  876. musb_ep->is_in = 1;
  877. if (!musb_ep->is_in)
  878. goto fail;
  879. if (tmp > hw_ep->max_packet_sz_tx) {
  880. dev_dbg(musb->controller, "packet size beyond hardware FIFO size\n");
  881. goto fail;
  882. }
  883. musb->intrtxe |= (1 << epnum);
  884. musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe);
  885. /* REVISIT if can_bulk_split(), use by updating "tmp";
  886. * likewise high bandwidth periodic tx
  887. */
  888. /* Set TXMAXP with the FIFO size of the endpoint
  889. * to disable double buffering mode.
  890. */
  891. if (musb->double_buffer_not_ok) {
  892. musb_writew(regs, MUSB_TXMAXP, hw_ep->max_packet_sz_tx);
  893. } else {
  894. if (can_bulk_split(musb, musb_ep->type))
  895. musb_ep->hb_mult = (hw_ep->max_packet_sz_tx /
  896. musb_ep->packet_sz) - 1;
  897. musb_writew(regs, MUSB_TXMAXP, musb_ep->packet_sz
  898. | (musb_ep->hb_mult << 11));
  899. }
  900. csr = MUSB_TXCSR_MODE | MUSB_TXCSR_CLRDATATOG;
  901. if (musb_readw(regs, MUSB_TXCSR)
  902. & MUSB_TXCSR_FIFONOTEMPTY)
  903. csr |= MUSB_TXCSR_FLUSHFIFO;
  904. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  905. csr |= MUSB_TXCSR_P_ISO;
  906. /* set twice in case of double buffering */
  907. musb_writew(regs, MUSB_TXCSR, csr);
  908. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  909. musb_writew(regs, MUSB_TXCSR, csr);
  910. } else {
  911. if (hw_ep->is_shared_fifo)
  912. musb_ep->is_in = 0;
  913. if (musb_ep->is_in)
  914. goto fail;
  915. if (tmp > hw_ep->max_packet_sz_rx) {
  916. dev_dbg(musb->controller, "packet size beyond hardware FIFO size\n");
  917. goto fail;
  918. }
  919. musb->intrrxe |= (1 << epnum);
  920. musb_writew(mbase, MUSB_INTRRXE, musb->intrrxe);
  921. /* REVISIT if can_bulk_combine() use by updating "tmp"
  922. * likewise high bandwidth periodic rx
  923. */
  924. /* Set RXMAXP with the FIFO size of the endpoint
  925. * to disable double buffering mode.
  926. */
  927. if (musb->double_buffer_not_ok)
  928. musb_writew(regs, MUSB_RXMAXP, hw_ep->max_packet_sz_tx);
  929. else
  930. musb_writew(regs, MUSB_RXMAXP, musb_ep->packet_sz
  931. | (musb_ep->hb_mult << 11));
  932. /* force shared fifo to OUT-only mode */
  933. if (hw_ep->is_shared_fifo) {
  934. csr = musb_readw(regs, MUSB_TXCSR);
  935. csr &= ~(MUSB_TXCSR_MODE | MUSB_TXCSR_TXPKTRDY);
  936. musb_writew(regs, MUSB_TXCSR, csr);
  937. }
  938. csr = MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_CLRDATATOG;
  939. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  940. csr |= MUSB_RXCSR_P_ISO;
  941. else if (musb_ep->type == USB_ENDPOINT_XFER_INT)
  942. csr |= MUSB_RXCSR_DISNYET;
  943. /* set twice in case of double buffering */
  944. musb_writew(regs, MUSB_RXCSR, csr);
  945. musb_writew(regs, MUSB_RXCSR, csr);
  946. }
  947. /* NOTE: all the I/O code _should_ work fine without DMA, in case
  948. * for some reason you run out of channels here.
  949. */
  950. if (is_dma_capable() && musb->dma_controller) {
  951. struct dma_controller *c = musb->dma_controller;
  952. musb_ep->dma = c->channel_alloc(c, hw_ep,
  953. (desc->bEndpointAddress & USB_DIR_IN));
  954. } else
  955. musb_ep->dma = NULL;
  956. musb_ep->desc = desc;
  957. musb_ep->busy = 0;
  958. musb_ep->wedged = 0;
  959. status = 0;
  960. pr_debug("%s periph: enabled %s for %s %s, %smaxpacket %d\n",
  961. musb_driver_name, musb_ep->end_point.name,
  962. ({ char *s; switch (musb_ep->type) {
  963. case USB_ENDPOINT_XFER_BULK: s = "bulk"; break;
  964. case USB_ENDPOINT_XFER_INT: s = "int"; break;
  965. default: s = "iso"; break;
  966. } s; }),
  967. musb_ep->is_in ? "IN" : "OUT",
  968. musb_ep->dma ? "dma, " : "",
  969. musb_ep->packet_sz);
  970. schedule_work(&musb->irq_work);
  971. fail:
  972. spin_unlock_irqrestore(&musb->lock, flags);
  973. return status;
  974. }
  975. /*
  976. * Disable an endpoint flushing all requests queued.
  977. */
  978. static int musb_gadget_disable(struct usb_ep *ep)
  979. {
  980. unsigned long flags;
  981. struct musb *musb;
  982. u8 epnum;
  983. struct musb_ep *musb_ep;
  984. void __iomem *epio;
  985. int status = 0;
  986. musb_ep = to_musb_ep(ep);
  987. musb = musb_ep->musb;
  988. epnum = musb_ep->current_epnum;
  989. epio = musb->endpoints[epnum].regs;
  990. spin_lock_irqsave(&musb->lock, flags);
  991. musb_ep_select(musb->mregs, epnum);
  992. /* zero the endpoint sizes */
  993. if (musb_ep->is_in) {
  994. musb->intrtxe &= ~(1 << epnum);
  995. musb_writew(musb->mregs, MUSB_INTRTXE, musb->intrtxe);
  996. musb_writew(epio, MUSB_TXMAXP, 0);
  997. } else {
  998. musb->intrrxe &= ~(1 << epnum);
  999. musb_writew(musb->mregs, MUSB_INTRRXE, musb->intrrxe);
  1000. musb_writew(epio, MUSB_RXMAXP, 0);
  1001. }
  1002. musb_ep->desc = NULL;
  1003. musb_ep->end_point.desc = NULL;
  1004. /* abort all pending DMA and requests */
  1005. nuke(musb_ep, -ESHUTDOWN);
  1006. schedule_work(&musb->irq_work);
  1007. spin_unlock_irqrestore(&(musb->lock), flags);
  1008. dev_dbg(musb->controller, "%s\n", musb_ep->end_point.name);
  1009. return status;
  1010. }
  1011. /*
  1012. * Allocate a request for an endpoint.
  1013. * Reused by ep0 code.
  1014. */
  1015. struct usb_request *musb_alloc_request(struct usb_ep *ep, gfp_t gfp_flags)
  1016. {
  1017. struct musb_ep *musb_ep = to_musb_ep(ep);
  1018. struct musb *musb = musb_ep->musb;
  1019. struct musb_request *request = NULL;
  1020. request = kzalloc(sizeof *request, gfp_flags);
  1021. if (!request) {
  1022. dev_dbg(musb->controller, "not enough memory\n");
  1023. return NULL;
  1024. }
  1025. request->request.dma = DMA_ADDR_INVALID;
  1026. request->epnum = musb_ep->current_epnum;
  1027. request->ep = musb_ep;
  1028. return &request->request;
  1029. }
  1030. /*
  1031. * Free a request
  1032. * Reused by ep0 code.
  1033. */
  1034. void musb_free_request(struct usb_ep *ep, struct usb_request *req)
  1035. {
  1036. kfree(to_musb_request(req));
  1037. }
  1038. static LIST_HEAD(buffers);
  1039. struct free_record {
  1040. struct list_head list;
  1041. struct device *dev;
  1042. unsigned bytes;
  1043. dma_addr_t dma;
  1044. };
  1045. /*
  1046. * Context: controller locked, IRQs blocked.
  1047. */
  1048. void musb_ep_restart(struct musb *musb, struct musb_request *req)
  1049. {
  1050. dev_dbg(musb->controller, "<== %s request %p len %u on hw_ep%d\n",
  1051. req->tx ? "TX/IN" : "RX/OUT",
  1052. &req->request, req->request.length, req->epnum);
  1053. musb_ep_select(musb->mregs, req->epnum);
  1054. if (req->tx)
  1055. txstate(musb, req);
  1056. else
  1057. rxstate(musb, req);
  1058. }
  1059. static int musb_gadget_queue(struct usb_ep *ep, struct usb_request *req,
  1060. gfp_t gfp_flags)
  1061. {
  1062. struct musb_ep *musb_ep;
  1063. struct musb_request *request;
  1064. struct musb *musb;
  1065. int status = 0;
  1066. unsigned long lockflags;
  1067. if (!ep || !req)
  1068. return -EINVAL;
  1069. if (!req->buf)
  1070. return -ENODATA;
  1071. musb_ep = to_musb_ep(ep);
  1072. musb = musb_ep->musb;
  1073. request = to_musb_request(req);
  1074. request->musb = musb;
  1075. if (request->ep != musb_ep)
  1076. return -EINVAL;
  1077. dev_dbg(musb->controller, "<== to %s request=%p\n", ep->name, req);
  1078. /* request is mine now... */
  1079. request->request.actual = 0;
  1080. request->request.status = -EINPROGRESS;
  1081. request->epnum = musb_ep->current_epnum;
  1082. request->tx = musb_ep->is_in;
  1083. map_dma_buffer(request, musb, musb_ep);
  1084. spin_lock_irqsave(&musb->lock, lockflags);
  1085. /* don't queue if the ep is down */
  1086. if (!musb_ep->desc) {
  1087. dev_dbg(musb->controller, "req %p queued to %s while ep %s\n",
  1088. req, ep->name, "disabled");
  1089. status = -ESHUTDOWN;
  1090. unmap_dma_buffer(request, musb);
  1091. goto unlock;
  1092. }
  1093. /* add request to the list */
  1094. list_add_tail(&request->list, &musb_ep->req_list);
  1095. /* it this is the head of the queue, start i/o ... */
  1096. if (!musb_ep->busy && &request->list == musb_ep->req_list.next)
  1097. musb_ep_restart(musb, request);
  1098. unlock:
  1099. spin_unlock_irqrestore(&musb->lock, lockflags);
  1100. return status;
  1101. }
  1102. static int musb_gadget_dequeue(struct usb_ep *ep, struct usb_request *request)
  1103. {
  1104. struct musb_ep *musb_ep = to_musb_ep(ep);
  1105. struct musb_request *req = to_musb_request(request);
  1106. struct musb_request *r;
  1107. unsigned long flags;
  1108. int status = 0;
  1109. struct musb *musb = musb_ep->musb;
  1110. if (!ep || !request || to_musb_request(request)->ep != musb_ep)
  1111. return -EINVAL;
  1112. spin_lock_irqsave(&musb->lock, flags);
  1113. list_for_each_entry(r, &musb_ep->req_list, list) {
  1114. if (r == req)
  1115. break;
  1116. }
  1117. if (r != req) {
  1118. dev_dbg(musb->controller, "request %p not queued to %s\n", request, ep->name);
  1119. status = -EINVAL;
  1120. goto done;
  1121. }
  1122. /* if the hardware doesn't have the request, easy ... */
  1123. if (musb_ep->req_list.next != &req->list || musb_ep->busy)
  1124. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1125. /* ... else abort the dma transfer ... */
  1126. else if (is_dma_capable() && musb_ep->dma) {
  1127. struct dma_controller *c = musb->dma_controller;
  1128. musb_ep_select(musb->mregs, musb_ep->current_epnum);
  1129. if (c->channel_abort)
  1130. status = c->channel_abort(musb_ep->dma);
  1131. else
  1132. status = -EBUSY;
  1133. if (status == 0)
  1134. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1135. } else {
  1136. /* NOTE: by sticking to easily tested hardware/driver states,
  1137. * we leave counting of in-flight packets imprecise.
  1138. */
  1139. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1140. }
  1141. done:
  1142. spin_unlock_irqrestore(&musb->lock, flags);
  1143. return status;
  1144. }
  1145. /*
  1146. * Set or clear the halt bit of an endpoint. A halted enpoint won't tx/rx any
  1147. * data but will queue requests.
  1148. *
  1149. * exported to ep0 code
  1150. */
  1151. static int musb_gadget_set_halt(struct usb_ep *ep, int value)
  1152. {
  1153. struct musb_ep *musb_ep = to_musb_ep(ep);
  1154. u8 epnum = musb_ep->current_epnum;
  1155. struct musb *musb = musb_ep->musb;
  1156. void __iomem *epio = musb->endpoints[epnum].regs;
  1157. void __iomem *mbase;
  1158. unsigned long flags;
  1159. u16 csr;
  1160. struct musb_request *request;
  1161. int status = 0;
  1162. if (!ep)
  1163. return -EINVAL;
  1164. mbase = musb->mregs;
  1165. spin_lock_irqsave(&musb->lock, flags);
  1166. if ((USB_ENDPOINT_XFER_ISOC == musb_ep->type)) {
  1167. status = -EINVAL;
  1168. goto done;
  1169. }
  1170. musb_ep_select(mbase, epnum);
  1171. request = next_request(musb_ep);
  1172. if (value) {
  1173. if (request) {
  1174. dev_dbg(musb->controller, "request in progress, cannot halt %s\n",
  1175. ep->name);
  1176. status = -EAGAIN;
  1177. goto done;
  1178. }
  1179. /* Cannot portably stall with non-empty FIFO */
  1180. if (musb_ep->is_in) {
  1181. csr = musb_readw(epio, MUSB_TXCSR);
  1182. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1183. dev_dbg(musb->controller, "FIFO busy, cannot halt %s\n", ep->name);
  1184. status = -EAGAIN;
  1185. goto done;
  1186. }
  1187. }
  1188. } else
  1189. musb_ep->wedged = 0;
  1190. /* set/clear the stall and toggle bits */
  1191. dev_dbg(musb->controller, "%s: %s stall\n", ep->name, value ? "set" : "clear");
  1192. if (musb_ep->is_in) {
  1193. csr = musb_readw(epio, MUSB_TXCSR);
  1194. csr |= MUSB_TXCSR_P_WZC_BITS
  1195. | MUSB_TXCSR_CLRDATATOG;
  1196. if (value)
  1197. csr |= MUSB_TXCSR_P_SENDSTALL;
  1198. else
  1199. csr &= ~(MUSB_TXCSR_P_SENDSTALL
  1200. | MUSB_TXCSR_P_SENTSTALL);
  1201. csr &= ~MUSB_TXCSR_TXPKTRDY;
  1202. musb_writew(epio, MUSB_TXCSR, csr);
  1203. } else {
  1204. csr = musb_readw(epio, MUSB_RXCSR);
  1205. csr |= MUSB_RXCSR_P_WZC_BITS
  1206. | MUSB_RXCSR_FLUSHFIFO
  1207. | MUSB_RXCSR_CLRDATATOG;
  1208. if (value)
  1209. csr |= MUSB_RXCSR_P_SENDSTALL;
  1210. else
  1211. csr &= ~(MUSB_RXCSR_P_SENDSTALL
  1212. | MUSB_RXCSR_P_SENTSTALL);
  1213. musb_writew(epio, MUSB_RXCSR, csr);
  1214. }
  1215. /* maybe start the first request in the queue */
  1216. if (!musb_ep->busy && !value && request) {
  1217. dev_dbg(musb->controller, "restarting the request\n");
  1218. musb_ep_restart(musb, request);
  1219. }
  1220. done:
  1221. spin_unlock_irqrestore(&musb->lock, flags);
  1222. return status;
  1223. }
  1224. /*
  1225. * Sets the halt feature with the clear requests ignored
  1226. */
  1227. static int musb_gadget_set_wedge(struct usb_ep *ep)
  1228. {
  1229. struct musb_ep *musb_ep = to_musb_ep(ep);
  1230. if (!ep)
  1231. return -EINVAL;
  1232. musb_ep->wedged = 1;
  1233. return usb_ep_set_halt(ep);
  1234. }
  1235. static int musb_gadget_fifo_status(struct usb_ep *ep)
  1236. {
  1237. struct musb_ep *musb_ep = to_musb_ep(ep);
  1238. void __iomem *epio = musb_ep->hw_ep->regs;
  1239. int retval = -EINVAL;
  1240. if (musb_ep->desc && !musb_ep->is_in) {
  1241. struct musb *musb = musb_ep->musb;
  1242. int epnum = musb_ep->current_epnum;
  1243. void __iomem *mbase = musb->mregs;
  1244. unsigned long flags;
  1245. spin_lock_irqsave(&musb->lock, flags);
  1246. musb_ep_select(mbase, epnum);
  1247. /* FIXME return zero unless RXPKTRDY is set */
  1248. retval = musb_readw(epio, MUSB_RXCOUNT);
  1249. spin_unlock_irqrestore(&musb->lock, flags);
  1250. }
  1251. return retval;
  1252. }
  1253. static void musb_gadget_fifo_flush(struct usb_ep *ep)
  1254. {
  1255. struct musb_ep *musb_ep = to_musb_ep(ep);
  1256. struct musb *musb = musb_ep->musb;
  1257. u8 epnum = musb_ep->current_epnum;
  1258. void __iomem *epio = musb->endpoints[epnum].regs;
  1259. void __iomem *mbase;
  1260. unsigned long flags;
  1261. u16 csr;
  1262. mbase = musb->mregs;
  1263. spin_lock_irqsave(&musb->lock, flags);
  1264. musb_ep_select(mbase, (u8) epnum);
  1265. /* disable interrupts */
  1266. musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe & ~(1 << epnum));
  1267. if (musb_ep->is_in) {
  1268. csr = musb_readw(epio, MUSB_TXCSR);
  1269. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1270. csr |= MUSB_TXCSR_FLUSHFIFO | MUSB_TXCSR_P_WZC_BITS;
  1271. /*
  1272. * Setting both TXPKTRDY and FLUSHFIFO makes controller
  1273. * to interrupt current FIFO loading, but not flushing
  1274. * the already loaded ones.
  1275. */
  1276. csr &= ~MUSB_TXCSR_TXPKTRDY;
  1277. musb_writew(epio, MUSB_TXCSR, csr);
  1278. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  1279. musb_writew(epio, MUSB_TXCSR, csr);
  1280. }
  1281. } else {
  1282. csr = musb_readw(epio, MUSB_RXCSR);
  1283. csr |= MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_P_WZC_BITS;
  1284. musb_writew(epio, MUSB_RXCSR, csr);
  1285. musb_writew(epio, MUSB_RXCSR, csr);
  1286. }
  1287. /* re-enable interrupt */
  1288. musb_writew(mbase, MUSB_INTRTXE, musb->intrtxe);
  1289. spin_unlock_irqrestore(&musb->lock, flags);
  1290. }
  1291. static const struct usb_ep_ops musb_ep_ops = {
  1292. .enable = musb_gadget_enable,
  1293. .disable = musb_gadget_disable,
  1294. .alloc_request = musb_alloc_request,
  1295. .free_request = musb_free_request,
  1296. .queue = musb_gadget_queue,
  1297. .dequeue = musb_gadget_dequeue,
  1298. .set_halt = musb_gadget_set_halt,
  1299. .set_wedge = musb_gadget_set_wedge,
  1300. .fifo_status = musb_gadget_fifo_status,
  1301. .fifo_flush = musb_gadget_fifo_flush
  1302. };
  1303. /* ----------------------------------------------------------------------- */
  1304. static int musb_gadget_get_frame(struct usb_gadget *gadget)
  1305. {
  1306. struct musb *musb = gadget_to_musb(gadget);
  1307. return (int)musb_readw(musb->mregs, MUSB_FRAME);
  1308. }
  1309. static int musb_gadget_wakeup(struct usb_gadget *gadget)
  1310. {
  1311. struct musb *musb = gadget_to_musb(gadget);
  1312. void __iomem *mregs = musb->mregs;
  1313. unsigned long flags;
  1314. int status = -EINVAL;
  1315. u8 power, devctl;
  1316. int retries;
  1317. spin_lock_irqsave(&musb->lock, flags);
  1318. switch (musb->xceiv->otg->state) {
  1319. case OTG_STATE_B_PERIPHERAL:
  1320. /* NOTE: OTG state machine doesn't include B_SUSPENDED;
  1321. * that's part of the standard usb 1.1 state machine, and
  1322. * doesn't affect OTG transitions.
  1323. */
  1324. if (musb->may_wakeup && musb->is_suspended)
  1325. break;
  1326. goto done;
  1327. case OTG_STATE_B_IDLE:
  1328. /* Start SRP ... OTG not required. */
  1329. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1330. dev_dbg(musb->controller, "Sending SRP: devctl: %02x\n", devctl);
  1331. devctl |= MUSB_DEVCTL_SESSION;
  1332. musb_writeb(mregs, MUSB_DEVCTL, devctl);
  1333. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1334. retries = 100;
  1335. while (!(devctl & MUSB_DEVCTL_SESSION)) {
  1336. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1337. if (retries-- < 1)
  1338. break;
  1339. }
  1340. retries = 10000;
  1341. while (devctl & MUSB_DEVCTL_SESSION) {
  1342. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1343. if (retries-- < 1)
  1344. break;
  1345. }
  1346. spin_unlock_irqrestore(&musb->lock, flags);
  1347. otg_start_srp(musb->xceiv->otg);
  1348. spin_lock_irqsave(&musb->lock, flags);
  1349. /* Block idling for at least 1s */
  1350. musb_platform_try_idle(musb,
  1351. jiffies + msecs_to_jiffies(1 * HZ));
  1352. status = 0;
  1353. goto done;
  1354. default:
  1355. dev_dbg(musb->controller, "Unhandled wake: %s\n",
  1356. usb_otg_state_string(musb->xceiv->otg->state));
  1357. goto done;
  1358. }
  1359. status = 0;
  1360. power = musb_readb(mregs, MUSB_POWER);
  1361. power |= MUSB_POWER_RESUME;
  1362. musb_writeb(mregs, MUSB_POWER, power);
  1363. dev_dbg(musb->controller, "issue wakeup\n");
  1364. /* FIXME do this next chunk in a timer callback, no udelay */
  1365. mdelay(2);
  1366. power = musb_readb(mregs, MUSB_POWER);
  1367. power &= ~MUSB_POWER_RESUME;
  1368. musb_writeb(mregs, MUSB_POWER, power);
  1369. done:
  1370. spin_unlock_irqrestore(&musb->lock, flags);
  1371. return status;
  1372. }
  1373. static int
  1374. musb_gadget_set_self_powered(struct usb_gadget *gadget, int is_selfpowered)
  1375. {
  1376. gadget->is_selfpowered = !!is_selfpowered;
  1377. return 0;
  1378. }
  1379. static void musb_pullup(struct musb *musb, int is_on)
  1380. {
  1381. u8 power;
  1382. power = musb_readb(musb->mregs, MUSB_POWER);
  1383. if (is_on)
  1384. power |= MUSB_POWER_SOFTCONN;
  1385. else
  1386. power &= ~MUSB_POWER_SOFTCONN;
  1387. /* FIXME if on, HdrcStart; if off, HdrcStop */
  1388. dev_dbg(musb->controller, "gadget D+ pullup %s\n",
  1389. is_on ? "on" : "off");
  1390. musb_writeb(musb->mregs, MUSB_POWER, power);
  1391. }
  1392. #if 0
  1393. static int musb_gadget_vbus_session(struct usb_gadget *gadget, int is_active)
  1394. {
  1395. dev_dbg(musb->controller, "<= %s =>\n", __func__);
  1396. /*
  1397. * FIXME iff driver's softconnect flag is set (as it is during probe,
  1398. * though that can clear it), just musb_pullup().
  1399. */
  1400. return -EINVAL;
  1401. }
  1402. #endif
  1403. static int musb_gadget_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  1404. {
  1405. struct musb *musb = gadget_to_musb(gadget);
  1406. if (!musb->xceiv->set_power)
  1407. return -EOPNOTSUPP;
  1408. return usb_phy_set_power(musb->xceiv, mA);
  1409. }
  1410. static int musb_gadget_pullup(struct usb_gadget *gadget, int is_on)
  1411. {
  1412. struct musb *musb = gadget_to_musb(gadget);
  1413. unsigned long flags;
  1414. is_on = !!is_on;
  1415. pm_runtime_get_sync(musb->controller);
  1416. /* NOTE: this assumes we are sensing vbus; we'd rather
  1417. * not pullup unless the B-session is active.
  1418. */
  1419. spin_lock_irqsave(&musb->lock, flags);
  1420. if (is_on != musb->softconnect) {
  1421. musb->softconnect = is_on;
  1422. musb_pullup(musb, is_on);
  1423. }
  1424. spin_unlock_irqrestore(&musb->lock, flags);
  1425. pm_runtime_put(musb->controller);
  1426. return 0;
  1427. }
  1428. #ifdef CONFIG_BLACKFIN
  1429. static struct usb_ep *musb_match_ep(struct usb_gadget *g,
  1430. struct usb_endpoint_descriptor *desc,
  1431. struct usb_ss_ep_comp_descriptor *ep_comp)
  1432. {
  1433. struct usb_ep *ep = NULL;
  1434. switch (usb_endpoint_type(desc)) {
  1435. case USB_ENDPOINT_XFER_ISOC:
  1436. case USB_ENDPOINT_XFER_BULK:
  1437. if (usb_endpoint_dir_in(desc))
  1438. ep = gadget_find_ep_by_name(g, "ep5in");
  1439. else
  1440. ep = gadget_find_ep_by_name(g, "ep6out");
  1441. break;
  1442. case USB_ENDPOINT_XFER_INT:
  1443. if (usb_endpoint_dir_in(desc))
  1444. ep = gadget_find_ep_by_name(g, "ep1in");
  1445. else
  1446. ep = gadget_find_ep_by_name(g, "ep2out");
  1447. break;
  1448. default:
  1449. break;
  1450. }
  1451. if (ep && usb_gadget_ep_match_desc(g, ep, desc, ep_comp))
  1452. return ep;
  1453. return NULL;
  1454. }
  1455. #else
  1456. #define musb_match_ep NULL
  1457. #endif
  1458. static int musb_gadget_start(struct usb_gadget *g,
  1459. struct usb_gadget_driver *driver);
  1460. static int musb_gadget_stop(struct usb_gadget *g);
  1461. static const struct usb_gadget_ops musb_gadget_operations = {
  1462. .get_frame = musb_gadget_get_frame,
  1463. .wakeup = musb_gadget_wakeup,
  1464. .set_selfpowered = musb_gadget_set_self_powered,
  1465. /* .vbus_session = musb_gadget_vbus_session, */
  1466. .vbus_draw = musb_gadget_vbus_draw,
  1467. .pullup = musb_gadget_pullup,
  1468. .udc_start = musb_gadget_start,
  1469. .udc_stop = musb_gadget_stop,
  1470. .match_ep = musb_match_ep,
  1471. };
  1472. /* ----------------------------------------------------------------------- */
  1473. /* Registration */
  1474. /* Only this registration code "knows" the rule (from USB standards)
  1475. * about there being only one external upstream port. It assumes
  1476. * all peripheral ports are external...
  1477. */
  1478. static void
  1479. init_peripheral_ep(struct musb *musb, struct musb_ep *ep, u8 epnum, int is_in)
  1480. {
  1481. struct musb_hw_ep *hw_ep = musb->endpoints + epnum;
  1482. memset(ep, 0, sizeof *ep);
  1483. ep->current_epnum = epnum;
  1484. ep->musb = musb;
  1485. ep->hw_ep = hw_ep;
  1486. ep->is_in = is_in;
  1487. INIT_LIST_HEAD(&ep->req_list);
  1488. sprintf(ep->name, "ep%d%s", epnum,
  1489. (!epnum || hw_ep->is_shared_fifo) ? "" : (
  1490. is_in ? "in" : "out"));
  1491. ep->end_point.name = ep->name;
  1492. INIT_LIST_HEAD(&ep->end_point.ep_list);
  1493. if (!epnum) {
  1494. usb_ep_set_maxpacket_limit(&ep->end_point, 64);
  1495. ep->end_point.caps.type_control = true;
  1496. ep->end_point.ops = &musb_g_ep0_ops;
  1497. musb->g.ep0 = &ep->end_point;
  1498. } else {
  1499. if (is_in)
  1500. usb_ep_set_maxpacket_limit(&ep->end_point, hw_ep->max_packet_sz_tx);
  1501. else
  1502. usb_ep_set_maxpacket_limit(&ep->end_point, hw_ep->max_packet_sz_rx);
  1503. ep->end_point.caps.type_iso = true;
  1504. ep->end_point.caps.type_bulk = true;
  1505. ep->end_point.caps.type_int = true;
  1506. ep->end_point.ops = &musb_ep_ops;
  1507. list_add_tail(&ep->end_point.ep_list, &musb->g.ep_list);
  1508. }
  1509. if (!epnum || hw_ep->is_shared_fifo) {
  1510. ep->end_point.caps.dir_in = true;
  1511. ep->end_point.caps.dir_out = true;
  1512. } else if (is_in)
  1513. ep->end_point.caps.dir_in = true;
  1514. else
  1515. ep->end_point.caps.dir_out = true;
  1516. }
  1517. /*
  1518. * Initialize the endpoints exposed to peripheral drivers, with backlinks
  1519. * to the rest of the driver state.
  1520. */
  1521. static inline void musb_g_init_endpoints(struct musb *musb)
  1522. {
  1523. u8 epnum;
  1524. struct musb_hw_ep *hw_ep;
  1525. unsigned count = 0;
  1526. /* initialize endpoint list just once */
  1527. INIT_LIST_HEAD(&(musb->g.ep_list));
  1528. for (epnum = 0, hw_ep = musb->endpoints;
  1529. epnum < musb->nr_endpoints;
  1530. epnum++, hw_ep++) {
  1531. if (hw_ep->is_shared_fifo /* || !epnum */) {
  1532. init_peripheral_ep(musb, &hw_ep->ep_in, epnum, 0);
  1533. count++;
  1534. } else {
  1535. if (hw_ep->max_packet_sz_tx) {
  1536. init_peripheral_ep(musb, &hw_ep->ep_in,
  1537. epnum, 1);
  1538. count++;
  1539. }
  1540. if (hw_ep->max_packet_sz_rx) {
  1541. init_peripheral_ep(musb, &hw_ep->ep_out,
  1542. epnum, 0);
  1543. count++;
  1544. }
  1545. }
  1546. }
  1547. }
  1548. /* called once during driver setup to initialize and link into
  1549. * the driver model; memory is zeroed.
  1550. */
  1551. int musb_gadget_setup(struct musb *musb)
  1552. {
  1553. int status;
  1554. /* REVISIT minor race: if (erroneously) setting up two
  1555. * musb peripherals at the same time, only the bus lock
  1556. * is probably held.
  1557. */
  1558. musb->g.ops = &musb_gadget_operations;
  1559. musb->g.max_speed = USB_SPEED_HIGH;
  1560. musb->g.speed = USB_SPEED_UNKNOWN;
  1561. MUSB_DEV_MODE(musb);
  1562. musb->xceiv->otg->default_a = 0;
  1563. musb->xceiv->otg->state = OTG_STATE_B_IDLE;
  1564. /* this "gadget" abstracts/virtualizes the controller */
  1565. musb->g.name = musb_driver_name;
  1566. #if IS_ENABLED(CONFIG_USB_MUSB_DUAL_ROLE)
  1567. musb->g.is_otg = 1;
  1568. #elif IS_ENABLED(CONFIG_USB_MUSB_GADGET)
  1569. musb->g.is_otg = 0;
  1570. #endif
  1571. musb_g_init_endpoints(musb);
  1572. musb->is_active = 0;
  1573. musb_platform_try_idle(musb, 0);
  1574. status = usb_add_gadget_udc(musb->controller, &musb->g);
  1575. if (status)
  1576. goto err;
  1577. return 0;
  1578. err:
  1579. musb->g.dev.parent = NULL;
  1580. device_unregister(&musb->g.dev);
  1581. return status;
  1582. }
  1583. void musb_gadget_cleanup(struct musb *musb)
  1584. {
  1585. if (musb->port_mode == MUSB_PORT_MODE_HOST)
  1586. return;
  1587. usb_del_gadget_udc(&musb->g);
  1588. }
  1589. /*
  1590. * Register the gadget driver. Used by gadget drivers when
  1591. * registering themselves with the controller.
  1592. *
  1593. * -EINVAL something went wrong (not driver)
  1594. * -EBUSY another gadget is already using the controller
  1595. * -ENOMEM no memory to perform the operation
  1596. *
  1597. * @param driver the gadget driver
  1598. * @return <0 if error, 0 if everything is fine
  1599. */
  1600. static int musb_gadget_start(struct usb_gadget *g,
  1601. struct usb_gadget_driver *driver)
  1602. {
  1603. struct musb *musb = gadget_to_musb(g);
  1604. struct usb_otg *otg = musb->xceiv->otg;
  1605. unsigned long flags;
  1606. int retval = 0;
  1607. if (driver->max_speed < USB_SPEED_HIGH) {
  1608. retval = -EINVAL;
  1609. goto err;
  1610. }
  1611. pm_runtime_get_sync(musb->controller);
  1612. musb->softconnect = 0;
  1613. musb->gadget_driver = driver;
  1614. spin_lock_irqsave(&musb->lock, flags);
  1615. musb->is_active = 1;
  1616. otg_set_peripheral(otg, &musb->g);
  1617. musb->xceiv->otg->state = OTG_STATE_B_IDLE;
  1618. spin_unlock_irqrestore(&musb->lock, flags);
  1619. musb_start(musb);
  1620. /* REVISIT: funcall to other code, which also
  1621. * handles power budgeting ... this way also
  1622. * ensures HdrcStart is indirectly called.
  1623. */
  1624. if (musb->xceiv->last_event == USB_EVENT_ID)
  1625. musb_platform_set_vbus(musb, 1);
  1626. if (musb->xceiv->last_event == USB_EVENT_NONE)
  1627. pm_runtime_put(musb->controller);
  1628. return 0;
  1629. err:
  1630. return retval;
  1631. }
  1632. /*
  1633. * Unregister the gadget driver. Used by gadget drivers when
  1634. * unregistering themselves from the controller.
  1635. *
  1636. * @param driver the gadget driver to unregister
  1637. */
  1638. static int musb_gadget_stop(struct usb_gadget *g)
  1639. {
  1640. struct musb *musb = gadget_to_musb(g);
  1641. unsigned long flags;
  1642. if (musb->xceiv->last_event == USB_EVENT_NONE)
  1643. pm_runtime_get_sync(musb->controller);
  1644. /*
  1645. * REVISIT always use otg_set_peripheral() here too;
  1646. * this needs to shut down the OTG engine.
  1647. */
  1648. spin_lock_irqsave(&musb->lock, flags);
  1649. musb_hnp_stop(musb);
  1650. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1651. musb->xceiv->otg->state = OTG_STATE_UNDEFINED;
  1652. musb_stop(musb);
  1653. otg_set_peripheral(musb->xceiv->otg, NULL);
  1654. musb->is_active = 0;
  1655. musb->gadget_driver = NULL;
  1656. musb_platform_try_idle(musb, 0);
  1657. spin_unlock_irqrestore(&musb->lock, flags);
  1658. /*
  1659. * FIXME we need to be able to register another
  1660. * gadget driver here and have everything work;
  1661. * that currently misbehaves.
  1662. */
  1663. pm_runtime_put(musb->controller);
  1664. return 0;
  1665. }
  1666. /* ----------------------------------------------------------------------- */
  1667. /* lifecycle operations called through plat_uds.c */
  1668. void musb_g_resume(struct musb *musb)
  1669. {
  1670. musb->is_suspended = 0;
  1671. switch (musb->xceiv->otg->state) {
  1672. case OTG_STATE_B_IDLE:
  1673. break;
  1674. case OTG_STATE_B_WAIT_ACON:
  1675. case OTG_STATE_B_PERIPHERAL:
  1676. musb->is_active = 1;
  1677. if (musb->gadget_driver && musb->gadget_driver->resume) {
  1678. spin_unlock(&musb->lock);
  1679. musb->gadget_driver->resume(&musb->g);
  1680. spin_lock(&musb->lock);
  1681. }
  1682. break;
  1683. default:
  1684. WARNING("unhandled RESUME transition (%s)\n",
  1685. usb_otg_state_string(musb->xceiv->otg->state));
  1686. }
  1687. }
  1688. /* called when SOF packets stop for 3+ msec */
  1689. void musb_g_suspend(struct musb *musb)
  1690. {
  1691. u8 devctl;
  1692. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  1693. dev_dbg(musb->controller, "devctl %02x\n", devctl);
  1694. switch (musb->xceiv->otg->state) {
  1695. case OTG_STATE_B_IDLE:
  1696. if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
  1697. musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
  1698. break;
  1699. case OTG_STATE_B_PERIPHERAL:
  1700. musb->is_suspended = 1;
  1701. if (musb->gadget_driver && musb->gadget_driver->suspend) {
  1702. spin_unlock(&musb->lock);
  1703. musb->gadget_driver->suspend(&musb->g);
  1704. spin_lock(&musb->lock);
  1705. }
  1706. break;
  1707. default:
  1708. /* REVISIT if B_HOST, clear DEVCTL.HOSTREQ;
  1709. * A_PERIPHERAL may need care too
  1710. */
  1711. WARNING("unhandled SUSPEND transition (%s)\n",
  1712. usb_otg_state_string(musb->xceiv->otg->state));
  1713. }
  1714. }
  1715. /* Called during SRP */
  1716. void musb_g_wakeup(struct musb *musb)
  1717. {
  1718. musb_gadget_wakeup(&musb->g);
  1719. }
  1720. /* called when VBUS drops below session threshold, and in other cases */
  1721. void musb_g_disconnect(struct musb *musb)
  1722. {
  1723. void __iomem *mregs = musb->mregs;
  1724. u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
  1725. dev_dbg(musb->controller, "devctl %02x\n", devctl);
  1726. /* clear HR */
  1727. musb_writeb(mregs, MUSB_DEVCTL, devctl & MUSB_DEVCTL_SESSION);
  1728. /* don't draw vbus until new b-default session */
  1729. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1730. musb->g.speed = USB_SPEED_UNKNOWN;
  1731. if (musb->gadget_driver && musb->gadget_driver->disconnect) {
  1732. spin_unlock(&musb->lock);
  1733. musb->gadget_driver->disconnect(&musb->g);
  1734. spin_lock(&musb->lock);
  1735. }
  1736. switch (musb->xceiv->otg->state) {
  1737. default:
  1738. dev_dbg(musb->controller, "Unhandled disconnect %s, setting a_idle\n",
  1739. usb_otg_state_string(musb->xceiv->otg->state));
  1740. musb->xceiv->otg->state = OTG_STATE_A_IDLE;
  1741. MUSB_HST_MODE(musb);
  1742. break;
  1743. case OTG_STATE_A_PERIPHERAL:
  1744. musb->xceiv->otg->state = OTG_STATE_A_WAIT_BCON;
  1745. MUSB_HST_MODE(musb);
  1746. break;
  1747. case OTG_STATE_B_WAIT_ACON:
  1748. case OTG_STATE_B_HOST:
  1749. case OTG_STATE_B_PERIPHERAL:
  1750. case OTG_STATE_B_IDLE:
  1751. musb->xceiv->otg->state = OTG_STATE_B_IDLE;
  1752. break;
  1753. case OTG_STATE_B_SRP_INIT:
  1754. break;
  1755. }
  1756. musb->is_active = 0;
  1757. }
  1758. void musb_g_reset(struct musb *musb)
  1759. __releases(musb->lock)
  1760. __acquires(musb->lock)
  1761. {
  1762. void __iomem *mbase = musb->mregs;
  1763. u8 devctl = musb_readb(mbase, MUSB_DEVCTL);
  1764. u8 power;
  1765. dev_dbg(musb->controller, "<== %s driver '%s'\n",
  1766. (devctl & MUSB_DEVCTL_BDEVICE)
  1767. ? "B-Device" : "A-Device",
  1768. musb->gadget_driver
  1769. ? musb->gadget_driver->driver.name
  1770. : NULL
  1771. );
  1772. /* report reset, if we didn't already (flushing EP state) */
  1773. if (musb->gadget_driver && musb->g.speed != USB_SPEED_UNKNOWN) {
  1774. spin_unlock(&musb->lock);
  1775. usb_gadget_udc_reset(&musb->g, musb->gadget_driver);
  1776. spin_lock(&musb->lock);
  1777. }
  1778. /* clear HR */
  1779. else if (devctl & MUSB_DEVCTL_HR)
  1780. musb_writeb(mbase, MUSB_DEVCTL, MUSB_DEVCTL_SESSION);
  1781. /* what speed did we negotiate? */
  1782. power = musb_readb(mbase, MUSB_POWER);
  1783. musb->g.speed = (power & MUSB_POWER_HSMODE)
  1784. ? USB_SPEED_HIGH : USB_SPEED_FULL;
  1785. /* start in USB_STATE_DEFAULT */
  1786. musb->is_active = 1;
  1787. musb->is_suspended = 0;
  1788. MUSB_DEV_MODE(musb);
  1789. musb->address = 0;
  1790. musb->ep0_state = MUSB_EP0_STAGE_SETUP;
  1791. musb->may_wakeup = 0;
  1792. musb->g.b_hnp_enable = 0;
  1793. musb->g.a_alt_hnp_support = 0;
  1794. musb->g.a_hnp_support = 0;
  1795. musb->g.quirk_zlp_not_supp = 1;
  1796. /* Normal reset, as B-Device;
  1797. * or else after HNP, as A-Device
  1798. */
  1799. if (!musb->g.is_otg) {
  1800. /* USB device controllers that are not OTG compatible
  1801. * may not have DEVCTL register in silicon.
  1802. * In that case, do not rely on devctl for setting
  1803. * peripheral mode.
  1804. */
  1805. musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
  1806. musb->g.is_a_peripheral = 0;
  1807. } else if (devctl & MUSB_DEVCTL_BDEVICE) {
  1808. musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
  1809. musb->g.is_a_peripheral = 0;
  1810. } else {
  1811. musb->xceiv->otg->state = OTG_STATE_A_PERIPHERAL;
  1812. musb->g.is_a_peripheral = 1;
  1813. }
  1814. /* start with default limits on VBUS power draw */
  1815. (void) musb_gadget_vbus_draw(&musb->g, 8);
  1816. }