qcom,gcc-ipq806x.h 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175
  1. /*
  2. * Copyright (c) 2014, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #ifndef _DT_BINDINGS_RESET_IPQ_806X_H
  14. #define _DT_BINDINGS_RESET_IPQ_806X_H
  15. #define QDSS_STM_RESET 0
  16. #define AFAB_SMPSS_S_RESET 1
  17. #define AFAB_SMPSS_M1_RESET 2
  18. #define AFAB_SMPSS_M0_RESET 3
  19. #define AFAB_EBI1_CH0_RESET 4
  20. #define AFAB_EBI1_CH1_RESET 5
  21. #define SFAB_ADM0_M0_RESET 6
  22. #define SFAB_ADM0_M1_RESET 7
  23. #define SFAB_ADM0_M2_RESET 8
  24. #define ADM0_C2_RESET 9
  25. #define ADM0_C1_RESET 10
  26. #define ADM0_C0_RESET 11
  27. #define ADM0_PBUS_RESET 12
  28. #define ADM0_RESET 13
  29. #define QDSS_CLKS_SW_RESET 14
  30. #define QDSS_POR_RESET 15
  31. #define QDSS_TSCTR_RESET 16
  32. #define QDSS_HRESET_RESET 17
  33. #define QDSS_AXI_RESET 18
  34. #define QDSS_DBG_RESET 19
  35. #define SFAB_PCIE_M_RESET 20
  36. #define SFAB_PCIE_S_RESET 21
  37. #define PCIE_EXT_RESET 22
  38. #define PCIE_PHY_RESET 23
  39. #define PCIE_PCI_RESET 24
  40. #define PCIE_POR_RESET 25
  41. #define PCIE_HCLK_RESET 26
  42. #define PCIE_ACLK_RESET 27
  43. #define SFAB_LPASS_RESET 28
  44. #define SFAB_AFAB_M_RESET 29
  45. #define AFAB_SFAB_M0_RESET 30
  46. #define AFAB_SFAB_M1_RESET 31
  47. #define SFAB_SATA_S_RESET 32
  48. #define SFAB_DFAB_M_RESET 33
  49. #define DFAB_SFAB_M_RESET 34
  50. #define DFAB_SWAY0_RESET 35
  51. #define DFAB_SWAY1_RESET 36
  52. #define DFAB_ARB0_RESET 37
  53. #define DFAB_ARB1_RESET 38
  54. #define PPSS_PROC_RESET 39
  55. #define PPSS_RESET 40
  56. #define DMA_BAM_RESET 41
  57. #define SPS_TIC_H_RESET 42
  58. #define SFAB_CFPB_M_RESET 43
  59. #define SFAB_CFPB_S_RESET 44
  60. #define TSIF_H_RESET 45
  61. #define CE1_H_RESET 46
  62. #define CE1_CORE_RESET 47
  63. #define CE1_SLEEP_RESET 48
  64. #define CE2_H_RESET 49
  65. #define CE2_CORE_RESET 50
  66. #define SFAB_SFPB_M_RESET 51
  67. #define SFAB_SFPB_S_RESET 52
  68. #define RPM_PROC_RESET 53
  69. #define PMIC_SSBI2_RESET 54
  70. #define SDC1_RESET 55
  71. #define SDC2_RESET 56
  72. #define SDC3_RESET 57
  73. #define SDC4_RESET 58
  74. #define USB_HS1_RESET 59
  75. #define USB_HSIC_RESET 60
  76. #define USB_FS1_XCVR_RESET 61
  77. #define USB_FS1_RESET 62
  78. #define GSBI1_RESET 63
  79. #define GSBI2_RESET 64
  80. #define GSBI3_RESET 65
  81. #define GSBI4_RESET 66
  82. #define GSBI5_RESET 67
  83. #define GSBI6_RESET 68
  84. #define GSBI7_RESET 69
  85. #define SPDM_RESET 70
  86. #define SEC_CTRL_RESET 71
  87. #define TLMM_H_RESET 72
  88. #define SFAB_SATA_M_RESET 73
  89. #define SATA_RESET 74
  90. #define TSSC_RESET 75
  91. #define PDM_RESET 76
  92. #define MPM_H_RESET 77
  93. #define MPM_RESET 78
  94. #define SFAB_SMPSS_S_RESET 79
  95. #define PRNG_RESET 80
  96. #define SFAB_CE3_M_RESET 81
  97. #define SFAB_CE3_S_RESET 82
  98. #define CE3_SLEEP_RESET 83
  99. #define PCIE_1_M_RESET 84
  100. #define PCIE_1_S_RESET 85
  101. #define PCIE_1_EXT_RESET 86
  102. #define PCIE_1_PHY_RESET 87
  103. #define PCIE_1_PCI_RESET 88
  104. #define PCIE_1_POR_RESET 89
  105. #define PCIE_1_HCLK_RESET 90
  106. #define PCIE_1_ACLK_RESET 91
  107. #define PCIE_2_M_RESET 92
  108. #define PCIE_2_S_RESET 93
  109. #define PCIE_2_EXT_RESET 94
  110. #define PCIE_2_PHY_RESET 95
  111. #define PCIE_2_PCI_RESET 96
  112. #define PCIE_2_POR_RESET 97
  113. #define PCIE_2_HCLK_RESET 98
  114. #define PCIE_2_ACLK_RESET 99
  115. #define SFAB_USB30_S_RESET 100
  116. #define SFAB_USB30_M_RESET 101
  117. #define USB30_0_PORT2_HS_PHY_RESET 102
  118. #define USB30_0_MASTER_RESET 103
  119. #define USB30_0_SLEEP_RESET 104
  120. #define USB30_0_UTMI_PHY_RESET 105
  121. #define USB30_0_POWERON_RESET 106
  122. #define USB30_0_PHY_RESET 107
  123. #define USB30_1_MASTER_RESET 108
  124. #define USB30_1_SLEEP_RESET 109
  125. #define USB30_1_UTMI_PHY_RESET 110
  126. #define USB30_1_POWERON_RESET 111
  127. #define USB30_1_PHY_RESET 112
  128. #define NSSFB0_RESET 113
  129. #define NSSFB1_RESET 114
  130. #define UBI32_CORE1_CLKRST_CLAMP_RESET 115
  131. #define UBI32_CORE1_CLAMP_RESET 116
  132. #define UBI32_CORE1_AHB_RESET 117
  133. #define UBI32_CORE1_AXI_RESET 118
  134. #define UBI32_CORE2_CLKRST_CLAMP_RESET 119
  135. #define UBI32_CORE2_CLAMP_RESET 120
  136. #define UBI32_CORE2_AHB_RESET 121
  137. #define UBI32_CORE2_AXI_RESET 122
  138. #define GMAC_CORE1_RESET 123
  139. #define GMAC_CORE2_RESET 124
  140. #define GMAC_CORE3_RESET 125
  141. #define GMAC_CORE4_RESET 126
  142. #define GMAC_AHB_RESET 127
  143. #define NSS_CH0_RST_RX_CLK_N_RESET 128
  144. #define NSS_CH0_RST_TX_CLK_N_RESET 129
  145. #define NSS_CH0_RST_RX_125M_N_RESET 130
  146. #define NSS_CH0_HW_RST_RX_125M_N_RESET 131
  147. #define NSS_CH0_RST_TX_125M_N_RESET 132
  148. #define NSS_CH1_RST_RX_CLK_N_RESET 133
  149. #define NSS_CH1_RST_TX_CLK_N_RESET 134
  150. #define NSS_CH1_RST_RX_125M_N_RESET 135
  151. #define NSS_CH1_HW_RST_RX_125M_N_RESET 136
  152. #define NSS_CH1_RST_TX_125M_N_RESET 137
  153. #define NSS_CH2_RST_RX_CLK_N_RESET 138
  154. #define NSS_CH2_RST_TX_CLK_N_RESET 139
  155. #define NSS_CH2_RST_RX_125M_N_RESET 140
  156. #define NSS_CH2_HW_RST_RX_125M_N_RESET 141
  157. #define NSS_CH2_RST_TX_125M_N_RESET 142
  158. #define NSS_CH3_RST_RX_CLK_N_RESET 143
  159. #define NSS_CH3_RST_TX_CLK_N_RESET 144
  160. #define NSS_CH3_RST_RX_125M_N_RESET 145
  161. #define NSS_CH3_HW_RST_RX_125M_N_RESET 146
  162. #define NSS_CH3_RST_TX_125M_N_RESET 147
  163. #define NSS_RST_RX_250M_125M_N_RESET 148
  164. #define NSS_RST_TX_250M_125M_N_RESET 149
  165. #define NSS_QSGMII_TXPI_RST_N_RESET 150
  166. #define NSS_QSGMII_CDR_RST_N_RESET 151
  167. #define NSS_SGMII2_CDR_RST_N_RESET 152
  168. #define NSS_SGMII3_CDR_RST_N_RESET 153
  169. #define NSS_CAL_PRBS_RST_N_RESET 154
  170. #define NSS_LCKDT_RST_N_RESET 155
  171. #define NSS_SRDS_N_RESET 156
  172. #endif