at91_pmc.h 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200
  1. /*
  2. * include/linux/clk/at91_pmc.h
  3. *
  4. * Copyright (C) 2005 Ivan Kokshaysky
  5. * Copyright (C) SAN People
  6. *
  7. * Power Management Controller (PMC) - System peripherals registers.
  8. * Based on AT91RM9200 datasheet revision E.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. */
  15. #ifndef AT91_PMC_H
  16. #define AT91_PMC_H
  17. #ifndef __ASSEMBLY__
  18. extern void __iomem *at91_pmc_base;
  19. #define at91_pmc_read(field) \
  20. readl_relaxed(at91_pmc_base + field)
  21. #define at91_pmc_write(field, value) \
  22. writel_relaxed(value, at91_pmc_base + field)
  23. #else
  24. .extern at91_pmc_base
  25. #endif
  26. #define AT91_PMC_SCER 0x00 /* System Clock Enable Register */
  27. #define AT91_PMC_SCDR 0x04 /* System Clock Disable Register */
  28. #define AT91_PMC_SCSR 0x08 /* System Clock Status Register */
  29. #define AT91_PMC_PCK (1 << 0) /* Processor Clock */
  30. #define AT91RM9200_PMC_UDP (1 << 1) /* USB Devcice Port Clock [AT91RM9200 only] */
  31. #define AT91RM9200_PMC_MCKUDP (1 << 2) /* USB Device Port Master Clock Automatic Disable on Suspend [AT91RM9200 only] */
  32. #define AT91RM9200_PMC_UHP (1 << 4) /* USB Host Port Clock [AT91RM9200 only] */
  33. #define AT91SAM926x_PMC_UHP (1 << 6) /* USB Host Port Clock [AT91SAM926x only] */
  34. #define AT91SAM926x_PMC_UDP (1 << 7) /* USB Devcice Port Clock [AT91SAM926x only] */
  35. #define AT91_PMC_PCK0 (1 << 8) /* Programmable Clock 0 */
  36. #define AT91_PMC_PCK1 (1 << 9) /* Programmable Clock 1 */
  37. #define AT91_PMC_PCK2 (1 << 10) /* Programmable Clock 2 */
  38. #define AT91_PMC_PCK3 (1 << 11) /* Programmable Clock 3 */
  39. #define AT91_PMC_PCK4 (1 << 12) /* Programmable Clock 4 [AT572D940HF only] */
  40. #define AT91_PMC_HCK0 (1 << 16) /* AHB Clock (USB host) [AT91SAM9261 only] */
  41. #define AT91_PMC_HCK1 (1 << 17) /* AHB Clock (LCD) [AT91SAM9261 only] */
  42. #define AT91_PMC_PCER 0x10 /* Peripheral Clock Enable Register */
  43. #define AT91_PMC_PCDR 0x14 /* Peripheral Clock Disable Register */
  44. #define AT91_PMC_PCSR 0x18 /* Peripheral Clock Status Register */
  45. #define AT91_CKGR_UCKR 0x1C /* UTMI Clock Register [some SAM9] */
  46. #define AT91_PMC_UPLLEN (1 << 16) /* UTMI PLL Enable */
  47. #define AT91_PMC_UPLLCOUNT (0xf << 20) /* UTMI PLL Start-up Time */
  48. #define AT91_PMC_BIASEN (1 << 24) /* UTMI BIAS Enable */
  49. #define AT91_PMC_BIASCOUNT (0xf << 28) /* UTMI BIAS Start-up Time */
  50. #define AT91_CKGR_MOR 0x20 /* Main Oscillator Register [not on SAM9RL] */
  51. #define AT91_PMC_MOSCEN (1 << 0) /* Main Oscillator Enable */
  52. #define AT91_PMC_OSCBYPASS (1 << 1) /* Oscillator Bypass */
  53. #define AT91_PMC_MOSCRCEN (1 << 3) /* Main On-Chip RC Oscillator Enable [some SAM9] */
  54. #define AT91_PMC_OSCOUNT (0xff << 8) /* Main Oscillator Start-up Time */
  55. #define AT91_PMC_KEY (0x37 << 16) /* MOR Writing Key */
  56. #define AT91_PMC_MOSCSEL (1 << 24) /* Main Oscillator Selection [some SAM9] */
  57. #define AT91_PMC_CFDEN (1 << 25) /* Clock Failure Detector Enable [some SAM9] */
  58. #define AT91_CKGR_MCFR 0x24 /* Main Clock Frequency Register */
  59. #define AT91_PMC_MAINF (0xffff << 0) /* Main Clock Frequency */
  60. #define AT91_PMC_MAINRDY (1 << 16) /* Main Clock Ready */
  61. #define AT91_CKGR_PLLAR 0x28 /* PLL A Register */
  62. #define AT91_CKGR_PLLBR 0x2c /* PLL B Register */
  63. #define AT91_PMC_DIV (0xff << 0) /* Divider */
  64. #define AT91_PMC_PLLCOUNT (0x3f << 8) /* PLL Counter */
  65. #define AT91_PMC_OUT (3 << 14) /* PLL Clock Frequency Range */
  66. #define AT91_PMC_MUL (0x7ff << 16) /* PLL Multiplier */
  67. #define AT91_PMC_MUL_GET(n) ((n) >> 16 & 0x7ff)
  68. #define AT91_PMC3_MUL (0x7f << 18) /* PLL Multiplier [SAMA5 only] */
  69. #define AT91_PMC3_MUL_GET(n) ((n) >> 18 & 0x7f)
  70. #define AT91_PMC_USBDIV (3 << 28) /* USB Divisor (PLLB only) */
  71. #define AT91_PMC_USBDIV_1 (0 << 28)
  72. #define AT91_PMC_USBDIV_2 (1 << 28)
  73. #define AT91_PMC_USBDIV_4 (2 << 28)
  74. #define AT91_PMC_USB96M (1 << 28) /* Divider by 2 Enable (PLLB only) */
  75. #define AT91_PMC_MCKR 0x30 /* Master Clock Register */
  76. #define AT91_PMC_CSS (3 << 0) /* Master Clock Selection */
  77. #define AT91_PMC_CSS_SLOW (0 << 0)
  78. #define AT91_PMC_CSS_MAIN (1 << 0)
  79. #define AT91_PMC_CSS_PLLA (2 << 0)
  80. #define AT91_PMC_CSS_PLLB (3 << 0)
  81. #define AT91_PMC_CSS_UPLL (3 << 0) /* [some SAM9 only] */
  82. #define PMC_PRES_OFFSET 2
  83. #define AT91_PMC_PRES (7 << PMC_PRES_OFFSET) /* Master Clock Prescaler */
  84. #define AT91_PMC_PRES_1 (0 << PMC_PRES_OFFSET)
  85. #define AT91_PMC_PRES_2 (1 << PMC_PRES_OFFSET)
  86. #define AT91_PMC_PRES_4 (2 << PMC_PRES_OFFSET)
  87. #define AT91_PMC_PRES_8 (3 << PMC_PRES_OFFSET)
  88. #define AT91_PMC_PRES_16 (4 << PMC_PRES_OFFSET)
  89. #define AT91_PMC_PRES_32 (5 << PMC_PRES_OFFSET)
  90. #define AT91_PMC_PRES_64 (6 << PMC_PRES_OFFSET)
  91. #define PMC_ALT_PRES_OFFSET 4
  92. #define AT91_PMC_ALT_PRES (7 << PMC_ALT_PRES_OFFSET) /* Master Clock Prescaler [alternate location] */
  93. #define AT91_PMC_ALT_PRES_1 (0 << PMC_ALT_PRES_OFFSET)
  94. #define AT91_PMC_ALT_PRES_2 (1 << PMC_ALT_PRES_OFFSET)
  95. #define AT91_PMC_ALT_PRES_4 (2 << PMC_ALT_PRES_OFFSET)
  96. #define AT91_PMC_ALT_PRES_8 (3 << PMC_ALT_PRES_OFFSET)
  97. #define AT91_PMC_ALT_PRES_16 (4 << PMC_ALT_PRES_OFFSET)
  98. #define AT91_PMC_ALT_PRES_32 (5 << PMC_ALT_PRES_OFFSET)
  99. #define AT91_PMC_ALT_PRES_64 (6 << PMC_ALT_PRES_OFFSET)
  100. #define AT91_PMC_MDIV (3 << 8) /* Master Clock Division */
  101. #define AT91RM9200_PMC_MDIV_1 (0 << 8) /* [AT91RM9200 only] */
  102. #define AT91RM9200_PMC_MDIV_2 (1 << 8)
  103. #define AT91RM9200_PMC_MDIV_3 (2 << 8)
  104. #define AT91RM9200_PMC_MDIV_4 (3 << 8)
  105. #define AT91SAM9_PMC_MDIV_1 (0 << 8) /* [SAM9 only] */
  106. #define AT91SAM9_PMC_MDIV_2 (1 << 8)
  107. #define AT91SAM9_PMC_MDIV_4 (2 << 8)
  108. #define AT91SAM9_PMC_MDIV_6 (3 << 8) /* [some SAM9 only] */
  109. #define AT91SAM9_PMC_MDIV_3 (3 << 8) /* [some SAM9 only] */
  110. #define AT91_PMC_PDIV (1 << 12) /* Processor Clock Division [some SAM9 only] */
  111. #define AT91_PMC_PDIV_1 (0 << 12)
  112. #define AT91_PMC_PDIV_2 (1 << 12)
  113. #define AT91_PMC_PLLADIV2 (1 << 12) /* PLLA divisor by 2 [some SAM9 only] */
  114. #define AT91_PMC_PLLADIV2_OFF (0 << 12)
  115. #define AT91_PMC_PLLADIV2_ON (1 << 12)
  116. #define AT91_PMC_H32MXDIV BIT(24)
  117. #define AT91_PMC_USB 0x38 /* USB Clock Register [some SAM9 only] */
  118. #define AT91_PMC_USBS (0x1 << 0) /* USB OHCI Input clock selection */
  119. #define AT91_PMC_USBS_PLLA (0 << 0)
  120. #define AT91_PMC_USBS_UPLL (1 << 0)
  121. #define AT91_PMC_USBS_PLLB (1 << 0) /* [AT91SAMN12 only] */
  122. #define AT91_PMC_OHCIUSBDIV (0xF << 8) /* Divider for USB OHCI Clock */
  123. #define AT91_PMC_OHCIUSBDIV_1 (0x0 << 8)
  124. #define AT91_PMC_OHCIUSBDIV_2 (0x1 << 8)
  125. #define AT91_PMC_SMD 0x3c /* Soft Modem Clock Register [some SAM9 only] */
  126. #define AT91_PMC_SMDS (0x1 << 0) /* SMD input clock selection */
  127. #define AT91_PMC_SMD_DIV (0x1f << 8) /* SMD input clock divider */
  128. #define AT91_PMC_SMDDIV(n) (((n) << 8) & AT91_PMC_SMD_DIV)
  129. #define AT91_PMC_PCKR(n) (0x40 + ((n) * 4)) /* Programmable Clock 0-N Registers */
  130. #define AT91_PMC_ALT_PCKR_CSS (0x7 << 0) /* Programmable Clock Source Selection [alternate length] */
  131. #define AT91_PMC_CSS_MASTER (4 << 0) /* [some SAM9 only] */
  132. #define AT91_PMC_CSSMCK (0x1 << 8) /* CSS or Master Clock Selection */
  133. #define AT91_PMC_CSSMCK_CSS (0 << 8)
  134. #define AT91_PMC_CSSMCK_MCK (1 << 8)
  135. #define AT91_PMC_IER 0x60 /* Interrupt Enable Register */
  136. #define AT91_PMC_IDR 0x64 /* Interrupt Disable Register */
  137. #define AT91_PMC_SR 0x68 /* Status Register */
  138. #define AT91_PMC_MOSCS (1 << 0) /* MOSCS Flag */
  139. #define AT91_PMC_LOCKA (1 << 1) /* PLLA Lock */
  140. #define AT91_PMC_LOCKB (1 << 2) /* PLLB Lock */
  141. #define AT91_PMC_MCKRDY (1 << 3) /* Master Clock */
  142. #define AT91_PMC_LOCKU (1 << 6) /* UPLL Lock [some SAM9] */
  143. #define AT91_PMC_OSCSEL (1 << 7) /* Slow Oscillator Selection [some SAM9] */
  144. #define AT91_PMC_PCK0RDY (1 << 8) /* Programmable Clock 0 */
  145. #define AT91_PMC_PCK1RDY (1 << 9) /* Programmable Clock 1 */
  146. #define AT91_PMC_PCK2RDY (1 << 10) /* Programmable Clock 2 */
  147. #define AT91_PMC_PCK3RDY (1 << 11) /* Programmable Clock 3 */
  148. #define AT91_PMC_MOSCSELS (1 << 16) /* Main Oscillator Selection [some SAM9] */
  149. #define AT91_PMC_MOSCRCS (1 << 17) /* Main On-Chip RC [some SAM9] */
  150. #define AT91_PMC_CFDEV (1 << 18) /* Clock Failure Detector Event [some SAM9] */
  151. #define AT91_PMC_GCKRDY (1 << 24) /* Generated Clocks */
  152. #define AT91_PMC_IMR 0x6c /* Interrupt Mask Register */
  153. #define AT91_PMC_PLLICPR 0x80 /* PLL Charge Pump Current Register */
  154. #define AT91_PMC_PROT 0xe4 /* Write Protect Mode Register [some SAM9] */
  155. #define AT91_PMC_WPEN (0x1 << 0) /* Write Protect Enable */
  156. #define AT91_PMC_WPKEY (0xffffff << 8) /* Write Protect Key */
  157. #define AT91_PMC_PROTKEY (0x504d43 << 8) /* Activation Code */
  158. #define AT91_PMC_WPSR 0xe8 /* Write Protect Status Register [some SAM9] */
  159. #define AT91_PMC_WPVS (0x1 << 0) /* Write Protect Violation Status */
  160. #define AT91_PMC_WPVSRC (0xffff << 8) /* Write Protect Violation Source */
  161. #define AT91_PMC_PCER1 0x100 /* Peripheral Clock Enable Register 1 [SAMA5 only]*/
  162. #define AT91_PMC_PCDR1 0x104 /* Peripheral Clock Enable Register 1 */
  163. #define AT91_PMC_PCSR1 0x108 /* Peripheral Clock Enable Register 1 */
  164. #define AT91_PMC_PCR 0x10c /* Peripheral Control Register [some SAM9 and SAMA5] */
  165. #define AT91_PMC_PCR_PID_MASK 0x3f
  166. #define AT91_PMC_PCR_GCKCSS_OFFSET 8
  167. #define AT91_PMC_PCR_GCKCSS_MASK (0x7 << AT91_PMC_PCR_GCKCSS_OFFSET)
  168. #define AT91_PMC_PCR_GCKCSS(n) ((n) << AT91_PMC_PCR_GCKCSS_OFFSET) /* GCK Clock Source Selection */
  169. #define AT91_PMC_PCR_CMD (0x1 << 12) /* Command (read=0, write=1) */
  170. #define AT91_PMC_PCR_DIV_OFFSET 16
  171. #define AT91_PMC_PCR_DIV_MASK (0x3 << AT91_PMC_PCR_DIV_OFFSET)
  172. #define AT91_PMC_PCR_DIV(n) ((n) << AT91_PMC_PCR_DIV_OFFSET) /* Divisor Value */
  173. #define AT91_PMC_PCR_GCKDIV_OFFSET 20
  174. #define AT91_PMC_PCR_GCKDIV_MASK (0xff << AT91_PMC_PCR_GCKDIV_OFFSET)
  175. #define AT91_PMC_PCR_GCKDIV(n) ((n) << AT91_PMC_PCR_GCKDIV_OFFSET) /* Generated Clock Divisor Value */
  176. #define AT91_PMC_PCR_EN (0x1 << 28) /* Enable */
  177. #define AT91_PMC_PCR_GCKEN (0x1 << 29) /* GCK Enable */
  178. #endif