hp_sdc.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301
  1. /*
  2. * HP i8042 System Device Controller -- header
  3. *
  4. * Copyright (c) 2001 Brian S. Julin
  5. * All rights reserved.
  6. *
  7. * Redistribution and use in source and binary forms, with or without
  8. * modification, are permitted provided that the following conditions
  9. * are met:
  10. * 1. Redistributions of source code must retain the above copyright
  11. * notice, this list of conditions, and the following disclaimer,
  12. * without modification.
  13. * 2. The name of the author may not be used to endorse or promote products
  14. * derived from this software without specific prior written permission.
  15. *
  16. * Alternatively, this software may be distributed under the terms of the
  17. * GNU General Public License ("GPL").
  18. *
  19. * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
  20. * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  21. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  22. * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR
  23. * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  24. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
  25. * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  26. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
  27. * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
  28. *
  29. * References:
  30. *
  31. * HP-HIL Technical Reference Manual. Hewlett Packard Product No. 45918A
  32. *
  33. * System Device Controller Microprocessor Firmware Theory of Operation
  34. * for Part Number 1820-4784 Revision B. Dwg No. A-1820-4784-2
  35. *
  36. */
  37. #ifndef _LINUX_HP_SDC_H
  38. #define _LINUX_HP_SDC_H
  39. #include <linux/interrupt.h>
  40. #include <linux/types.h>
  41. #include <linux/time.h>
  42. #include <linux/timer.h>
  43. #if defined(__hppa__)
  44. #include <asm/hardware.h>
  45. #endif
  46. /* No 4X status reads take longer than this (in usec).
  47. */
  48. #define HP_SDC_MAX_REG_DELAY 20000
  49. typedef void (hp_sdc_irqhook) (int irq, void *dev_id,
  50. uint8_t status, uint8_t data);
  51. int hp_sdc_request_timer_irq(hp_sdc_irqhook *callback);
  52. int hp_sdc_request_hil_irq(hp_sdc_irqhook *callback);
  53. int hp_sdc_request_cooked_irq(hp_sdc_irqhook *callback);
  54. int hp_sdc_release_timer_irq(hp_sdc_irqhook *callback);
  55. int hp_sdc_release_hil_irq(hp_sdc_irqhook *callback);
  56. int hp_sdc_release_cooked_irq(hp_sdc_irqhook *callback);
  57. typedef struct {
  58. int actidx; /* Start of act. Acts are atomic WRT I/O to SDC */
  59. int idx; /* Index within the act */
  60. int endidx; /* transaction is over and done if idx == endidx */
  61. uint8_t *seq; /* commands/data for the transaction */
  62. union {
  63. hp_sdc_irqhook *irqhook; /* Callback, isr or tasklet context */
  64. struct semaphore *semaphore; /* Semaphore to sleep on. */
  65. } act;
  66. } hp_sdc_transaction;
  67. int __hp_sdc_enqueue_transaction(hp_sdc_transaction *this);
  68. int hp_sdc_enqueue_transaction(hp_sdc_transaction *this);
  69. int hp_sdc_dequeue_transaction(hp_sdc_transaction *this);
  70. /* The HP_SDC_ACT* values are peculiar to this driver.
  71. * Nuance: never HP_SDC_ACT_DATAIN | HP_SDC_ACT_DEALLOC, use another
  72. * act to perform the dealloc.
  73. */
  74. #define HP_SDC_ACT_PRECMD 0x01 /* Send a command first */
  75. #define HP_SDC_ACT_DATAREG 0x02 /* Set data registers */
  76. #define HP_SDC_ACT_DATAOUT 0x04 /* Send data bytes */
  77. #define HP_SDC_ACT_POSTCMD 0x08 /* Send command after */
  78. #define HP_SDC_ACT_DATAIN 0x10 /* Collect data after */
  79. #define HP_SDC_ACT_DURING 0x1f
  80. #define HP_SDC_ACT_SEMAPHORE 0x20 /* Raise semaphore after */
  81. #define HP_SDC_ACT_CALLBACK 0x40 /* Pass data to IRQ handler */
  82. #define HP_SDC_ACT_DEALLOC 0x80 /* Destroy transaction after */
  83. #define HP_SDC_ACT_AFTER 0xe0
  84. #define HP_SDC_ACT_DEAD 0x60 /* Act timed out. */
  85. /* Rest of the flags are straightforward representation of the SDC interface */
  86. #define HP_SDC_STATUS_IBF 0x02 /* Input buffer full */
  87. #define HP_SDC_STATUS_IRQMASK 0xf0 /* Bits containing "level 1" irq */
  88. #define HP_SDC_STATUS_PERIODIC 0x10 /* Periodic 10ms timer */
  89. #define HP_SDC_STATUS_USERTIMER 0x20 /* "Special purpose" timer */
  90. #define HP_SDC_STATUS_TIMER 0x30 /* Both PERIODIC and USERTIMER */
  91. #define HP_SDC_STATUS_REG 0x40 /* Data from an i8042 register */
  92. #define HP_SDC_STATUS_HILCMD 0x50 /* Command from HIL MLC */
  93. #define HP_SDC_STATUS_HILDATA 0x60 /* Data from HIL MLC */
  94. #define HP_SDC_STATUS_PUP 0x70 /* Successful power-up self test */
  95. #define HP_SDC_STATUS_KCOOKED 0x80 /* Key from cooked kbd */
  96. #define HP_SDC_STATUS_KRPG 0xc0 /* Key from Repeat Gen */
  97. #define HP_SDC_STATUS_KMOD_SUP 0x10 /* Shift key is up */
  98. #define HP_SDC_STATUS_KMOD_CUP 0x20 /* Control key is up */
  99. #define HP_SDC_NMISTATUS_FHS 0x40 /* NMI is a fast handshake irq */
  100. /* Internal i8042 registers (there are more, but they are not too useful). */
  101. #define HP_SDC_USE 0x02 /* Resource usage (including OB bit) */
  102. #define HP_SDC_IM 0x04 /* Interrupt mask */
  103. #define HP_SDC_CFG 0x11 /* Configuration register */
  104. #define HP_SDC_KBLANGUAGE 0x12 /* Keyboard language */
  105. #define HP_SDC_D0 0x70 /* General purpose data buffer 0 */
  106. #define HP_SDC_D1 0x71 /* General purpose data buffer 1 */
  107. #define HP_SDC_D2 0x72 /* General purpose data buffer 2 */
  108. #define HP_SDC_D3 0x73 /* General purpose data buffer 3 */
  109. #define HP_SDC_VT1 0x74 /* Timer for voice 1 */
  110. #define HP_SDC_VT2 0x75 /* Timer for voice 2 */
  111. #define HP_SDC_VT3 0x76 /* Timer for voice 3 */
  112. #define HP_SDC_VT4 0x77 /* Timer for voice 4 */
  113. #define HP_SDC_KBN 0x78 /* Which HIL devs are Nimitz */
  114. #define HP_SDC_KBC 0x79 /* Which HIL devs are cooked kbds */
  115. #define HP_SDC_LPS 0x7a /* i8042's view of HIL status */
  116. #define HP_SDC_LPC 0x7b /* i8042's view of HIL "control" */
  117. #define HP_SDC_RSV 0x7c /* Reserved "for testing" */
  118. #define HP_SDC_LPR 0x7d /* i8042 count of HIL reconfigs */
  119. #define HP_SDC_XTD 0x7e /* "Extended Configuration" register */
  120. #define HP_SDC_STR 0x7f /* i8042 self-test result */
  121. /* Bitfields for above registers */
  122. #define HP_SDC_USE_LOOP 0x04 /* Command is currently on the loop. */
  123. #define HP_SDC_IM_MASK 0x1f /* these bits not part of cmd/status */
  124. #define HP_SDC_IM_FH 0x10 /* Mask the fast handshake irq */
  125. #define HP_SDC_IM_PT 0x08 /* Mask the periodic timer irq */
  126. #define HP_SDC_IM_TIMERS 0x04 /* Mask the MT/DT/CT irq */
  127. #define HP_SDC_IM_RESET 0x02 /* Mask the reset key irq */
  128. #define HP_SDC_IM_HIL 0x01 /* Mask the HIL MLC irq */
  129. #define HP_SDC_CFG_ROLLOVER 0x08 /* WTF is "N-key rollover"? */
  130. #define HP_SDC_CFG_KBD 0x10 /* There is a keyboard */
  131. #define HP_SDC_CFG_NEW 0x20 /* Supports/uses HIL MLC */
  132. #define HP_SDC_CFG_KBD_OLD 0x03 /* keyboard code for non-HIL */
  133. #define HP_SDC_CFG_KBD_NEW 0x07 /* keyboard code from HIL autoconfig */
  134. #define HP_SDC_CFG_REV 0x40 /* Code revision bit */
  135. #define HP_SDC_CFG_IDPROM 0x80 /* IDPROM present in kbd (not HIL) */
  136. #define HP_SDC_LPS_NDEV 0x07 /* # devices autoconfigured on HIL */
  137. #define HP_SDC_LPS_ACSUCC 0x08 /* loop autoconfigured successfully */
  138. #define HP_SDC_LPS_ACFAIL 0x80 /* last loop autoconfigure failed */
  139. #define HP_SDC_LPC_APE_IPF 0x01 /* HIL MLC APE/IPF (autopoll) set */
  140. #define HP_SDC_LPC_ARCONERR 0x02 /* i8042 autoreconfigs loop on err */
  141. #define HP_SDC_LPC_ARCQUIET 0x03 /* i8042 doesn't report autoreconfigs*/
  142. #define HP_SDC_LPC_COOK 0x10 /* i8042 cooks devices in _KBN */
  143. #define HP_SDC_LPC_RC 0x80 /* causes autoreconfig */
  144. #define HP_SDC_XTD_REV 0x07 /* contains revision code */
  145. #define HP_SDC_XTD_REV_STRINGS(val, str) \
  146. switch (val) { \
  147. case 0x1: str = "1820-3712"; break; \
  148. case 0x2: str = "1820-4379"; break; \
  149. case 0x3: str = "1820-4784"; break; \
  150. default: str = "unknown"; \
  151. };
  152. #define HP_SDC_XTD_BEEPER 0x08 /* TI SN76494 beeper available */
  153. #define HP_SDC_XTD_BBRTC 0x20 /* OKI MSM-58321 BBRTC present */
  154. #define HP_SDC_CMD_LOAD_RT 0x31 /* Load real time (from 8042) */
  155. #define HP_SDC_CMD_LOAD_FHS 0x36 /* Load the fast handshake timer */
  156. #define HP_SDC_CMD_LOAD_MT 0x38 /* Load the match timer */
  157. #define HP_SDC_CMD_LOAD_DT 0x3B /* Load the delay timer */
  158. #define HP_SDC_CMD_LOAD_CT 0x3E /* Load the cycle timer */
  159. #define HP_SDC_CMD_SET_IM 0x40 /* 010xxxxx == set irq mask */
  160. /* The documents provided do not explicitly state that all registers betweem
  161. * 0x01 and 0x1f inclusive can be read by sending their register index as a
  162. * command, but this is implied and appears to be the case.
  163. */
  164. #define HP_SDC_CMD_READ_RAM 0x00 /* Load from i8042 RAM (autoinc) */
  165. #define HP_SDC_CMD_READ_USE 0x02 /* Undocumented! Load from usage reg */
  166. #define HP_SDC_CMD_READ_IM 0x04 /* Load current interrupt mask */
  167. #define HP_SDC_CMD_READ_KCC 0x11 /* Load primary kbd config code */
  168. #define HP_SDC_CMD_READ_KLC 0x12 /* Load primary kbd language code */
  169. #define HP_SDC_CMD_READ_T1 0x13 /* Load timer output buffer byte 1 */
  170. #define HP_SDC_CMD_READ_T2 0x14 /* Load timer output buffer byte 1 */
  171. #define HP_SDC_CMD_READ_T3 0x15 /* Load timer output buffer byte 1 */
  172. #define HP_SDC_CMD_READ_T4 0x16 /* Load timer output buffer byte 1 */
  173. #define HP_SDC_CMD_READ_T5 0x17 /* Load timer output buffer byte 1 */
  174. #define HP_SDC_CMD_READ_D0 0xf0 /* Load from i8042 RAM location 0x70 */
  175. #define HP_SDC_CMD_READ_D1 0xf1 /* Load from i8042 RAM location 0x71 */
  176. #define HP_SDC_CMD_READ_D2 0xf2 /* Load from i8042 RAM location 0x72 */
  177. #define HP_SDC_CMD_READ_D3 0xf3 /* Load from i8042 RAM location 0x73 */
  178. #define HP_SDC_CMD_READ_VT1 0xf4 /* Load from i8042 RAM location 0x74 */
  179. #define HP_SDC_CMD_READ_VT2 0xf5 /* Load from i8042 RAM location 0x75 */
  180. #define HP_SDC_CMD_READ_VT3 0xf6 /* Load from i8042 RAM location 0x76 */
  181. #define HP_SDC_CMD_READ_VT4 0xf7 /* Load from i8042 RAM location 0x77 */
  182. #define HP_SDC_CMD_READ_KBN 0xf8 /* Load from i8042 RAM location 0x78 */
  183. #define HP_SDC_CMD_READ_KBC 0xf9 /* Load from i8042 RAM location 0x79 */
  184. #define HP_SDC_CMD_READ_LPS 0xfa /* Load from i8042 RAM location 0x7a */
  185. #define HP_SDC_CMD_READ_LPC 0xfb /* Load from i8042 RAM location 0x7b */
  186. #define HP_SDC_CMD_READ_RSV 0xfc /* Load from i8042 RAM location 0x7c */
  187. #define HP_SDC_CMD_READ_LPR 0xfd /* Load from i8042 RAM location 0x7d */
  188. #define HP_SDC_CMD_READ_XTD 0xfe /* Load from i8042 RAM location 0x7e */
  189. #define HP_SDC_CMD_READ_STR 0xff /* Load from i8042 RAM location 0x7f */
  190. #define HP_SDC_CMD_SET_ARD 0xA0 /* Set emulated autorepeat delay */
  191. #define HP_SDC_CMD_SET_ARR 0xA2 /* Set emulated autorepeat rate */
  192. #define HP_SDC_CMD_SET_BELL 0xA3 /* Set voice 3 params for "beep" cmd */
  193. #define HP_SDC_CMD_SET_RPGR 0xA6 /* Set "RPG" irq rate (doesn't work) */
  194. #define HP_SDC_CMD_SET_RTMS 0xAD /* Set the RTC time (milliseconds) */
  195. #define HP_SDC_CMD_SET_RTD 0xAF /* Set the RTC time (days) */
  196. #define HP_SDC_CMD_SET_FHS 0xB2 /* Set fast handshake timer */
  197. #define HP_SDC_CMD_SET_MT 0xB4 /* Set match timer */
  198. #define HP_SDC_CMD_SET_DT 0xB7 /* Set delay timer */
  199. #define HP_SDC_CMD_SET_CT 0xBA /* Set cycle timer */
  200. #define HP_SDC_CMD_SET_RAMP 0xC1 /* Reset READ_RAM autoinc counter */
  201. #define HP_SDC_CMD_SET_D0 0xe0 /* Load to i8042 RAM location 0x70 */
  202. #define HP_SDC_CMD_SET_D1 0xe1 /* Load to i8042 RAM location 0x71 */
  203. #define HP_SDC_CMD_SET_D2 0xe2 /* Load to i8042 RAM location 0x72 */
  204. #define HP_SDC_CMD_SET_D3 0xe3 /* Load to i8042 RAM location 0x73 */
  205. #define HP_SDC_CMD_SET_VT1 0xe4 /* Load to i8042 RAM location 0x74 */
  206. #define HP_SDC_CMD_SET_VT2 0xe5 /* Load to i8042 RAM location 0x75 */
  207. #define HP_SDC_CMD_SET_VT3 0xe6 /* Load to i8042 RAM location 0x76 */
  208. #define HP_SDC_CMD_SET_VT4 0xe7 /* Load to i8042 RAM location 0x77 */
  209. #define HP_SDC_CMD_SET_KBN 0xe8 /* Load to i8042 RAM location 0x78 */
  210. #define HP_SDC_CMD_SET_KBC 0xe9 /* Load to i8042 RAM location 0x79 */
  211. #define HP_SDC_CMD_SET_LPS 0xea /* Load to i8042 RAM location 0x7a */
  212. #define HP_SDC_CMD_SET_LPC 0xeb /* Load to i8042 RAM location 0x7b */
  213. #define HP_SDC_CMD_SET_RSV 0xec /* Load to i8042 RAM location 0x7c */
  214. #define HP_SDC_CMD_SET_LPR 0xed /* Load to i8042 RAM location 0x7d */
  215. #define HP_SDC_CMD_SET_XTD 0xee /* Load to i8042 RAM location 0x7e */
  216. #define HP_SDC_CMD_SET_STR 0xef /* Load to i8042 RAM location 0x7f */
  217. #define HP_SDC_CMD_DO_RTCW 0xc2 /* i8042 RAM 0x70 --> RTC */
  218. #define HP_SDC_CMD_DO_RTCR 0xc3 /* RTC[0x70 0:3] --> irq/status/data */
  219. #define HP_SDC_CMD_DO_BEEP 0xc4 /* i8042 RAM 0x70-74 --> beeper,VT3 */
  220. #define HP_SDC_CMD_DO_HIL 0xc5 /* i8042 RAM 0x70-73 -->
  221. HIL MLC R0,R1 i8042 HIL watchdog */
  222. /* Values used to (de)mangle input/output to/from the HIL MLC */
  223. #define HP_SDC_DATA 0x40 /* Data from an 8042 register */
  224. #define HP_SDC_HIL_CMD 0x50 /* Data from HIL MLC R1/8042 */
  225. #define HP_SDC_HIL_R1MASK 0x0f /* Contents of HIL MLC R1 0:3 */
  226. #define HP_SDC_HIL_AUTO 0x10 /* Set if POL results from i8042 */
  227. #define HP_SDC_HIL_ISERR 0x80 /* Has meaning as in next 4 values */
  228. #define HP_SDC_HIL_RC_DONE 0x80 /* i8042 auto-configured loop */
  229. #define HP_SDC_HIL_ERR 0x81 /* HIL MLC R2 had a bit set */
  230. #define HP_SDC_HIL_TO 0x82 /* i8042 HIL watchdog expired */
  231. #define HP_SDC_HIL_RC 0x84 /* i8042 is auto-configuring loop */
  232. #define HP_SDC_HIL_DAT 0x60 /* Data from HIL MLC R0 */
  233. typedef struct {
  234. rwlock_t ibf_lock;
  235. rwlock_t lock; /* user/tasklet lock */
  236. rwlock_t rtq_lock; /* isr/tasklet lock */
  237. rwlock_t hook_lock; /* isr/user lock for handler add/del */
  238. unsigned int irq, nmi; /* Our IRQ lines */
  239. unsigned long base_io, status_io, data_io; /* Our IO ports */
  240. uint8_t im; /* Interrupt mask */
  241. int set_im; /* Interrupt mask needs to be set. */
  242. int ibf; /* Last known status of IBF flag */
  243. uint8_t wi; /* current i8042 write index */
  244. uint8_t r7[4]; /* current i8042[0x70 - 0x74] values */
  245. uint8_t r11, r7e; /* Values from version/revision regs */
  246. hp_sdc_irqhook *timer, *reg, *hil, *pup, *cooked;
  247. #define HP_SDC_QUEUE_LEN 16
  248. hp_sdc_transaction *tq[HP_SDC_QUEUE_LEN]; /* All pending read/writes */
  249. int rcurr, rqty; /* Current read transact in process */
  250. struct timeval rtv; /* Time when current read started */
  251. int wcurr; /* Current write transact in process */
  252. int dev_err; /* carries status from registration */
  253. #if defined(__hppa__)
  254. struct parisc_device *dev;
  255. #elif defined(__mc68000__)
  256. void *dev;
  257. #else
  258. #error No support for device registration on this arch yet.
  259. #endif
  260. struct timer_list kicker; /* Keeps below task alive */
  261. struct tasklet_struct task;
  262. } hp_i8042_sdc;
  263. #endif /* _LINUX_HP_SDC_H */