irq.h 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947
  1. #ifndef _LINUX_IRQ_H
  2. #define _LINUX_IRQ_H
  3. /*
  4. * Please do not include this file in generic code. There is currently
  5. * no requirement for any architecture to implement anything held
  6. * within this file.
  7. *
  8. * Thanks. --rmk
  9. */
  10. #include <linux/smp.h>
  11. #include <linux/linkage.h>
  12. #include <linux/cache.h>
  13. #include <linux/spinlock.h>
  14. #include <linux/cpumask.h>
  15. #include <linux/gfp.h>
  16. #include <linux/irqhandler.h>
  17. #include <linux/irqreturn.h>
  18. #include <linux/irqnr.h>
  19. #include <linux/errno.h>
  20. #include <linux/topology.h>
  21. #include <linux/wait.h>
  22. #include <linux/io.h>
  23. #include <asm/irq.h>
  24. #include <asm/ptrace.h>
  25. #include <asm/irq_regs.h>
  26. struct seq_file;
  27. struct module;
  28. struct msi_msg;
  29. enum irqchip_irq_state;
  30. /*
  31. * IRQ line status.
  32. *
  33. * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
  34. *
  35. * IRQ_TYPE_NONE - default, unspecified type
  36. * IRQ_TYPE_EDGE_RISING - rising edge triggered
  37. * IRQ_TYPE_EDGE_FALLING - falling edge triggered
  38. * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
  39. * IRQ_TYPE_LEVEL_HIGH - high level triggered
  40. * IRQ_TYPE_LEVEL_LOW - low level triggered
  41. * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
  42. * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
  43. * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
  44. * to setup the HW to a sane default (used
  45. * by irqdomain map() callbacks to synchronize
  46. * the HW state and SW flags for a newly
  47. * allocated descriptor).
  48. *
  49. * IRQ_TYPE_PROBE - Special flag for probing in progress
  50. *
  51. * Bits which can be modified via irq_set/clear/modify_status_flags()
  52. * IRQ_LEVEL - Interrupt is level type. Will be also
  53. * updated in the code when the above trigger
  54. * bits are modified via irq_set_irq_type()
  55. * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
  56. * it from affinity setting
  57. * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
  58. * IRQ_NOREQUEST - Interrupt cannot be requested via
  59. * request_irq()
  60. * IRQ_NOTHREAD - Interrupt cannot be threaded
  61. * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
  62. * request/setup_irq()
  63. * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
  64. * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
  65. * IRQ_NESTED_THREAD - Interrupt nests into another thread
  66. * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
  67. * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
  68. * it from the spurious interrupt detection
  69. * mechanism and from core side polling.
  70. * IRQ_DISABLE_UNLAZY - Disable lazy irq disable
  71. */
  72. enum {
  73. IRQ_TYPE_NONE = 0x00000000,
  74. IRQ_TYPE_EDGE_RISING = 0x00000001,
  75. IRQ_TYPE_EDGE_FALLING = 0x00000002,
  76. IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
  77. IRQ_TYPE_LEVEL_HIGH = 0x00000004,
  78. IRQ_TYPE_LEVEL_LOW = 0x00000008,
  79. IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
  80. IRQ_TYPE_SENSE_MASK = 0x0000000f,
  81. IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
  82. IRQ_TYPE_PROBE = 0x00000010,
  83. IRQ_LEVEL = (1 << 8),
  84. IRQ_PER_CPU = (1 << 9),
  85. IRQ_NOPROBE = (1 << 10),
  86. IRQ_NOREQUEST = (1 << 11),
  87. IRQ_NOAUTOEN = (1 << 12),
  88. IRQ_NO_BALANCING = (1 << 13),
  89. IRQ_MOVE_PCNTXT = (1 << 14),
  90. IRQ_NESTED_THREAD = (1 << 15),
  91. IRQ_NOTHREAD = (1 << 16),
  92. IRQ_PER_CPU_DEVID = (1 << 17),
  93. IRQ_IS_POLLED = (1 << 18),
  94. IRQ_DISABLE_UNLAZY = (1 << 19),
  95. };
  96. #define IRQF_MODIFY_MASK \
  97. (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
  98. IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
  99. IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
  100. IRQ_IS_POLLED | IRQ_DISABLE_UNLAZY)
  101. #define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
  102. /*
  103. * Return value for chip->irq_set_affinity()
  104. *
  105. * IRQ_SET_MASK_OK - OK, core updates irq_common_data.affinity
  106. * IRQ_SET_MASK_NOCPY - OK, chip did update irq_common_data.affinity
  107. * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
  108. * support stacked irqchips, which indicates skipping
  109. * all descendent irqchips.
  110. */
  111. enum {
  112. IRQ_SET_MASK_OK = 0,
  113. IRQ_SET_MASK_OK_NOCOPY,
  114. IRQ_SET_MASK_OK_DONE,
  115. };
  116. struct msi_desc;
  117. struct irq_domain;
  118. /**
  119. * struct irq_common_data - per irq data shared by all irqchips
  120. * @state_use_accessors: status information for irq chip functions.
  121. * Use accessor functions to deal with it
  122. * @node: node index useful for balancing
  123. * @handler_data: per-IRQ data for the irq_chip methods
  124. * @affinity: IRQ affinity on SMP
  125. * @msi_desc: MSI descriptor
  126. */
  127. struct irq_common_data {
  128. unsigned int state_use_accessors;
  129. #ifdef CONFIG_NUMA
  130. unsigned int node;
  131. #endif
  132. void *handler_data;
  133. struct msi_desc *msi_desc;
  134. cpumask_var_t affinity;
  135. };
  136. /**
  137. * struct irq_data - per irq chip data passed down to chip functions
  138. * @mask: precomputed bitmask for accessing the chip registers
  139. * @irq: interrupt number
  140. * @hwirq: hardware interrupt number, local to the interrupt domain
  141. * @common: point to data shared by all irqchips
  142. * @chip: low level interrupt hardware access
  143. * @domain: Interrupt translation domain; responsible for mapping
  144. * between hwirq number and linux irq number.
  145. * @parent_data: pointer to parent struct irq_data to support hierarchy
  146. * irq_domain
  147. * @chip_data: platform-specific per-chip private data for the chip
  148. * methods, to allow shared chip implementations
  149. */
  150. struct irq_data {
  151. u32 mask;
  152. unsigned int irq;
  153. unsigned long hwirq;
  154. struct irq_common_data *common;
  155. struct irq_chip *chip;
  156. struct irq_domain *domain;
  157. #ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
  158. struct irq_data *parent_data;
  159. #endif
  160. void *chip_data;
  161. };
  162. /*
  163. * Bit masks for irq_common_data.state_use_accessors
  164. *
  165. * IRQD_TRIGGER_MASK - Mask for the trigger type bits
  166. * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
  167. * IRQD_NO_BALANCING - Balancing disabled for this IRQ
  168. * IRQD_PER_CPU - Interrupt is per cpu
  169. * IRQD_AFFINITY_SET - Interrupt affinity was set
  170. * IRQD_LEVEL - Interrupt is level triggered
  171. * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
  172. * from suspend
  173. * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
  174. * context
  175. * IRQD_IRQ_DISABLED - Disabled state of the interrupt
  176. * IRQD_IRQ_MASKED - Masked state of the interrupt
  177. * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
  178. * IRQD_WAKEUP_ARMED - Wakeup mode armed
  179. * IRQD_FORWARDED_TO_VCPU - The interrupt is forwarded to a VCPU
  180. */
  181. enum {
  182. IRQD_TRIGGER_MASK = 0xf,
  183. IRQD_SETAFFINITY_PENDING = (1 << 8),
  184. IRQD_NO_BALANCING = (1 << 10),
  185. IRQD_PER_CPU = (1 << 11),
  186. IRQD_AFFINITY_SET = (1 << 12),
  187. IRQD_LEVEL = (1 << 13),
  188. IRQD_WAKEUP_STATE = (1 << 14),
  189. IRQD_MOVE_PCNTXT = (1 << 15),
  190. IRQD_IRQ_DISABLED = (1 << 16),
  191. IRQD_IRQ_MASKED = (1 << 17),
  192. IRQD_IRQ_INPROGRESS = (1 << 18),
  193. IRQD_WAKEUP_ARMED = (1 << 19),
  194. IRQD_FORWARDED_TO_VCPU = (1 << 20),
  195. };
  196. #define __irqd_to_state(d) ((d)->common->state_use_accessors)
  197. static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
  198. {
  199. return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
  200. }
  201. static inline bool irqd_is_per_cpu(struct irq_data *d)
  202. {
  203. return __irqd_to_state(d) & IRQD_PER_CPU;
  204. }
  205. static inline bool irqd_can_balance(struct irq_data *d)
  206. {
  207. return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
  208. }
  209. static inline bool irqd_affinity_was_set(struct irq_data *d)
  210. {
  211. return __irqd_to_state(d) & IRQD_AFFINITY_SET;
  212. }
  213. static inline void irqd_mark_affinity_was_set(struct irq_data *d)
  214. {
  215. __irqd_to_state(d) |= IRQD_AFFINITY_SET;
  216. }
  217. static inline u32 irqd_get_trigger_type(struct irq_data *d)
  218. {
  219. return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
  220. }
  221. /*
  222. * Must only be called inside irq_chip.irq_set_type() functions.
  223. */
  224. static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
  225. {
  226. __irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
  227. __irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
  228. }
  229. static inline bool irqd_is_level_type(struct irq_data *d)
  230. {
  231. return __irqd_to_state(d) & IRQD_LEVEL;
  232. }
  233. static inline bool irqd_is_wakeup_set(struct irq_data *d)
  234. {
  235. return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
  236. }
  237. static inline bool irqd_can_move_in_process_context(struct irq_data *d)
  238. {
  239. return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
  240. }
  241. static inline bool irqd_irq_disabled(struct irq_data *d)
  242. {
  243. return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
  244. }
  245. static inline bool irqd_irq_masked(struct irq_data *d)
  246. {
  247. return __irqd_to_state(d) & IRQD_IRQ_MASKED;
  248. }
  249. static inline bool irqd_irq_inprogress(struct irq_data *d)
  250. {
  251. return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
  252. }
  253. static inline bool irqd_is_wakeup_armed(struct irq_data *d)
  254. {
  255. return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
  256. }
  257. static inline bool irqd_is_forwarded_to_vcpu(struct irq_data *d)
  258. {
  259. return __irqd_to_state(d) & IRQD_FORWARDED_TO_VCPU;
  260. }
  261. static inline void irqd_set_forwarded_to_vcpu(struct irq_data *d)
  262. {
  263. __irqd_to_state(d) |= IRQD_FORWARDED_TO_VCPU;
  264. }
  265. static inline void irqd_clr_forwarded_to_vcpu(struct irq_data *d)
  266. {
  267. __irqd_to_state(d) &= ~IRQD_FORWARDED_TO_VCPU;
  268. }
  269. static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
  270. {
  271. return d->hwirq;
  272. }
  273. /**
  274. * struct irq_chip - hardware interrupt chip descriptor
  275. *
  276. * @name: name for /proc/interrupts
  277. * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
  278. * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
  279. * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
  280. * @irq_disable: disable the interrupt
  281. * @irq_ack: start of a new interrupt
  282. * @irq_mask: mask an interrupt source
  283. * @irq_mask_ack: ack and mask an interrupt source
  284. * @irq_unmask: unmask an interrupt source
  285. * @irq_eoi: end of interrupt
  286. * @irq_set_affinity: set the CPU affinity on SMP machines
  287. * @irq_retrigger: resend an IRQ to the CPU
  288. * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
  289. * @irq_set_wake: enable/disable power-management wake-on of an IRQ
  290. * @irq_bus_lock: function to lock access to slow bus (i2c) chips
  291. * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
  292. * @irq_cpu_online: configure an interrupt source for a secondary CPU
  293. * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
  294. * @irq_suspend: function called from core code on suspend once per
  295. * chip, when one or more interrupts are installed
  296. * @irq_resume: function called from core code on resume once per chip,
  297. * when one ore more interrupts are installed
  298. * @irq_pm_shutdown: function called from core code on shutdown once per chip
  299. * @irq_calc_mask: Optional function to set irq_data.mask for special cases
  300. * @irq_print_chip: optional to print special chip info in show_interrupts
  301. * @irq_request_resources: optional to request resources before calling
  302. * any other callback related to this irq
  303. * @irq_release_resources: optional to release resources acquired with
  304. * irq_request_resources
  305. * @irq_compose_msi_msg: optional to compose message content for MSI
  306. * @irq_write_msi_msg: optional to write message content for MSI
  307. * @irq_get_irqchip_state: return the internal state of an interrupt
  308. * @irq_set_irqchip_state: set the internal state of a interrupt
  309. * @irq_set_vcpu_affinity: optional to target a vCPU in a virtual machine
  310. * @flags: chip specific flags
  311. */
  312. struct irq_chip {
  313. const char *name;
  314. unsigned int (*irq_startup)(struct irq_data *data);
  315. void (*irq_shutdown)(struct irq_data *data);
  316. void (*irq_enable)(struct irq_data *data);
  317. void (*irq_disable)(struct irq_data *data);
  318. void (*irq_ack)(struct irq_data *data);
  319. void (*irq_mask)(struct irq_data *data);
  320. void (*irq_mask_ack)(struct irq_data *data);
  321. void (*irq_unmask)(struct irq_data *data);
  322. void (*irq_eoi)(struct irq_data *data);
  323. int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
  324. int (*irq_retrigger)(struct irq_data *data);
  325. int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
  326. int (*irq_set_wake)(struct irq_data *data, unsigned int on);
  327. void (*irq_bus_lock)(struct irq_data *data);
  328. void (*irq_bus_sync_unlock)(struct irq_data *data);
  329. void (*irq_cpu_online)(struct irq_data *data);
  330. void (*irq_cpu_offline)(struct irq_data *data);
  331. void (*irq_suspend)(struct irq_data *data);
  332. void (*irq_resume)(struct irq_data *data);
  333. void (*irq_pm_shutdown)(struct irq_data *data);
  334. void (*irq_calc_mask)(struct irq_data *data);
  335. void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
  336. int (*irq_request_resources)(struct irq_data *data);
  337. void (*irq_release_resources)(struct irq_data *data);
  338. void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
  339. void (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
  340. int (*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
  341. int (*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);
  342. int (*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);
  343. unsigned long flags;
  344. };
  345. /*
  346. * irq_chip specific flags
  347. *
  348. * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
  349. * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
  350. * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
  351. * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
  352. * when irq enabled
  353. * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
  354. * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
  355. * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
  356. */
  357. enum {
  358. IRQCHIP_SET_TYPE_MASKED = (1 << 0),
  359. IRQCHIP_EOI_IF_HANDLED = (1 << 1),
  360. IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
  361. IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
  362. IRQCHIP_SKIP_SET_WAKE = (1 << 4),
  363. IRQCHIP_ONESHOT_SAFE = (1 << 5),
  364. IRQCHIP_EOI_THREADED = (1 << 6),
  365. };
  366. #include <linux/irqdesc.h>
  367. /*
  368. * Pick up the arch-dependent methods:
  369. */
  370. #include <asm/hw_irq.h>
  371. #ifndef NR_IRQS_LEGACY
  372. # define NR_IRQS_LEGACY 0
  373. #endif
  374. #ifndef ARCH_IRQ_INIT_FLAGS
  375. # define ARCH_IRQ_INIT_FLAGS 0
  376. #endif
  377. #define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
  378. struct irqaction;
  379. extern int setup_irq(unsigned int irq, struct irqaction *new);
  380. extern void remove_irq(unsigned int irq, struct irqaction *act);
  381. extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
  382. extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
  383. extern void irq_cpu_online(void);
  384. extern void irq_cpu_offline(void);
  385. extern int irq_set_affinity_locked(struct irq_data *data,
  386. const struct cpumask *cpumask, bool force);
  387. extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
  388. extern void irq_migrate_all_off_this_cpu(void);
  389. #if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
  390. void irq_move_irq(struct irq_data *data);
  391. void irq_move_masked_irq(struct irq_data *data);
  392. #else
  393. static inline void irq_move_irq(struct irq_data *data) { }
  394. static inline void irq_move_masked_irq(struct irq_data *data) { }
  395. #endif
  396. extern int no_irq_affinity;
  397. #ifdef CONFIG_HARDIRQS_SW_RESEND
  398. int irq_set_parent(int irq, int parent_irq);
  399. #else
  400. static inline int irq_set_parent(int irq, int parent_irq)
  401. {
  402. return 0;
  403. }
  404. #endif
  405. /*
  406. * Built-in IRQ handlers for various IRQ types,
  407. * callable via desc->handle_irq()
  408. */
  409. extern void handle_level_irq(struct irq_desc *desc);
  410. extern void handle_fasteoi_irq(struct irq_desc *desc);
  411. extern void handle_edge_irq(struct irq_desc *desc);
  412. extern void handle_edge_eoi_irq(struct irq_desc *desc);
  413. extern void handle_simple_irq(struct irq_desc *desc);
  414. extern void handle_percpu_irq(struct irq_desc *desc);
  415. extern void handle_percpu_devid_irq(struct irq_desc *desc);
  416. extern void handle_bad_irq(struct irq_desc *desc);
  417. extern void handle_nested_irq(unsigned int irq);
  418. extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
  419. #ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
  420. extern void irq_chip_enable_parent(struct irq_data *data);
  421. extern void irq_chip_disable_parent(struct irq_data *data);
  422. extern void irq_chip_ack_parent(struct irq_data *data);
  423. extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
  424. extern void irq_chip_mask_parent(struct irq_data *data);
  425. extern void irq_chip_unmask_parent(struct irq_data *data);
  426. extern void irq_chip_eoi_parent(struct irq_data *data);
  427. extern int irq_chip_set_affinity_parent(struct irq_data *data,
  428. const struct cpumask *dest,
  429. bool force);
  430. extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
  431. extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
  432. void *vcpu_info);
  433. extern int irq_chip_set_type_parent(struct irq_data *data, unsigned int type);
  434. #endif
  435. /* Handling of unhandled and spurious interrupts: */
  436. extern void note_interrupt(struct irq_desc *desc, irqreturn_t action_ret);
  437. /* Enable/disable irq debugging output: */
  438. extern int noirqdebug_setup(char *str);
  439. /* Checks whether the interrupt can be requested by request_irq(): */
  440. extern int can_request_irq(unsigned int irq, unsigned long irqflags);
  441. /* Dummy irq-chip implementations: */
  442. extern struct irq_chip no_irq_chip;
  443. extern struct irq_chip dummy_irq_chip;
  444. extern void
  445. irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
  446. irq_flow_handler_t handle, const char *name);
  447. static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
  448. irq_flow_handler_t handle)
  449. {
  450. irq_set_chip_and_handler_name(irq, chip, handle, NULL);
  451. }
  452. extern int irq_set_percpu_devid(unsigned int irq);
  453. extern void
  454. __irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
  455. const char *name);
  456. static inline void
  457. irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
  458. {
  459. __irq_set_handler(irq, handle, 0, NULL);
  460. }
  461. /*
  462. * Set a highlevel chained flow handler for a given IRQ.
  463. * (a chained handler is automatically enabled and set to
  464. * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
  465. */
  466. static inline void
  467. irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
  468. {
  469. __irq_set_handler(irq, handle, 1, NULL);
  470. }
  471. /*
  472. * Set a highlevel chained flow handler and its data for a given IRQ.
  473. * (a chained handler is automatically enabled and set to
  474. * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
  475. */
  476. void
  477. irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
  478. void *data);
  479. void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
  480. static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
  481. {
  482. irq_modify_status(irq, 0, set);
  483. }
  484. static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
  485. {
  486. irq_modify_status(irq, clr, 0);
  487. }
  488. static inline void irq_set_noprobe(unsigned int irq)
  489. {
  490. irq_modify_status(irq, 0, IRQ_NOPROBE);
  491. }
  492. static inline void irq_set_probe(unsigned int irq)
  493. {
  494. irq_modify_status(irq, IRQ_NOPROBE, 0);
  495. }
  496. static inline void irq_set_nothread(unsigned int irq)
  497. {
  498. irq_modify_status(irq, 0, IRQ_NOTHREAD);
  499. }
  500. static inline void irq_set_thread(unsigned int irq)
  501. {
  502. irq_modify_status(irq, IRQ_NOTHREAD, 0);
  503. }
  504. static inline void irq_set_nested_thread(unsigned int irq, bool nest)
  505. {
  506. if (nest)
  507. irq_set_status_flags(irq, IRQ_NESTED_THREAD);
  508. else
  509. irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
  510. }
  511. static inline void irq_set_percpu_devid_flags(unsigned int irq)
  512. {
  513. irq_set_status_flags(irq,
  514. IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
  515. IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
  516. }
  517. /* Set/get chip/data for an IRQ: */
  518. extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
  519. extern int irq_set_handler_data(unsigned int irq, void *data);
  520. extern int irq_set_chip_data(unsigned int irq, void *data);
  521. extern int irq_set_irq_type(unsigned int irq, unsigned int type);
  522. extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
  523. extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
  524. struct msi_desc *entry);
  525. extern struct irq_data *irq_get_irq_data(unsigned int irq);
  526. static inline struct irq_chip *irq_get_chip(unsigned int irq)
  527. {
  528. struct irq_data *d = irq_get_irq_data(irq);
  529. return d ? d->chip : NULL;
  530. }
  531. static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
  532. {
  533. return d->chip;
  534. }
  535. static inline void *irq_get_chip_data(unsigned int irq)
  536. {
  537. struct irq_data *d = irq_get_irq_data(irq);
  538. return d ? d->chip_data : NULL;
  539. }
  540. static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
  541. {
  542. return d->chip_data;
  543. }
  544. static inline void *irq_get_handler_data(unsigned int irq)
  545. {
  546. struct irq_data *d = irq_get_irq_data(irq);
  547. return d ? d->common->handler_data : NULL;
  548. }
  549. static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
  550. {
  551. return d->common->handler_data;
  552. }
  553. static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
  554. {
  555. struct irq_data *d = irq_get_irq_data(irq);
  556. return d ? d->common->msi_desc : NULL;
  557. }
  558. static inline struct msi_desc *irq_data_get_msi_desc(struct irq_data *d)
  559. {
  560. return d->common->msi_desc;
  561. }
  562. static inline u32 irq_get_trigger_type(unsigned int irq)
  563. {
  564. struct irq_data *d = irq_get_irq_data(irq);
  565. return d ? irqd_get_trigger_type(d) : 0;
  566. }
  567. static inline int irq_common_data_get_node(struct irq_common_data *d)
  568. {
  569. #ifdef CONFIG_NUMA
  570. return d->node;
  571. #else
  572. return 0;
  573. #endif
  574. }
  575. static inline int irq_data_get_node(struct irq_data *d)
  576. {
  577. return irq_common_data_get_node(d->common);
  578. }
  579. static inline struct cpumask *irq_get_affinity_mask(int irq)
  580. {
  581. struct irq_data *d = irq_get_irq_data(irq);
  582. return d ? d->common->affinity : NULL;
  583. }
  584. static inline struct cpumask *irq_data_get_affinity_mask(struct irq_data *d)
  585. {
  586. return d->common->affinity;
  587. }
  588. unsigned int arch_dynirq_lower_bound(unsigned int from);
  589. int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
  590. struct module *owner);
  591. /* use macros to avoid needing export.h for THIS_MODULE */
  592. #define irq_alloc_descs(irq, from, cnt, node) \
  593. __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE)
  594. #define irq_alloc_desc(node) \
  595. irq_alloc_descs(-1, 0, 1, node)
  596. #define irq_alloc_desc_at(at, node) \
  597. irq_alloc_descs(at, at, 1, node)
  598. #define irq_alloc_desc_from(from, node) \
  599. irq_alloc_descs(-1, from, 1, node)
  600. #define irq_alloc_descs_from(from, cnt, node) \
  601. irq_alloc_descs(-1, from, cnt, node)
  602. void irq_free_descs(unsigned int irq, unsigned int cnt);
  603. static inline void irq_free_desc(unsigned int irq)
  604. {
  605. irq_free_descs(irq, 1);
  606. }
  607. #ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
  608. unsigned int irq_alloc_hwirqs(int cnt, int node);
  609. static inline unsigned int irq_alloc_hwirq(int node)
  610. {
  611. return irq_alloc_hwirqs(1, node);
  612. }
  613. void irq_free_hwirqs(unsigned int from, int cnt);
  614. static inline void irq_free_hwirq(unsigned int irq)
  615. {
  616. return irq_free_hwirqs(irq, 1);
  617. }
  618. int arch_setup_hwirq(unsigned int irq, int node);
  619. void arch_teardown_hwirq(unsigned int irq);
  620. #endif
  621. #ifdef CONFIG_GENERIC_IRQ_LEGACY
  622. void irq_init_desc(unsigned int irq);
  623. #endif
  624. /**
  625. * struct irq_chip_regs - register offsets for struct irq_gci
  626. * @enable: Enable register offset to reg_base
  627. * @disable: Disable register offset to reg_base
  628. * @mask: Mask register offset to reg_base
  629. * @ack: Ack register offset to reg_base
  630. * @eoi: Eoi register offset to reg_base
  631. * @type: Type configuration register offset to reg_base
  632. * @polarity: Polarity configuration register offset to reg_base
  633. */
  634. struct irq_chip_regs {
  635. unsigned long enable;
  636. unsigned long disable;
  637. unsigned long mask;
  638. unsigned long ack;
  639. unsigned long eoi;
  640. unsigned long type;
  641. unsigned long polarity;
  642. };
  643. /**
  644. * struct irq_chip_type - Generic interrupt chip instance for a flow type
  645. * @chip: The real interrupt chip which provides the callbacks
  646. * @regs: Register offsets for this chip
  647. * @handler: Flow handler associated with this chip
  648. * @type: Chip can handle these flow types
  649. * @mask_cache_priv: Cached mask register private to the chip type
  650. * @mask_cache: Pointer to cached mask register
  651. *
  652. * A irq_generic_chip can have several instances of irq_chip_type when
  653. * it requires different functions and register offsets for different
  654. * flow types.
  655. */
  656. struct irq_chip_type {
  657. struct irq_chip chip;
  658. struct irq_chip_regs regs;
  659. irq_flow_handler_t handler;
  660. u32 type;
  661. u32 mask_cache_priv;
  662. u32 *mask_cache;
  663. };
  664. /**
  665. * struct irq_chip_generic - Generic irq chip data structure
  666. * @lock: Lock to protect register and cache data access
  667. * @reg_base: Register base address (virtual)
  668. * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
  669. * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
  670. * @suspend: Function called from core code on suspend once per
  671. * chip; can be useful instead of irq_chip::suspend to
  672. * handle chip details even when no interrupts are in use
  673. * @resume: Function called from core code on resume once per chip;
  674. * can be useful instead of irq_chip::suspend to handle
  675. * chip details even when no interrupts are in use
  676. * @irq_base: Interrupt base nr for this chip
  677. * @irq_cnt: Number of interrupts handled by this chip
  678. * @mask_cache: Cached mask register shared between all chip types
  679. * @type_cache: Cached type register
  680. * @polarity_cache: Cached polarity register
  681. * @wake_enabled: Interrupt can wakeup from suspend
  682. * @wake_active: Interrupt is marked as an wakeup from suspend source
  683. * @num_ct: Number of available irq_chip_type instances (usually 1)
  684. * @private: Private data for non generic chip callbacks
  685. * @installed: bitfield to denote installed interrupts
  686. * @unused: bitfield to denote unused interrupts
  687. * @domain: irq domain pointer
  688. * @list: List head for keeping track of instances
  689. * @chip_types: Array of interrupt irq_chip_types
  690. *
  691. * Note, that irq_chip_generic can have multiple irq_chip_type
  692. * implementations which can be associated to a particular irq line of
  693. * an irq_chip_generic instance. That allows to share and protect
  694. * state in an irq_chip_generic instance when we need to implement
  695. * different flow mechanisms (level/edge) for it.
  696. */
  697. struct irq_chip_generic {
  698. raw_spinlock_t lock;
  699. void __iomem *reg_base;
  700. u32 (*reg_readl)(void __iomem *addr);
  701. void (*reg_writel)(u32 val, void __iomem *addr);
  702. void (*suspend)(struct irq_chip_generic *gc);
  703. void (*resume)(struct irq_chip_generic *gc);
  704. unsigned int irq_base;
  705. unsigned int irq_cnt;
  706. u32 mask_cache;
  707. u32 type_cache;
  708. u32 polarity_cache;
  709. u32 wake_enabled;
  710. u32 wake_active;
  711. unsigned int num_ct;
  712. void *private;
  713. unsigned long installed;
  714. unsigned long unused;
  715. struct irq_domain *domain;
  716. struct list_head list;
  717. struct irq_chip_type chip_types[0];
  718. };
  719. /**
  720. * enum irq_gc_flags - Initialization flags for generic irq chips
  721. * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
  722. * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
  723. * irq chips which need to call irq_set_wake() on
  724. * the parent irq. Usually GPIO implementations
  725. * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
  726. * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
  727. * @IRQ_GC_BE_IO: Use big-endian register accesses (default: LE)
  728. */
  729. enum irq_gc_flags {
  730. IRQ_GC_INIT_MASK_CACHE = 1 << 0,
  731. IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
  732. IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
  733. IRQ_GC_NO_MASK = 1 << 3,
  734. IRQ_GC_BE_IO = 1 << 4,
  735. };
  736. /*
  737. * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
  738. * @irqs_per_chip: Number of interrupts per chip
  739. * @num_chips: Number of chips
  740. * @irq_flags_to_set: IRQ* flags to set on irq setup
  741. * @irq_flags_to_clear: IRQ* flags to clear on irq setup
  742. * @gc_flags: Generic chip specific setup flags
  743. * @gc: Array of pointers to generic interrupt chips
  744. */
  745. struct irq_domain_chip_generic {
  746. unsigned int irqs_per_chip;
  747. unsigned int num_chips;
  748. unsigned int irq_flags_to_clear;
  749. unsigned int irq_flags_to_set;
  750. enum irq_gc_flags gc_flags;
  751. struct irq_chip_generic *gc[0];
  752. };
  753. /* Generic chip callback functions */
  754. void irq_gc_noop(struct irq_data *d);
  755. void irq_gc_mask_disable_reg(struct irq_data *d);
  756. void irq_gc_mask_set_bit(struct irq_data *d);
  757. void irq_gc_mask_clr_bit(struct irq_data *d);
  758. void irq_gc_unmask_enable_reg(struct irq_data *d);
  759. void irq_gc_ack_set_bit(struct irq_data *d);
  760. void irq_gc_ack_clr_bit(struct irq_data *d);
  761. void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
  762. void irq_gc_eoi(struct irq_data *d);
  763. int irq_gc_set_wake(struct irq_data *d, unsigned int on);
  764. /* Setup functions for irq_chip_generic */
  765. int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
  766. irq_hw_number_t hw_irq);
  767. struct irq_chip_generic *
  768. irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
  769. void __iomem *reg_base, irq_flow_handler_t handler);
  770. void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
  771. enum irq_gc_flags flags, unsigned int clr,
  772. unsigned int set);
  773. int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
  774. void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
  775. unsigned int clr, unsigned int set);
  776. struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
  777. int irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
  778. int num_ct, const char *name,
  779. irq_flow_handler_t handler,
  780. unsigned int clr, unsigned int set,
  781. enum irq_gc_flags flags);
  782. static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
  783. {
  784. return container_of(d->chip, struct irq_chip_type, chip);
  785. }
  786. #define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
  787. #ifdef CONFIG_SMP
  788. static inline void irq_gc_lock(struct irq_chip_generic *gc)
  789. {
  790. raw_spin_lock(&gc->lock);
  791. }
  792. static inline void irq_gc_unlock(struct irq_chip_generic *gc)
  793. {
  794. raw_spin_unlock(&gc->lock);
  795. }
  796. #else
  797. static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
  798. static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
  799. #endif
  800. /*
  801. * The irqsave variants are for usage in non interrupt code. Do not use
  802. * them in irq_chip callbacks. Use irq_gc_lock() instead.
  803. */
  804. #define irq_gc_lock_irqsave(gc, flags) \
  805. raw_spin_lock_irqsave(&(gc)->lock, flags)
  806. #define irq_gc_unlock_irqrestore(gc, flags) \
  807. raw_spin_unlock_irqrestore(&(gc)->lock, flags)
  808. static inline void irq_reg_writel(struct irq_chip_generic *gc,
  809. u32 val, int reg_offset)
  810. {
  811. if (gc->reg_writel)
  812. gc->reg_writel(val, gc->reg_base + reg_offset);
  813. else
  814. writel(val, gc->reg_base + reg_offset);
  815. }
  816. static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
  817. int reg_offset)
  818. {
  819. if (gc->reg_readl)
  820. return gc->reg_readl(gc->reg_base + reg_offset);
  821. else
  822. return readl(gc->reg_base + reg_offset);
  823. }
  824. #endif /* _LINUX_IRQ_H */