rio_regs.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295
  1. /*
  2. * RapidIO register definitions
  3. *
  4. * Copyright 2005 MontaVista Software, Inc.
  5. * Matt Porter <mporter@kernel.crashing.org>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #ifndef LINUX_RIO_REGS_H
  13. #define LINUX_RIO_REGS_H
  14. /*
  15. * In RapidIO, each device has a 16MB configuration space that is
  16. * accessed via maintenance transactions. Portions of configuration
  17. * space are standardized and/or reserved.
  18. */
  19. #define RIO_MAINT_SPACE_SZ 0x1000000 /* 16MB of RapidIO mainenance space */
  20. #define RIO_DEV_ID_CAR 0x00 /* [I] Device Identity CAR */
  21. #define RIO_DEV_INFO_CAR 0x04 /* [I] Device Information CAR */
  22. #define RIO_ASM_ID_CAR 0x08 /* [I] Assembly Identity CAR */
  23. #define RIO_ASM_ID_MASK 0xffff0000 /* [I] Asm ID Mask */
  24. #define RIO_ASM_VEN_ID_MASK 0x0000ffff /* [I] Asm Vend Mask */
  25. #define RIO_ASM_INFO_CAR 0x0c /* [I] Assembly Information CAR */
  26. #define RIO_ASM_REV_MASK 0xffff0000 /* [I] Asm Rev Mask */
  27. #define RIO_EXT_FTR_PTR_MASK 0x0000ffff /* [I] EF_PTR Mask */
  28. #define RIO_PEF_CAR 0x10 /* [I] Processing Element Features CAR */
  29. #define RIO_PEF_BRIDGE 0x80000000 /* [I] Bridge */
  30. #define RIO_PEF_MEMORY 0x40000000 /* [I] MMIO */
  31. #define RIO_PEF_PROCESSOR 0x20000000 /* [I] Processor */
  32. #define RIO_PEF_SWITCH 0x10000000 /* [I] Switch */
  33. #define RIO_PEF_MULTIPORT 0x08000000 /* [VI, 2.1] Multiport */
  34. #define RIO_PEF_INB_MBOX 0x00f00000 /* [II, <= 1.2] Mailboxes */
  35. #define RIO_PEF_INB_MBOX0 0x00800000 /* [II, <= 1.2] Mailbox 0 */
  36. #define RIO_PEF_INB_MBOX1 0x00400000 /* [II, <= 1.2] Mailbox 1 */
  37. #define RIO_PEF_INB_MBOX2 0x00200000 /* [II, <= 1.2] Mailbox 2 */
  38. #define RIO_PEF_INB_MBOX3 0x00100000 /* [II, <= 1.2] Mailbox 3 */
  39. #define RIO_PEF_INB_DOORBELL 0x00080000 /* [II, <= 1.2] Doorbells */
  40. #define RIO_PEF_EXT_RT 0x00000200 /* [III, 1.3] Extended route table support */
  41. #define RIO_PEF_STD_RT 0x00000100 /* [III, 1.3] Standard route table support */
  42. #define RIO_PEF_CTLS 0x00000010 /* [III] CTLS */
  43. #define RIO_PEF_EXT_FEATURES 0x00000008 /* [I] EFT_PTR valid */
  44. #define RIO_PEF_ADDR_66 0x00000004 /* [I] 66 bits */
  45. #define RIO_PEF_ADDR_50 0x00000002 /* [I] 50 bits */
  46. #define RIO_PEF_ADDR_34 0x00000001 /* [I] 34 bits */
  47. #define RIO_SWP_INFO_CAR 0x14 /* [I] Switch Port Information CAR */
  48. #define RIO_SWP_INFO_PORT_TOTAL_MASK 0x0000ff00 /* [I] Total number of ports */
  49. #define RIO_SWP_INFO_PORT_NUM_MASK 0x000000ff /* [I] Maintenance transaction port number */
  50. #define RIO_GET_TOTAL_PORTS(x) ((x & RIO_SWP_INFO_PORT_TOTAL_MASK) >> 8)
  51. #define RIO_GET_PORT_NUM(x) (x & RIO_SWP_INFO_PORT_NUM_MASK)
  52. #define RIO_SRC_OPS_CAR 0x18 /* [I] Source Operations CAR */
  53. #define RIO_SRC_OPS_READ 0x00008000 /* [I] Read op */
  54. #define RIO_SRC_OPS_WRITE 0x00004000 /* [I] Write op */
  55. #define RIO_SRC_OPS_STREAM_WRITE 0x00002000 /* [I] Str-write op */
  56. #define RIO_SRC_OPS_WRITE_RESPONSE 0x00001000 /* [I] Write/resp op */
  57. #define RIO_SRC_OPS_DATA_MSG 0x00000800 /* [II] Data msg op */
  58. #define RIO_SRC_OPS_DOORBELL 0x00000400 /* [II] Doorbell op */
  59. #define RIO_SRC_OPS_ATOMIC_TST_SWP 0x00000100 /* [I] Atomic TAS op */
  60. #define RIO_SRC_OPS_ATOMIC_INC 0x00000080 /* [I] Atomic inc op */
  61. #define RIO_SRC_OPS_ATOMIC_DEC 0x00000040 /* [I] Atomic dec op */
  62. #define RIO_SRC_OPS_ATOMIC_SET 0x00000020 /* [I] Atomic set op */
  63. #define RIO_SRC_OPS_ATOMIC_CLR 0x00000010 /* [I] Atomic clr op */
  64. #define RIO_SRC_OPS_PORT_WRITE 0x00000004 /* [I] Port-write op */
  65. #define RIO_DST_OPS_CAR 0x1c /* Destination Operations CAR */
  66. #define RIO_DST_OPS_READ 0x00008000 /* [I] Read op */
  67. #define RIO_DST_OPS_WRITE 0x00004000 /* [I] Write op */
  68. #define RIO_DST_OPS_STREAM_WRITE 0x00002000 /* [I] Str-write op */
  69. #define RIO_DST_OPS_WRITE_RESPONSE 0x00001000 /* [I] Write/resp op */
  70. #define RIO_DST_OPS_DATA_MSG 0x00000800 /* [II] Data msg op */
  71. #define RIO_DST_OPS_DOORBELL 0x00000400 /* [II] Doorbell op */
  72. #define RIO_DST_OPS_ATOMIC_TST_SWP 0x00000100 /* [I] Atomic TAS op */
  73. #define RIO_DST_OPS_ATOMIC_INC 0x00000080 /* [I] Atomic inc op */
  74. #define RIO_DST_OPS_ATOMIC_DEC 0x00000040 /* [I] Atomic dec op */
  75. #define RIO_DST_OPS_ATOMIC_SET 0x00000020 /* [I] Atomic set op */
  76. #define RIO_DST_OPS_ATOMIC_CLR 0x00000010 /* [I] Atomic clr op */
  77. #define RIO_DST_OPS_PORT_WRITE 0x00000004 /* [I] Port-write op */
  78. #define RIO_OPS_READ 0x00008000 /* [I] Read op */
  79. #define RIO_OPS_WRITE 0x00004000 /* [I] Write op */
  80. #define RIO_OPS_STREAM_WRITE 0x00002000 /* [I] Str-write op */
  81. #define RIO_OPS_WRITE_RESPONSE 0x00001000 /* [I] Write/resp op */
  82. #define RIO_OPS_DATA_MSG 0x00000800 /* [II] Data msg op */
  83. #define RIO_OPS_DOORBELL 0x00000400 /* [II] Doorbell op */
  84. #define RIO_OPS_ATOMIC_TST_SWP 0x00000100 /* [I] Atomic TAS op */
  85. #define RIO_OPS_ATOMIC_INC 0x00000080 /* [I] Atomic inc op */
  86. #define RIO_OPS_ATOMIC_DEC 0x00000040 /* [I] Atomic dec op */
  87. #define RIO_OPS_ATOMIC_SET 0x00000020 /* [I] Atomic set op */
  88. #define RIO_OPS_ATOMIC_CLR 0x00000010 /* [I] Atomic clr op */
  89. #define RIO_OPS_PORT_WRITE 0x00000004 /* [I] Port-write op */
  90. /* 0x20-0x30 *//* Reserved */
  91. #define RIO_SWITCH_RT_LIMIT 0x34 /* [III, 1.3] Switch Route Table Destination ID Limit CAR */
  92. #define RIO_RT_MAX_DESTID 0x0000ffff
  93. #define RIO_MBOX_CSR 0x40 /* [II, <= 1.2] Mailbox CSR */
  94. #define RIO_MBOX0_AVAIL 0x80000000 /* [II] Mbox 0 avail */
  95. #define RIO_MBOX0_FULL 0x40000000 /* [II] Mbox 0 full */
  96. #define RIO_MBOX0_EMPTY 0x20000000 /* [II] Mbox 0 empty */
  97. #define RIO_MBOX0_BUSY 0x10000000 /* [II] Mbox 0 busy */
  98. #define RIO_MBOX0_FAIL 0x08000000 /* [II] Mbox 0 fail */
  99. #define RIO_MBOX0_ERROR 0x04000000 /* [II] Mbox 0 error */
  100. #define RIO_MBOX1_AVAIL 0x00800000 /* [II] Mbox 1 avail */
  101. #define RIO_MBOX1_FULL 0x00200000 /* [II] Mbox 1 full */
  102. #define RIO_MBOX1_EMPTY 0x00200000 /* [II] Mbox 1 empty */
  103. #define RIO_MBOX1_BUSY 0x00100000 /* [II] Mbox 1 busy */
  104. #define RIO_MBOX1_FAIL 0x00080000 /* [II] Mbox 1 fail */
  105. #define RIO_MBOX1_ERROR 0x00040000 /* [II] Mbox 1 error */
  106. #define RIO_MBOX2_AVAIL 0x00008000 /* [II] Mbox 2 avail */
  107. #define RIO_MBOX2_FULL 0x00004000 /* [II] Mbox 2 full */
  108. #define RIO_MBOX2_EMPTY 0x00002000 /* [II] Mbox 2 empty */
  109. #define RIO_MBOX2_BUSY 0x00001000 /* [II] Mbox 2 busy */
  110. #define RIO_MBOX2_FAIL 0x00000800 /* [II] Mbox 2 fail */
  111. #define RIO_MBOX2_ERROR 0x00000400 /* [II] Mbox 2 error */
  112. #define RIO_MBOX3_AVAIL 0x00000080 /* [II] Mbox 3 avail */
  113. #define RIO_MBOX3_FULL 0x00000040 /* [II] Mbox 3 full */
  114. #define RIO_MBOX3_EMPTY 0x00000020 /* [II] Mbox 3 empty */
  115. #define RIO_MBOX3_BUSY 0x00000010 /* [II] Mbox 3 busy */
  116. #define RIO_MBOX3_FAIL 0x00000008 /* [II] Mbox 3 fail */
  117. #define RIO_MBOX3_ERROR 0x00000004 /* [II] Mbox 3 error */
  118. #define RIO_WRITE_PORT_CSR 0x44 /* [I, <= 1.2] Write Port CSR */
  119. #define RIO_DOORBELL_CSR 0x44 /* [II, <= 1.2] Doorbell CSR */
  120. #define RIO_DOORBELL_AVAIL 0x80000000 /* [II] Doorbell avail */
  121. #define RIO_DOORBELL_FULL 0x40000000 /* [II] Doorbell full */
  122. #define RIO_DOORBELL_EMPTY 0x20000000 /* [II] Doorbell empty */
  123. #define RIO_DOORBELL_BUSY 0x10000000 /* [II] Doorbell busy */
  124. #define RIO_DOORBELL_FAILED 0x08000000 /* [II] Doorbell failed */
  125. #define RIO_DOORBELL_ERROR 0x04000000 /* [II] Doorbell error */
  126. #define RIO_WRITE_PORT_AVAILABLE 0x00000080 /* [I] Write Port Available */
  127. #define RIO_WRITE_PORT_FULL 0x00000040 /* [I] Write Port Full */
  128. #define RIO_WRITE_PORT_EMPTY 0x00000020 /* [I] Write Port Empty */
  129. #define RIO_WRITE_PORT_BUSY 0x00000010 /* [I] Write Port Busy */
  130. #define RIO_WRITE_PORT_FAILED 0x00000008 /* [I] Write Port Failed */
  131. #define RIO_WRITE_PORT_ERROR 0x00000004 /* [I] Write Port Error */
  132. /* 0x48 *//* Reserved */
  133. #define RIO_PELL_CTRL_CSR 0x4c /* [I] PE Logical Layer Control CSR */
  134. #define RIO_PELL_ADDR_66 0x00000004 /* [I] 66-bit addr */
  135. #define RIO_PELL_ADDR_50 0x00000002 /* [I] 50-bit addr */
  136. #define RIO_PELL_ADDR_34 0x00000001 /* [I] 34-bit addr */
  137. /* 0x50-0x54 *//* Reserved */
  138. #define RIO_LCSH_BA 0x58 /* [I] LCS High Base Address */
  139. #define RIO_LCSL_BA 0x5c /* [I] LCS Base Address */
  140. #define RIO_DID_CSR 0x60 /* [III] Base Device ID CSR */
  141. /* 0x64 *//* Reserved */
  142. #define RIO_HOST_DID_LOCK_CSR 0x68 /* [III] Host Base Device ID Lock CSR */
  143. #define RIO_COMPONENT_TAG_CSR 0x6c /* [III] Component Tag CSR */
  144. #define RIO_STD_RTE_CONF_DESTID_SEL_CSR 0x70
  145. #define RIO_STD_RTE_CONF_EXTCFGEN 0x80000000
  146. #define RIO_STD_RTE_CONF_PORT_SEL_CSR 0x74
  147. #define RIO_STD_RTE_DEFAULT_PORT 0x78
  148. /* 0x7c-0xf8 *//* Reserved */
  149. /* 0x100-0xfff8 *//* [I] Extended Features Space */
  150. /* 0x10000-0xfffff8 *//* [I] Implementation-defined Space */
  151. /*
  152. * Extended Features Space is a configuration space area where
  153. * functionality is mapped into extended feature blocks via a
  154. * singly linked list of extended feature pointers (EFT_PTR).
  155. *
  156. * Each extended feature block can be identified/located in
  157. * Extended Features Space by walking the extended feature
  158. * list starting with the Extended Feature Pointer located
  159. * in the Assembly Information CAR.
  160. *
  161. * Extended Feature Blocks (EFBs) are identified with an assigned
  162. * EFB ID. Extended feature block offsets in the definitions are
  163. * relative to the offset of the EFB within the Extended Features
  164. * Space.
  165. */
  166. /* Helper macros to parse the Extended Feature Block header */
  167. #define RIO_EFB_PTR_MASK 0xffff0000
  168. #define RIO_EFB_ID_MASK 0x0000ffff
  169. #define RIO_GET_BLOCK_PTR(x) ((x & RIO_EFB_PTR_MASK) >> 16)
  170. #define RIO_GET_BLOCK_ID(x) (x & RIO_EFB_ID_MASK)
  171. /* Extended Feature Block IDs */
  172. #define RIO_EFB_PAR_EP_ID 0x0001 /* [IV] LP/LVDS EP Devices */
  173. #define RIO_EFB_PAR_EP_REC_ID 0x0002 /* [IV] LP/LVDS EP Recovery Devices */
  174. #define RIO_EFB_PAR_EP_FREE_ID 0x0003 /* [IV] LP/LVDS EP Free Devices */
  175. #define RIO_EFB_SER_EP_ID_V13P 0x0001 /* [VI] LP/Serial EP Devices, RapidIO Spec ver 1.3 and above */
  176. #define RIO_EFB_SER_EP_REC_ID_V13P 0x0002 /* [VI] LP/Serial EP Recovery Devices, RapidIO Spec ver 1.3 and above */
  177. #define RIO_EFB_SER_EP_FREE_ID_V13P 0x0003 /* [VI] LP/Serial EP Free Devices, RapidIO Spec ver 1.3 and above */
  178. #define RIO_EFB_SER_EP_ID 0x0004 /* [VI] LP/Serial EP Devices */
  179. #define RIO_EFB_SER_EP_REC_ID 0x0005 /* [VI] LP/Serial EP Recovery Devices */
  180. #define RIO_EFB_SER_EP_FREE_ID 0x0006 /* [VI] LP/Serial EP Free Devices */
  181. #define RIO_EFB_SER_EP_FREC_ID 0x0009 /* [VI] LP/Serial EP Free Recovery Devices */
  182. #define RIO_EFB_ERR_MGMNT 0x0007 /* [VIII] Error Management Extensions */
  183. /*
  184. * Physical 8/16 LP-LVDS
  185. * ID=0x0001, Generic End Point Devices
  186. * ID=0x0002, Generic End Point Devices, software assisted recovery option
  187. * ID=0x0003, Generic End Point Free Devices
  188. *
  189. * Physical LP-Serial
  190. * ID=0x0004, Generic End Point Devices
  191. * ID=0x0005, Generic End Point Devices, software assisted recovery option
  192. * ID=0x0006, Generic End Point Free Devices
  193. */
  194. #define RIO_PORT_MNT_HEADER 0x0000
  195. #define RIO_PORT_REQ_CTL_CSR 0x0020
  196. #define RIO_PORT_RSP_CTL_CSR 0x0024 /* 0x0001/0x0002 */
  197. #define RIO_PORT_LINKTO_CTL_CSR 0x0020 /* Serial */
  198. #define RIO_PORT_RSPTO_CTL_CSR 0x0024 /* Serial */
  199. #define RIO_PORT_GEN_CTL_CSR 0x003c
  200. #define RIO_PORT_GEN_HOST 0x80000000
  201. #define RIO_PORT_GEN_MASTER 0x40000000
  202. #define RIO_PORT_GEN_DISCOVERED 0x20000000
  203. #define RIO_PORT_N_MNT_REQ_CSR(x) (0x0040 + x*0x20) /* 0x0002 */
  204. #define RIO_MNT_REQ_CMD_RD 0x03 /* Reset-device command */
  205. #define RIO_MNT_REQ_CMD_IS 0x04 /* Input-status command */
  206. #define RIO_PORT_N_MNT_RSP_CSR(x) (0x0044 + x*0x20) /* 0x0002 */
  207. #define RIO_PORT_N_MNT_RSP_RVAL 0x80000000 /* Response Valid */
  208. #define RIO_PORT_N_MNT_RSP_ASTAT 0x000007e0 /* ackID Status */
  209. #define RIO_PORT_N_MNT_RSP_LSTAT 0x0000001f /* Link Status */
  210. #define RIO_PORT_N_ACK_STS_CSR(x) (0x0048 + x*0x20) /* 0x0002 */
  211. #define RIO_PORT_N_ACK_CLEAR 0x80000000
  212. #define RIO_PORT_N_ACK_INBOUND 0x3f000000
  213. #define RIO_PORT_N_ACK_OUTSTAND 0x00003f00
  214. #define RIO_PORT_N_ACK_OUTBOUND 0x0000003f
  215. #define RIO_PORT_N_ERR_STS_CSR(x) (0x0058 + x*0x20)
  216. #define RIO_PORT_N_ERR_STS_PW_OUT_ES 0x00010000 /* Output Error-stopped */
  217. #define RIO_PORT_N_ERR_STS_PW_INP_ES 0x00000100 /* Input Error-stopped */
  218. #define RIO_PORT_N_ERR_STS_PW_PEND 0x00000010 /* Port-Write Pending */
  219. #define RIO_PORT_N_ERR_STS_PORT_ERR 0x00000004
  220. #define RIO_PORT_N_ERR_STS_PORT_OK 0x00000002
  221. #define RIO_PORT_N_ERR_STS_PORT_UNINIT 0x00000001
  222. #define RIO_PORT_N_CTL_CSR(x) (0x005c + x*0x20)
  223. #define RIO_PORT_N_CTL_PWIDTH 0xc0000000
  224. #define RIO_PORT_N_CTL_PWIDTH_1 0x00000000
  225. #define RIO_PORT_N_CTL_PWIDTH_4 0x40000000
  226. #define RIO_PORT_N_CTL_P_TYP_SER 0x00000001
  227. #define RIO_PORT_N_CTL_LOCKOUT 0x00000002
  228. #define RIO_PORT_N_CTL_EN_RX_SER 0x00200000
  229. #define RIO_PORT_N_CTL_EN_TX_SER 0x00400000
  230. #define RIO_PORT_N_CTL_EN_RX_PAR 0x08000000
  231. #define RIO_PORT_N_CTL_EN_TX_PAR 0x40000000
  232. /*
  233. * Error Management Extensions (RapidIO 1.3+, Part 8)
  234. *
  235. * Extended Features Block ID=0x0007
  236. */
  237. /* General EM Registers (Common for all Ports) */
  238. #define RIO_EM_EFB_HEADER 0x000 /* Error Management Extensions Block Header */
  239. #define RIO_EM_LTL_ERR_DETECT 0x008 /* Logical/Transport Layer Error Detect CSR */
  240. #define RIO_EM_LTL_ERR_EN 0x00c /* Logical/Transport Layer Error Enable CSR */
  241. #define REM_LTL_ERR_ILLTRAN 0x08000000 /* Illegal Transaction decode */
  242. #define REM_LTL_ERR_UNSOLR 0x00800000 /* Unsolicited Response */
  243. #define REM_LTL_ERR_UNSUPTR 0x00400000 /* Unsupported Transaction */
  244. #define REM_LTL_ERR_IMPSPEC 0x000000ff /* Implementation Specific */
  245. #define RIO_EM_LTL_HIADDR_CAP 0x010 /* Logical/Transport Layer High Address Capture CSR */
  246. #define RIO_EM_LTL_ADDR_CAP 0x014 /* Logical/Transport Layer Address Capture CSR */
  247. #define RIO_EM_LTL_DEVID_CAP 0x018 /* Logical/Transport Layer Device ID Capture CSR */
  248. #define RIO_EM_LTL_CTRL_CAP 0x01c /* Logical/Transport Layer Control Capture CSR */
  249. #define RIO_EM_PW_TGT_DEVID 0x028 /* Port-write Target deviceID CSR */
  250. #define RIO_EM_PKT_TTL 0x02c /* Packet Time-to-live CSR */
  251. /* Per-Port EM Registers */
  252. #define RIO_EM_PN_ERR_DETECT(x) (0x040 + x*0x40) /* Port N Error Detect CSR */
  253. #define REM_PED_IMPL_SPEC 0x80000000
  254. #define REM_PED_LINK_TO 0x00000001
  255. #define RIO_EM_PN_ERRRATE_EN(x) (0x044 + x*0x40) /* Port N Error Rate Enable CSR */
  256. #define RIO_EM_PN_ATTRIB_CAP(x) (0x048 + x*0x40) /* Port N Attributes Capture CSR */
  257. #define RIO_EM_PN_PKT_CAP_0(x) (0x04c + x*0x40) /* Port N Packet/Control Symbol Capture 0 CSR */
  258. #define RIO_EM_PN_PKT_CAP_1(x) (0x050 + x*0x40) /* Port N Packet Capture 1 CSR */
  259. #define RIO_EM_PN_PKT_CAP_2(x) (0x054 + x*0x40) /* Port N Packet Capture 2 CSR */
  260. #define RIO_EM_PN_PKT_CAP_3(x) (0x058 + x*0x40) /* Port N Packet Capture 3 CSR */
  261. #define RIO_EM_PN_ERRRATE(x) (0x068 + x*0x40) /* Port N Error Rate CSR */
  262. #define RIO_EM_PN_ERRRATE_TR(x) (0x06c + x*0x40) /* Port N Error Rate Threshold CSR */
  263. #endif /* LINUX_RIO_REGS_H */