ehci_def.h 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195
  1. /*
  2. * Copyright (c) 2001-2002 by David Brownell
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the
  6. * Free Software Foundation; either version 2 of the License, or (at your
  7. * option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but
  10. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software Foundation,
  16. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. */
  18. #ifndef __LINUX_USB_EHCI_DEF_H
  19. #define __LINUX_USB_EHCI_DEF_H
  20. #include <linux/usb/ehci-dbgp.h>
  21. /* EHCI register interface, corresponds to EHCI Revision 0.95 specification */
  22. /* Section 2.2 Host Controller Capability Registers */
  23. struct ehci_caps {
  24. /* these fields are specified as 8 and 16 bit registers,
  25. * but some hosts can't perform 8 or 16 bit PCI accesses.
  26. * some hosts treat caplength and hciversion as parts of a 32-bit
  27. * register, others treat them as two separate registers, this
  28. * affects the memory map for big endian controllers.
  29. */
  30. u32 hc_capbase;
  31. #define HC_LENGTH(ehci, p) (0x00ff&((p) >> /* bits 7:0 / offset 00h */ \
  32. (ehci_big_endian_capbase(ehci) ? 24 : 0)))
  33. #define HC_VERSION(ehci, p) (0xffff&((p) >> /* bits 31:16 / offset 02h */ \
  34. (ehci_big_endian_capbase(ehci) ? 0 : 16)))
  35. u32 hcs_params; /* HCSPARAMS - offset 0x4 */
  36. #define HCS_DEBUG_PORT(p) (((p)>>20)&0xf) /* bits 23:20, debug port? */
  37. #define HCS_INDICATOR(p) ((p)&(1 << 16)) /* true: has port indicators */
  38. #define HCS_N_CC(p) (((p)>>12)&0xf) /* bits 15:12, #companion HCs */
  39. #define HCS_N_PCC(p) (((p)>>8)&0xf) /* bits 11:8, ports per CC */
  40. #define HCS_PORTROUTED(p) ((p)&(1 << 7)) /* true: port routing */
  41. #define HCS_PPC(p) ((p)&(1 << 4)) /* true: port power control */
  42. #define HCS_N_PORTS(p) (((p)>>0)&0xf) /* bits 3:0, ports on HC */
  43. u32 hcc_params; /* HCCPARAMS - offset 0x8 */
  44. /* EHCI 1.1 addendum */
  45. #define HCC_32FRAME_PERIODIC_LIST(p) ((p)&(1 << 19))
  46. #define HCC_PER_PORT_CHANGE_EVENT(p) ((p)&(1 << 18))
  47. #define HCC_LPM(p) ((p)&(1 << 17))
  48. #define HCC_HW_PREFETCH(p) ((p)&(1 << 16))
  49. #define HCC_EXT_CAPS(p) (((p)>>8)&0xff) /* for pci extended caps */
  50. #define HCC_ISOC_CACHE(p) ((p)&(1 << 7)) /* true: can cache isoc frame */
  51. #define HCC_ISOC_THRES(p) (((p)>>4)&0x7) /* bits 6:4, uframes cached */
  52. #define HCC_CANPARK(p) ((p)&(1 << 2)) /* true: can park on async qh */
  53. #define HCC_PGM_FRAMELISTLEN(p) ((p)&(1 << 1)) /* true: periodic_size changes*/
  54. #define HCC_64BIT_ADDR(p) ((p)&(1)) /* true: can use 64-bit addr */
  55. u8 portroute[8]; /* nibbles for routing - offset 0xC */
  56. };
  57. /* Section 2.3 Host Controller Operational Registers */
  58. struct ehci_regs {
  59. /* USBCMD: offset 0x00 */
  60. u32 command;
  61. /* EHCI 1.1 addendum */
  62. #define CMD_HIRD (0xf<<24) /* host initiated resume duration */
  63. #define CMD_PPCEE (1<<15) /* per port change event enable */
  64. #define CMD_FSP (1<<14) /* fully synchronized prefetch */
  65. #define CMD_ASPE (1<<13) /* async schedule prefetch enable */
  66. #define CMD_PSPE (1<<12) /* periodic schedule prefetch enable */
  67. /* 23:16 is r/w intr rate, in microframes; default "8" == 1/msec */
  68. #define CMD_PARK (1<<11) /* enable "park" on async qh */
  69. #define CMD_PARK_CNT(c) (((c)>>8)&3) /* how many transfers to park for */
  70. #define CMD_LRESET (1<<7) /* partial reset (no ports, etc) */
  71. #define CMD_IAAD (1<<6) /* "doorbell" interrupt async advance */
  72. #define CMD_ASE (1<<5) /* async schedule enable */
  73. #define CMD_PSE (1<<4) /* periodic schedule enable */
  74. /* 3:2 is periodic frame list size */
  75. #define CMD_RESET (1<<1) /* reset HC not bus */
  76. #define CMD_RUN (1<<0) /* start/stop HC */
  77. /* USBSTS: offset 0x04 */
  78. u32 status;
  79. #define STS_PPCE_MASK (0xff<<16) /* Per-Port change event 1-16 */
  80. #define STS_ASS (1<<15) /* Async Schedule Status */
  81. #define STS_PSS (1<<14) /* Periodic Schedule Status */
  82. #define STS_RECL (1<<13) /* Reclamation */
  83. #define STS_HALT (1<<12) /* Not running (any reason) */
  84. /* some bits reserved */
  85. /* these STS_* flags are also intr_enable bits (USBINTR) */
  86. #define STS_IAA (1<<5) /* Interrupted on async advance */
  87. #define STS_FATAL (1<<4) /* such as some PCI access errors */
  88. #define STS_FLR (1<<3) /* frame list rolled over */
  89. #define STS_PCD (1<<2) /* port change detect */
  90. #define STS_ERR (1<<1) /* "error" completion (overflow, ...) */
  91. #define STS_INT (1<<0) /* "normal" completion (short, ...) */
  92. /* USBINTR: offset 0x08 */
  93. u32 intr_enable;
  94. /* FRINDEX: offset 0x0C */
  95. u32 frame_index; /* current microframe number */
  96. /* CTRLDSSEGMENT: offset 0x10 */
  97. u32 segment; /* address bits 63:32 if needed */
  98. /* PERIODICLISTBASE: offset 0x14 */
  99. u32 frame_list; /* points to periodic list */
  100. /* ASYNCLISTADDR: offset 0x18 */
  101. u32 async_next; /* address of next async queue head */
  102. u32 reserved1[2];
  103. /* TXFILLTUNING: offset 0x24 */
  104. u32 txfill_tuning; /* TX FIFO Tuning register */
  105. #define TXFIFO_DEFAULT (8<<16) /* FIFO burst threshold 8 */
  106. u32 reserved2[6];
  107. /* CONFIGFLAG: offset 0x40 */
  108. u32 configured_flag;
  109. #define FLAG_CF (1<<0) /* true: we'll support "high speed" */
  110. /* PORTSC: offset 0x44 */
  111. u32 port_status[0]; /* up to N_PORTS */
  112. /* EHCI 1.1 addendum */
  113. #define PORTSC_SUSPEND_STS_ACK 0
  114. #define PORTSC_SUSPEND_STS_NYET 1
  115. #define PORTSC_SUSPEND_STS_STALL 2
  116. #define PORTSC_SUSPEND_STS_ERR 3
  117. #define PORT_DEV_ADDR (0x7f<<25) /* device address */
  118. #define PORT_SSTS (0x3<<23) /* suspend status */
  119. /* 31:23 reserved */
  120. #define PORT_WKOC_E (1<<22) /* wake on overcurrent (enable) */
  121. #define PORT_WKDISC_E (1<<21) /* wake on disconnect (enable) */
  122. #define PORT_WKCONN_E (1<<20) /* wake on connect (enable) */
  123. /* 19:16 for port testing */
  124. #define PORT_TEST(x) (((x)&0xf)<<16) /* Port Test Control */
  125. #define PORT_TEST_PKT PORT_TEST(0x4) /* Port Test Control - packet test */
  126. #define PORT_TEST_FORCE PORT_TEST(0x5) /* Port Test Control - force enable */
  127. #define PORT_LED_OFF (0<<14)
  128. #define PORT_LED_AMBER (1<<14)
  129. #define PORT_LED_GREEN (2<<14)
  130. #define PORT_LED_MASK (3<<14)
  131. #define PORT_OWNER (1<<13) /* true: companion hc owns this port */
  132. #define PORT_POWER (1<<12) /* true: has power (see PPC) */
  133. #define PORT_USB11(x) (((x)&(3<<10)) == (1<<10)) /* USB 1.1 device */
  134. /* 11:10 for detecting lowspeed devices (reset vs release ownership) */
  135. /* 9 reserved */
  136. #define PORT_LPM (1<<9) /* LPM transaction */
  137. #define PORT_RESET (1<<8) /* reset port */
  138. #define PORT_SUSPEND (1<<7) /* suspend port */
  139. #define PORT_RESUME (1<<6) /* resume it */
  140. #define PORT_OCC (1<<5) /* over current change */
  141. #define PORT_OC (1<<4) /* over current active */
  142. #define PORT_PEC (1<<3) /* port enable change */
  143. #define PORT_PE (1<<2) /* port enable */
  144. #define PORT_CSC (1<<1) /* connect status change */
  145. #define PORT_CONNECT (1<<0) /* device connected */
  146. #define PORT_RWC_BITS (PORT_CSC | PORT_PEC | PORT_OCC)
  147. u32 reserved3[9];
  148. /* USBMODE: offset 0x68 */
  149. u32 usbmode; /* USB Device mode */
  150. #define USBMODE_SDIS (1<<3) /* Stream disable */
  151. #define USBMODE_BE (1<<2) /* BE/LE endianness select */
  152. #define USBMODE_CM_HC (3<<0) /* host controller mode */
  153. #define USBMODE_CM_IDLE (0<<0) /* idle state */
  154. u32 reserved4[6];
  155. /* Moorestown has some non-standard registers, partially due to the fact that
  156. * its EHCI controller has both TT and LPM support. HOSTPCx are extensions to
  157. * PORTSCx
  158. */
  159. /* HOSTPC: offset 0x84 */
  160. u32 hostpc[0]; /* HOSTPC extension */
  161. #define HOSTPC_PHCD (1<<22) /* Phy clock disable */
  162. #define HOSTPC_PSPD (3<<25) /* Port speed detection */
  163. u32 reserved5[17];
  164. /* USBMODE_EX: offset 0xc8 */
  165. u32 usbmode_ex; /* USB Device mode extension */
  166. #define USBMODE_EX_VBPS (1<<5) /* VBus Power Select On */
  167. #define USBMODE_EX_HC (3<<0) /* host controller mode */
  168. };
  169. #endif /* __LINUX_USB_EHCI_DEF_H */