ep93xx-i2s.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464
  1. /*
  2. * linux/sound/soc/ep93xx-i2s.c
  3. * EP93xx I2S driver
  4. *
  5. * Copyright (C) 2010 Ryan Mallon
  6. *
  7. * Based on the original driver by:
  8. * Copyright (C) 2007 Chase Douglas <chasedouglas@gmail>
  9. * Copyright (C) 2006 Lennert Buytenhek <buytenh@wantstofly.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. *
  15. */
  16. #include <linux/module.h>
  17. #include <linux/init.h>
  18. #include <linux/slab.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <sound/core.h>
  22. #include <sound/dmaengine_pcm.h>
  23. #include <sound/pcm.h>
  24. #include <sound/pcm_params.h>
  25. #include <sound/initval.h>
  26. #include <sound/soc.h>
  27. #include <mach/hardware.h>
  28. #include <mach/ep93xx-regs.h>
  29. #include <linux/platform_data/dma-ep93xx.h>
  30. #include "ep93xx-pcm.h"
  31. #define EP93XX_I2S_TXCLKCFG 0x00
  32. #define EP93XX_I2S_RXCLKCFG 0x04
  33. #define EP93XX_I2S_GLCTRL 0x0C
  34. #define EP93XX_I2S_TXLINCTRLDATA 0x28
  35. #define EP93XX_I2S_TXCTRL 0x2C
  36. #define EP93XX_I2S_TXWRDLEN 0x30
  37. #define EP93XX_I2S_TX0EN 0x34
  38. #define EP93XX_I2S_RXLINCTRLDATA 0x58
  39. #define EP93XX_I2S_RXCTRL 0x5C
  40. #define EP93XX_I2S_RXWRDLEN 0x60
  41. #define EP93XX_I2S_RX0EN 0x64
  42. #define EP93XX_I2S_WRDLEN_16 (0 << 0)
  43. #define EP93XX_I2S_WRDLEN_24 (1 << 0)
  44. #define EP93XX_I2S_WRDLEN_32 (2 << 0)
  45. #define EP93XX_I2S_RXLINCTRLDATA_R_JUST BIT(1) /* Right justify */
  46. #define EP93XX_I2S_TXLINCTRLDATA_R_JUST BIT(2) /* Right justify */
  47. #define EP93XX_I2S_CLKCFG_LRS (1 << 0) /* lrclk polarity */
  48. #define EP93XX_I2S_CLKCFG_CKP (1 << 1) /* Bit clock polarity */
  49. #define EP93XX_I2S_CLKCFG_REL (1 << 2) /* First bit transition */
  50. #define EP93XX_I2S_CLKCFG_MASTER (1 << 3) /* Master mode */
  51. #define EP93XX_I2S_CLKCFG_NBCG (1 << 4) /* Not bit clock gating */
  52. struct ep93xx_i2s_info {
  53. struct clk *mclk;
  54. struct clk *sclk;
  55. struct clk *lrclk;
  56. void __iomem *regs;
  57. struct snd_dmaengine_dai_dma_data dma_params_rx;
  58. struct snd_dmaengine_dai_dma_data dma_params_tx;
  59. };
  60. static struct ep93xx_dma_data ep93xx_i2s_dma_data[] = {
  61. [SNDRV_PCM_STREAM_PLAYBACK] = {
  62. .name = "i2s-pcm-out",
  63. .port = EP93XX_DMA_I2S1,
  64. .direction = DMA_MEM_TO_DEV,
  65. },
  66. [SNDRV_PCM_STREAM_CAPTURE] = {
  67. .name = "i2s-pcm-in",
  68. .port = EP93XX_DMA_I2S1,
  69. .direction = DMA_DEV_TO_MEM,
  70. },
  71. };
  72. static inline void ep93xx_i2s_write_reg(struct ep93xx_i2s_info *info,
  73. unsigned reg, unsigned val)
  74. {
  75. __raw_writel(val, info->regs + reg);
  76. }
  77. static inline unsigned ep93xx_i2s_read_reg(struct ep93xx_i2s_info *info,
  78. unsigned reg)
  79. {
  80. return __raw_readl(info->regs + reg);
  81. }
  82. static void ep93xx_i2s_enable(struct ep93xx_i2s_info *info, int stream)
  83. {
  84. unsigned base_reg;
  85. int i;
  86. if ((ep93xx_i2s_read_reg(info, EP93XX_I2S_TX0EN) & 0x1) == 0 &&
  87. (ep93xx_i2s_read_reg(info, EP93XX_I2S_RX0EN) & 0x1) == 0) {
  88. /* Enable clocks */
  89. clk_enable(info->mclk);
  90. clk_enable(info->sclk);
  91. clk_enable(info->lrclk);
  92. /* Enable i2s */
  93. ep93xx_i2s_write_reg(info, EP93XX_I2S_GLCTRL, 1);
  94. }
  95. /* Enable fifos */
  96. if (stream == SNDRV_PCM_STREAM_PLAYBACK)
  97. base_reg = EP93XX_I2S_TX0EN;
  98. else
  99. base_reg = EP93XX_I2S_RX0EN;
  100. for (i = 0; i < 3; i++)
  101. ep93xx_i2s_write_reg(info, base_reg + (i * 4), 1);
  102. }
  103. static void ep93xx_i2s_disable(struct ep93xx_i2s_info *info, int stream)
  104. {
  105. unsigned base_reg;
  106. int i;
  107. /* Disable fifos */
  108. if (stream == SNDRV_PCM_STREAM_PLAYBACK)
  109. base_reg = EP93XX_I2S_TX0EN;
  110. else
  111. base_reg = EP93XX_I2S_RX0EN;
  112. for (i = 0; i < 3; i++)
  113. ep93xx_i2s_write_reg(info, base_reg + (i * 4), 0);
  114. if ((ep93xx_i2s_read_reg(info, EP93XX_I2S_TX0EN) & 0x1) == 0 &&
  115. (ep93xx_i2s_read_reg(info, EP93XX_I2S_RX0EN) & 0x1) == 0) {
  116. /* Disable i2s */
  117. ep93xx_i2s_write_reg(info, EP93XX_I2S_GLCTRL, 0);
  118. /* Disable clocks */
  119. clk_disable(info->lrclk);
  120. clk_disable(info->sclk);
  121. clk_disable(info->mclk);
  122. }
  123. }
  124. static int ep93xx_i2s_dai_probe(struct snd_soc_dai *dai)
  125. {
  126. struct ep93xx_i2s_info *info = snd_soc_dai_get_drvdata(dai);
  127. info->dma_params_tx.filter_data =
  128. &ep93xx_i2s_dma_data[SNDRV_PCM_STREAM_PLAYBACK];
  129. info->dma_params_rx.filter_data =
  130. &ep93xx_i2s_dma_data[SNDRV_PCM_STREAM_CAPTURE];
  131. dai->playback_dma_data = &info->dma_params_tx;
  132. dai->capture_dma_data = &info->dma_params_rx;
  133. return 0;
  134. }
  135. static void ep93xx_i2s_shutdown(struct snd_pcm_substream *substream,
  136. struct snd_soc_dai *dai)
  137. {
  138. struct ep93xx_i2s_info *info = snd_soc_dai_get_drvdata(dai);
  139. ep93xx_i2s_disable(info, substream->stream);
  140. }
  141. static int ep93xx_i2s_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  142. unsigned int fmt)
  143. {
  144. struct ep93xx_i2s_info *info = snd_soc_dai_get_drvdata(cpu_dai);
  145. unsigned int clk_cfg;
  146. unsigned int txlin_ctrl = 0;
  147. unsigned int rxlin_ctrl = 0;
  148. clk_cfg = ep93xx_i2s_read_reg(info, EP93XX_I2S_RXCLKCFG);
  149. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  150. case SND_SOC_DAIFMT_I2S:
  151. clk_cfg |= EP93XX_I2S_CLKCFG_REL;
  152. break;
  153. case SND_SOC_DAIFMT_LEFT_J:
  154. clk_cfg &= ~EP93XX_I2S_CLKCFG_REL;
  155. break;
  156. case SND_SOC_DAIFMT_RIGHT_J:
  157. clk_cfg &= ~EP93XX_I2S_CLKCFG_REL;
  158. rxlin_ctrl |= EP93XX_I2S_RXLINCTRLDATA_R_JUST;
  159. txlin_ctrl |= EP93XX_I2S_TXLINCTRLDATA_R_JUST;
  160. break;
  161. default:
  162. return -EINVAL;
  163. }
  164. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  165. case SND_SOC_DAIFMT_CBS_CFS:
  166. /* CPU is master */
  167. clk_cfg |= EP93XX_I2S_CLKCFG_MASTER;
  168. break;
  169. case SND_SOC_DAIFMT_CBM_CFM:
  170. /* Codec is master */
  171. clk_cfg &= ~EP93XX_I2S_CLKCFG_MASTER;
  172. break;
  173. default:
  174. return -EINVAL;
  175. }
  176. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  177. case SND_SOC_DAIFMT_NB_NF:
  178. /* Negative bit clock, lrclk low on left word */
  179. clk_cfg &= ~(EP93XX_I2S_CLKCFG_CKP | EP93XX_I2S_CLKCFG_LRS);
  180. break;
  181. case SND_SOC_DAIFMT_NB_IF:
  182. /* Negative bit clock, lrclk low on right word */
  183. clk_cfg &= ~EP93XX_I2S_CLKCFG_CKP;
  184. clk_cfg |= EP93XX_I2S_CLKCFG_LRS;
  185. break;
  186. case SND_SOC_DAIFMT_IB_NF:
  187. /* Positive bit clock, lrclk low on left word */
  188. clk_cfg |= EP93XX_I2S_CLKCFG_CKP;
  189. clk_cfg &= ~EP93XX_I2S_CLKCFG_LRS;
  190. break;
  191. case SND_SOC_DAIFMT_IB_IF:
  192. /* Positive bit clock, lrclk low on right word */
  193. clk_cfg |= EP93XX_I2S_CLKCFG_CKP | EP93XX_I2S_CLKCFG_LRS;
  194. break;
  195. }
  196. /* Write new register values */
  197. ep93xx_i2s_write_reg(info, EP93XX_I2S_RXCLKCFG, clk_cfg);
  198. ep93xx_i2s_write_reg(info, EP93XX_I2S_TXCLKCFG, clk_cfg);
  199. ep93xx_i2s_write_reg(info, EP93XX_I2S_RXLINCTRLDATA, rxlin_ctrl);
  200. ep93xx_i2s_write_reg(info, EP93XX_I2S_TXLINCTRLDATA, txlin_ctrl);
  201. return 0;
  202. }
  203. static int ep93xx_i2s_hw_params(struct snd_pcm_substream *substream,
  204. struct snd_pcm_hw_params *params,
  205. struct snd_soc_dai *dai)
  206. {
  207. struct ep93xx_i2s_info *info = snd_soc_dai_get_drvdata(dai);
  208. unsigned word_len, div, sdiv, lrdiv;
  209. int err;
  210. switch (params_format(params)) {
  211. case SNDRV_PCM_FORMAT_S16_LE:
  212. word_len = EP93XX_I2S_WRDLEN_16;
  213. break;
  214. case SNDRV_PCM_FORMAT_S24_LE:
  215. word_len = EP93XX_I2S_WRDLEN_24;
  216. break;
  217. case SNDRV_PCM_FORMAT_S32_LE:
  218. word_len = EP93XX_I2S_WRDLEN_32;
  219. break;
  220. default:
  221. return -EINVAL;
  222. }
  223. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  224. ep93xx_i2s_write_reg(info, EP93XX_I2S_TXWRDLEN, word_len);
  225. else
  226. ep93xx_i2s_write_reg(info, EP93XX_I2S_RXWRDLEN, word_len);
  227. /*
  228. * EP93xx I2S module can be setup so SCLK / LRCLK value can be
  229. * 32, 64, 128. MCLK / SCLK value can be 2 and 4.
  230. * We set LRCLK equal to `rate' and minimum SCLK / LRCLK
  231. * value is 64, because our sample size is 32 bit * 2 channels.
  232. * I2S standard permits us to transmit more bits than
  233. * the codec uses.
  234. */
  235. div = clk_get_rate(info->mclk) / params_rate(params);
  236. sdiv = 4;
  237. if (div > (256 + 512) / 2) {
  238. lrdiv = 128;
  239. } else {
  240. lrdiv = 64;
  241. if (div < (128 + 256) / 2)
  242. sdiv = 2;
  243. }
  244. err = clk_set_rate(info->sclk, clk_get_rate(info->mclk) / sdiv);
  245. if (err)
  246. return err;
  247. err = clk_set_rate(info->lrclk, clk_get_rate(info->sclk) / lrdiv);
  248. if (err)
  249. return err;
  250. ep93xx_i2s_enable(info, substream->stream);
  251. return 0;
  252. }
  253. static int ep93xx_i2s_set_sysclk(struct snd_soc_dai *cpu_dai, int clk_id,
  254. unsigned int freq, int dir)
  255. {
  256. struct ep93xx_i2s_info *info = snd_soc_dai_get_drvdata(cpu_dai);
  257. if (dir == SND_SOC_CLOCK_IN || clk_id != 0)
  258. return -EINVAL;
  259. return clk_set_rate(info->mclk, freq);
  260. }
  261. #ifdef CONFIG_PM
  262. static int ep93xx_i2s_suspend(struct snd_soc_dai *dai)
  263. {
  264. struct ep93xx_i2s_info *info = snd_soc_dai_get_drvdata(dai);
  265. if (!dai->active)
  266. return 0;
  267. ep93xx_i2s_disable(info, SNDRV_PCM_STREAM_PLAYBACK);
  268. ep93xx_i2s_disable(info, SNDRV_PCM_STREAM_CAPTURE);
  269. return 0;
  270. }
  271. static int ep93xx_i2s_resume(struct snd_soc_dai *dai)
  272. {
  273. struct ep93xx_i2s_info *info = snd_soc_dai_get_drvdata(dai);
  274. if (!dai->active)
  275. return 0;
  276. ep93xx_i2s_enable(info, SNDRV_PCM_STREAM_PLAYBACK);
  277. ep93xx_i2s_enable(info, SNDRV_PCM_STREAM_CAPTURE);
  278. return 0;
  279. }
  280. #else
  281. #define ep93xx_i2s_suspend NULL
  282. #define ep93xx_i2s_resume NULL
  283. #endif
  284. static const struct snd_soc_dai_ops ep93xx_i2s_dai_ops = {
  285. .shutdown = ep93xx_i2s_shutdown,
  286. .hw_params = ep93xx_i2s_hw_params,
  287. .set_sysclk = ep93xx_i2s_set_sysclk,
  288. .set_fmt = ep93xx_i2s_set_dai_fmt,
  289. };
  290. #define EP93XX_I2S_FORMATS (SNDRV_PCM_FMTBIT_S32_LE)
  291. static struct snd_soc_dai_driver ep93xx_i2s_dai = {
  292. .symmetric_rates= 1,
  293. .probe = ep93xx_i2s_dai_probe,
  294. .suspend = ep93xx_i2s_suspend,
  295. .resume = ep93xx_i2s_resume,
  296. .playback = {
  297. .channels_min = 2,
  298. .channels_max = 2,
  299. .rates = SNDRV_PCM_RATE_8000_192000,
  300. .formats = EP93XX_I2S_FORMATS,
  301. },
  302. .capture = {
  303. .channels_min = 2,
  304. .channels_max = 2,
  305. .rates = SNDRV_PCM_RATE_8000_192000,
  306. .formats = EP93XX_I2S_FORMATS,
  307. },
  308. .ops = &ep93xx_i2s_dai_ops,
  309. };
  310. static const struct snd_soc_component_driver ep93xx_i2s_component = {
  311. .name = "ep93xx-i2s",
  312. };
  313. static int ep93xx_i2s_probe(struct platform_device *pdev)
  314. {
  315. struct ep93xx_i2s_info *info;
  316. struct resource *res;
  317. int err;
  318. info = devm_kzalloc(&pdev->dev, sizeof(*info), GFP_KERNEL);
  319. if (!info)
  320. return -ENOMEM;
  321. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  322. info->regs = devm_ioremap_resource(&pdev->dev, res);
  323. if (IS_ERR(info->regs))
  324. return PTR_ERR(info->regs);
  325. info->mclk = clk_get(&pdev->dev, "mclk");
  326. if (IS_ERR(info->mclk)) {
  327. err = PTR_ERR(info->mclk);
  328. goto fail;
  329. }
  330. info->sclk = clk_get(&pdev->dev, "sclk");
  331. if (IS_ERR(info->sclk)) {
  332. err = PTR_ERR(info->sclk);
  333. goto fail_put_mclk;
  334. }
  335. info->lrclk = clk_get(&pdev->dev, "lrclk");
  336. if (IS_ERR(info->lrclk)) {
  337. err = PTR_ERR(info->lrclk);
  338. goto fail_put_sclk;
  339. }
  340. dev_set_drvdata(&pdev->dev, info);
  341. err = snd_soc_register_component(&pdev->dev, &ep93xx_i2s_component,
  342. &ep93xx_i2s_dai, 1);
  343. if (err)
  344. goto fail_put_lrclk;
  345. err = devm_ep93xx_pcm_platform_register(&pdev->dev);
  346. if (err)
  347. goto fail_unregister;
  348. return 0;
  349. fail_unregister:
  350. snd_soc_unregister_component(&pdev->dev);
  351. fail_put_lrclk:
  352. clk_put(info->lrclk);
  353. fail_put_sclk:
  354. clk_put(info->sclk);
  355. fail_put_mclk:
  356. clk_put(info->mclk);
  357. fail:
  358. return err;
  359. }
  360. static int ep93xx_i2s_remove(struct platform_device *pdev)
  361. {
  362. struct ep93xx_i2s_info *info = dev_get_drvdata(&pdev->dev);
  363. snd_soc_unregister_component(&pdev->dev);
  364. clk_put(info->lrclk);
  365. clk_put(info->sclk);
  366. clk_put(info->mclk);
  367. return 0;
  368. }
  369. static struct platform_driver ep93xx_i2s_driver = {
  370. .probe = ep93xx_i2s_probe,
  371. .remove = ep93xx_i2s_remove,
  372. .driver = {
  373. .name = "ep93xx-i2s",
  374. },
  375. };
  376. module_platform_driver(ep93xx_i2s_driver);
  377. MODULE_ALIAS("platform:ep93xx-i2s");
  378. MODULE_AUTHOR("Ryan Mallon");
  379. MODULE_DESCRIPTION("EP93XX I2S driver");
  380. MODULE_LICENSE("GPL");