skl-sst-dsp.h 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145
  1. /*
  2. * Skylake SST DSP Support
  3. *
  4. * Copyright (C) 2014-15, Intel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as version 2, as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. */
  15. #ifndef __SKL_SST_DSP_H__
  16. #define __SKL_SST_DSP_H__
  17. #include <linux/interrupt.h>
  18. #include <sound/memalloc.h>
  19. #include "skl-sst-cldma.h"
  20. struct sst_dsp;
  21. struct skl_sst;
  22. struct sst_dsp_device;
  23. /* Intel HD Audio General DSP Registers */
  24. #define SKL_ADSP_GEN_BASE 0x0
  25. #define SKL_ADSP_REG_ADSPCS (SKL_ADSP_GEN_BASE + 0x04)
  26. #define SKL_ADSP_REG_ADSPIC (SKL_ADSP_GEN_BASE + 0x08)
  27. #define SKL_ADSP_REG_ADSPIS (SKL_ADSP_GEN_BASE + 0x0C)
  28. #define SKL_ADSP_REG_ADSPIC2 (SKL_ADSP_GEN_BASE + 0x10)
  29. #define SKL_ADSP_REG_ADSPIS2 (SKL_ADSP_GEN_BASE + 0x14)
  30. /* Intel HD Audio Inter-Processor Communication Registers */
  31. #define SKL_ADSP_IPC_BASE 0x40
  32. #define SKL_ADSP_REG_HIPCT (SKL_ADSP_IPC_BASE + 0x00)
  33. #define SKL_ADSP_REG_HIPCTE (SKL_ADSP_IPC_BASE + 0x04)
  34. #define SKL_ADSP_REG_HIPCI (SKL_ADSP_IPC_BASE + 0x08)
  35. #define SKL_ADSP_REG_HIPCIE (SKL_ADSP_IPC_BASE + 0x0C)
  36. #define SKL_ADSP_REG_HIPCCTL (SKL_ADSP_IPC_BASE + 0x10)
  37. /* HIPCI */
  38. #define SKL_ADSP_REG_HIPCI_BUSY BIT(31)
  39. /* HIPCIE */
  40. #define SKL_ADSP_REG_HIPCIE_DONE BIT(30)
  41. /* HIPCCTL */
  42. #define SKL_ADSP_REG_HIPCCTL_DONE BIT(1)
  43. #define SKL_ADSP_REG_HIPCCTL_BUSY BIT(0)
  44. /* HIPCT */
  45. #define SKL_ADSP_REG_HIPCT_BUSY BIT(31)
  46. /* Intel HD Audio SRAM Window 1 */
  47. #define SKL_ADSP_SRAM1_BASE 0xA000
  48. #define SKL_ADSP_MMIO_LEN 0x10000
  49. #define SKL_ADSP_W0_STAT_SZ 0x800
  50. #define SKL_ADSP_W0_UP_SZ 0x800
  51. #define SKL_ADSP_W1_SZ 0x1000
  52. #define SKL_FW_STS_MASK 0xf
  53. #define SKL_FW_INIT 0x1
  54. #define SKL_FW_RFW_START 0xf
  55. #define SKL_ADSPIC_IPC 1
  56. #define SKL_ADSPIS_IPC 1
  57. /* ADSPCS - Audio DSP Control & Status */
  58. #define SKL_DSP_CORES 1
  59. #define SKL_DSP_CORE0_MASK 1
  60. #define SKL_DSP_CORES_MASK ((1 << SKL_DSP_CORES) - 1)
  61. /* Core Reset - asserted high */
  62. #define SKL_ADSPCS_CRST_SHIFT 0
  63. #define SKL_ADSPCS_CRST_MASK (SKL_DSP_CORES_MASK << SKL_ADSPCS_CRST_SHIFT)
  64. #define SKL_ADSPCS_CRST(x) ((x << SKL_ADSPCS_CRST_SHIFT) & SKL_ADSPCS_CRST_MASK)
  65. /* Core run/stall - when set to '1' core is stalled */
  66. #define SKL_ADSPCS_CSTALL_SHIFT 8
  67. #define SKL_ADSPCS_CSTALL_MASK (SKL_DSP_CORES_MASK << \
  68. SKL_ADSPCS_CSTALL_SHIFT)
  69. #define SKL_ADSPCS_CSTALL(x) ((x << SKL_ADSPCS_CSTALL_SHIFT) & \
  70. SKL_ADSPCS_CSTALL_MASK)
  71. /* Set Power Active - when set to '1' turn cores on */
  72. #define SKL_ADSPCS_SPA_SHIFT 16
  73. #define SKL_ADSPCS_SPA_MASK (SKL_DSP_CORES_MASK << SKL_ADSPCS_SPA_SHIFT)
  74. #define SKL_ADSPCS_SPA(x) ((x << SKL_ADSPCS_SPA_SHIFT) & SKL_ADSPCS_SPA_MASK)
  75. /* Current Power Active - power status of cores, set by hardware */
  76. #define SKL_ADSPCS_CPA_SHIFT 24
  77. #define SKL_ADSPCS_CPA_MASK (SKL_DSP_CORES_MASK << SKL_ADSPCS_CPA_SHIFT)
  78. #define SKL_ADSPCS_CPA(x) ((x << SKL_ADSPCS_CPA_SHIFT) & SKL_ADSPCS_CPA_MASK)
  79. #define SST_DSP_POWER_D0 0x0 /* full On */
  80. #define SST_DSP_POWER_D3 0x3 /* Off */
  81. enum skl_dsp_states {
  82. SKL_DSP_RUNNING = 1,
  83. SKL_DSP_RESET,
  84. };
  85. struct skl_dsp_fw_ops {
  86. int (*load_fw)(struct sst_dsp *ctx);
  87. /* FW module parser/loader */
  88. int (*parse_fw)(struct sst_dsp *ctx);
  89. int (*set_state_D0)(struct sst_dsp *ctx);
  90. int (*set_state_D3)(struct sst_dsp *ctx);
  91. unsigned int (*get_fw_errcode)(struct sst_dsp *ctx);
  92. };
  93. struct skl_dsp_loader_ops {
  94. int (*alloc_dma_buf)(struct device *dev,
  95. struct snd_dma_buffer *dmab, size_t size);
  96. int (*free_dma_buf)(struct device *dev,
  97. struct snd_dma_buffer *dmab);
  98. };
  99. void skl_cldma_process_intr(struct sst_dsp *ctx);
  100. void skl_cldma_int_disable(struct sst_dsp *ctx);
  101. int skl_cldma_prepare(struct sst_dsp *ctx);
  102. void skl_dsp_set_state_locked(struct sst_dsp *ctx, int state);
  103. struct sst_dsp *skl_dsp_ctx_init(struct device *dev,
  104. struct sst_dsp_device *sst_dev, int irq);
  105. int skl_dsp_disable_core(struct sst_dsp *ctx);
  106. bool is_skl_dsp_running(struct sst_dsp *ctx);
  107. irqreturn_t skl_dsp_sst_interrupt(int irq, void *dev_id);
  108. int skl_dsp_wake(struct sst_dsp *ctx);
  109. int skl_dsp_sleep(struct sst_dsp *ctx);
  110. void skl_dsp_free(struct sst_dsp *dsp);
  111. int skl_dsp_boot(struct sst_dsp *ctx);
  112. int skl_sst_dsp_init(struct device *dev, void __iomem *mmio_base, int irq,
  113. struct skl_dsp_loader_ops dsp_ops, struct skl_sst **dsp);
  114. void skl_sst_dsp_cleanup(struct device *dev, struct skl_sst *ctx);
  115. #endif /*__SKL_SST_DSP_H__*/