skl-tplg-interface.h 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171
  1. /*
  2. * skl-tplg-interface.h - Intel DSP FW private data interface
  3. *
  4. * Copyright (C) 2015 Intel Corp
  5. * Author: Jeeja KP <jeeja.kp@intel.com>
  6. * Nilofer, Samreen <samreen.nilofer@intel.com>
  7. * ~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as version 2, as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. */
  18. #ifndef __HDA_TPLG_INTERFACE_H__
  19. #define __HDA_TPLG_INTERFACE_H__
  20. /*
  21. * Default types range from 0~12. type can range from 0 to 0xff
  22. * SST types start at higher to avoid any overlapping in future
  23. */
  24. #define SOC_CONTROL_TYPE_HDA_SST_ALGO_PARAMS 0x100
  25. #define SOC_CONTROL_TYPE_HDA_SST_MUX 0x101
  26. #define SOC_CONTROL_TYPE_HDA_SST_MIX 0x101
  27. #define SOC_CONTROL_TYPE_HDA_SST_BYTE 0x103
  28. #define HDA_SST_CFG_MAX 900 /* size of copier cfg*/
  29. #define MAX_IN_QUEUE 8
  30. #define MAX_OUT_QUEUE 8
  31. /* Event types goes here */
  32. /* Reserve event type 0 for no event handlers */
  33. enum skl_event_types {
  34. SKL_EVENT_NONE = 0,
  35. SKL_MIXER_EVENT,
  36. SKL_MUX_EVENT,
  37. SKL_VMIXER_EVENT,
  38. SKL_PGA_EVENT
  39. };
  40. /**
  41. * enum skl_ch_cfg - channel configuration
  42. *
  43. * @SKL_CH_CFG_MONO: One channel only
  44. * @SKL_CH_CFG_STEREO: L & R
  45. * @SKL_CH_CFG_2_1: L, R & LFE
  46. * @SKL_CH_CFG_3_0: L, C & R
  47. * @SKL_CH_CFG_3_1: L, C, R & LFE
  48. * @SKL_CH_CFG_QUATRO: L, R, Ls & Rs
  49. * @SKL_CH_CFG_4_0: L, C, R & Cs
  50. * @SKL_CH_CFG_5_0: L, C, R, Ls & Rs
  51. * @SKL_CH_CFG_5_1: L, C, R, Ls, Rs & LFE
  52. * @SKL_CH_CFG_DUAL_MONO: One channel replicated in two
  53. * @SKL_CH_CFG_I2S_DUAL_STEREO_0: Stereo(L,R) in 4 slots, 1st stream:[ L, R, -, - ]
  54. * @SKL_CH_CFG_I2S_DUAL_STEREO_1: Stereo(L,R) in 4 slots, 2nd stream:[ -, -, L, R ]
  55. * @SKL_CH_CFG_INVALID: Invalid
  56. */
  57. enum skl_ch_cfg {
  58. SKL_CH_CFG_MONO = 0,
  59. SKL_CH_CFG_STEREO = 1,
  60. SKL_CH_CFG_2_1 = 2,
  61. SKL_CH_CFG_3_0 = 3,
  62. SKL_CH_CFG_3_1 = 4,
  63. SKL_CH_CFG_QUATRO = 5,
  64. SKL_CH_CFG_4_0 = 6,
  65. SKL_CH_CFG_5_0 = 7,
  66. SKL_CH_CFG_5_1 = 8,
  67. SKL_CH_CFG_DUAL_MONO = 9,
  68. SKL_CH_CFG_I2S_DUAL_STEREO_0 = 10,
  69. SKL_CH_CFG_I2S_DUAL_STEREO_1 = 11,
  70. SKL_CH_CFG_INVALID
  71. };
  72. enum skl_module_type {
  73. SKL_MODULE_TYPE_MIXER = 0,
  74. SKL_MODULE_TYPE_COPIER,
  75. SKL_MODULE_TYPE_UPDWMIX,
  76. SKL_MODULE_TYPE_SRCINT
  77. };
  78. enum skl_core_affinity {
  79. SKL_AFFINITY_CORE_0 = 0,
  80. SKL_AFFINITY_CORE_1,
  81. SKL_AFFINITY_CORE_MAX
  82. };
  83. enum skl_pipe_conn_type {
  84. SKL_PIPE_CONN_TYPE_NONE = 0,
  85. SKL_PIPE_CONN_TYPE_FE,
  86. SKL_PIPE_CONN_TYPE_BE
  87. };
  88. enum skl_hw_conn_type {
  89. SKL_CONN_NONE = 0,
  90. SKL_CONN_SOURCE = 1,
  91. SKL_CONN_SINK = 2
  92. };
  93. enum skl_dev_type {
  94. SKL_DEVICE_BT = 0x0,
  95. SKL_DEVICE_DMIC = 0x1,
  96. SKL_DEVICE_I2S = 0x2,
  97. SKL_DEVICE_SLIMBUS = 0x3,
  98. SKL_DEVICE_HDALINK = 0x4,
  99. SKL_DEVICE_HDAHOST = 0x5,
  100. SKL_DEVICE_NONE
  101. };
  102. struct skl_dfw_module_pin {
  103. u16 module_id;
  104. u16 instance_id;
  105. } __packed;
  106. struct skl_dfw_module_fmt {
  107. u32 channels;
  108. u32 freq;
  109. u32 bit_depth;
  110. u32 valid_bit_depth;
  111. u32 ch_cfg;
  112. } __packed;
  113. struct skl_dfw_module_caps {
  114. u32 caps_size;
  115. u32 caps[HDA_SST_CFG_MAX];
  116. };
  117. struct skl_dfw_pipe {
  118. u8 pipe_id;
  119. u8 pipe_priority;
  120. u16 conn_type;
  121. u32 memory_pages;
  122. } __packed;
  123. struct skl_dfw_module {
  124. u16 module_id;
  125. u16 instance_id;
  126. u32 max_mcps;
  127. u8 core_id;
  128. u8 max_in_queue;
  129. u8 max_out_queue;
  130. u8 is_loadable;
  131. u8 conn_type;
  132. u8 dev_type;
  133. u8 hw_conn_type;
  134. u8 time_slot;
  135. u32 obs;
  136. u32 ibs;
  137. u32 params_fixup;
  138. u32 converter;
  139. u32 module_type;
  140. u32 vbus_id;
  141. u8 is_dynamic_in_pin;
  142. u8 is_dynamic_out_pin;
  143. struct skl_dfw_pipe pipe;
  144. struct skl_dfw_module_fmt in_fmt;
  145. struct skl_dfw_module_fmt out_fmt;
  146. struct skl_dfw_module_pin in_pin[MAX_IN_QUEUE];
  147. struct skl_dfw_module_pin out_pin[MAX_OUT_QUEUE];
  148. struct skl_dfw_module_caps caps;
  149. } __packed;
  150. struct skl_dfw_algo_data {
  151. u32 max;
  152. char *params;
  153. } __packed;
  154. #endif