mtk-afe-pcm.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317
  1. /*
  2. * Mediatek ALSA SoC AFE platform driver
  3. *
  4. * Copyright (c) 2015 MediaTek Inc.
  5. * Author: Koro Chen <koro.chen@mediatek.com>
  6. * Sascha Hauer <s.hauer@pengutronix.de>
  7. * Hidalgo Huang <hidalgo.huang@mediatek.com>
  8. * Ir Lian <ir.lian@mediatek.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 and
  12. * only version 2 as published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. */
  19. #include <linux/delay.h>
  20. #include <linux/module.h>
  21. #include <linux/of.h>
  22. #include <linux/of_address.h>
  23. #include <linux/pm_runtime.h>
  24. #include <sound/soc.h>
  25. #include "mtk-afe-common.h"
  26. /*****************************************************************************
  27. * R E G I S T E R D E F I N I T I O N
  28. *****************************************************************************/
  29. #define AUDIO_TOP_CON0 0x0000
  30. #define AUDIO_TOP_CON1 0x0004
  31. #define AFE_DAC_CON0 0x0010
  32. #define AFE_DAC_CON1 0x0014
  33. #define AFE_I2S_CON1 0x0034
  34. #define AFE_I2S_CON2 0x0038
  35. #define AFE_CONN_24BIT 0x006c
  36. #define AFE_CONN1 0x0024
  37. #define AFE_CONN2 0x0028
  38. #define AFE_CONN7 0x0460
  39. #define AFE_CONN8 0x0464
  40. #define AFE_HDMI_CONN0 0x0390
  41. /* Memory interface */
  42. #define AFE_DL1_BASE 0x0040
  43. #define AFE_DL1_CUR 0x0044
  44. #define AFE_DL1_END 0x0048
  45. #define AFE_DL2_BASE 0x0050
  46. #define AFE_DL2_CUR 0x0054
  47. #define AFE_AWB_BASE 0x0070
  48. #define AFE_AWB_CUR 0x007c
  49. #define AFE_VUL_BASE 0x0080
  50. #define AFE_VUL_CUR 0x008c
  51. #define AFE_VUL_END 0x0088
  52. #define AFE_DAI_BASE 0x0090
  53. #define AFE_DAI_CUR 0x009c
  54. #define AFE_MOD_PCM_BASE 0x0330
  55. #define AFE_MOD_PCM_CUR 0x033c
  56. #define AFE_HDMI_OUT_BASE 0x0374
  57. #define AFE_HDMI_OUT_CUR 0x0378
  58. #define AFE_HDMI_OUT_END 0x037c
  59. #define AFE_ADDA2_TOP_CON0 0x0600
  60. #define AFE_HDMI_OUT_CON0 0x0370
  61. #define AFE_IRQ_MCU_CON 0x03a0
  62. #define AFE_IRQ_STATUS 0x03a4
  63. #define AFE_IRQ_CLR 0x03a8
  64. #define AFE_IRQ_CNT1 0x03ac
  65. #define AFE_IRQ_CNT2 0x03b0
  66. #define AFE_IRQ_MCU_EN 0x03b4
  67. #define AFE_IRQ_CNT5 0x03bc
  68. #define AFE_IRQ_CNT7 0x03dc
  69. #define AFE_TDM_CON1 0x0548
  70. #define AFE_TDM_CON2 0x054c
  71. #define AFE_BASE_END_OFFSET 8
  72. #define AFE_IRQ_STATUS_BITS 0xff
  73. /* AUDIO_TOP_CON0 (0x0000) */
  74. #define AUD_TCON0_PDN_SPDF (0x1 << 21)
  75. #define AUD_TCON0_PDN_HDMI (0x1 << 20)
  76. #define AUD_TCON0_PDN_24M (0x1 << 9)
  77. #define AUD_TCON0_PDN_22M (0x1 << 8)
  78. #define AUD_TCON0_PDN_AFE (0x1 << 2)
  79. /* AFE_I2S_CON1 (0x0034) */
  80. #define AFE_I2S_CON1_LOW_JITTER_CLK (0x1 << 12)
  81. #define AFE_I2S_CON1_RATE(x) (((x) & 0xf) << 8)
  82. #define AFE_I2S_CON1_FORMAT_I2S (0x1 << 3)
  83. #define AFE_I2S_CON1_EN (0x1 << 0)
  84. /* AFE_I2S_CON2 (0x0038) */
  85. #define AFE_I2S_CON2_LOW_JITTER_CLK (0x1 << 12)
  86. #define AFE_I2S_CON2_RATE(x) (((x) & 0xf) << 8)
  87. #define AFE_I2S_CON2_FORMAT_I2S (0x1 << 3)
  88. #define AFE_I2S_CON2_EN (0x1 << 0)
  89. /* AFE_CONN_24BIT (0x006c) */
  90. #define AFE_CONN_24BIT_O04 (0x1 << 4)
  91. #define AFE_CONN_24BIT_O03 (0x1 << 3)
  92. /* AFE_HDMI_CONN0 (0x0390) */
  93. #define AFE_HDMI_CONN0_O37_I37 (0x7 << 21)
  94. #define AFE_HDMI_CONN0_O36_I36 (0x6 << 18)
  95. #define AFE_HDMI_CONN0_O35_I33 (0x3 << 15)
  96. #define AFE_HDMI_CONN0_O34_I32 (0x2 << 12)
  97. #define AFE_HDMI_CONN0_O33_I35 (0x5 << 9)
  98. #define AFE_HDMI_CONN0_O32_I34 (0x4 << 6)
  99. #define AFE_HDMI_CONN0_O31_I31 (0x1 << 3)
  100. #define AFE_HDMI_CONN0_O30_I30 (0x0 << 0)
  101. /* AFE_TDM_CON1 (0x0548) */
  102. #define AFE_TDM_CON1_LRCK_WIDTH(x) (((x) - 1) << 24)
  103. #define AFE_TDM_CON1_32_BCK_CYCLES (0x2 << 12)
  104. #define AFE_TDM_CON1_WLEN_32BIT (0x2 << 8)
  105. #define AFE_TDM_CON1_MSB_ALIGNED (0x1 << 4)
  106. #define AFE_TDM_CON1_1_BCK_DELAY (0x1 << 3)
  107. #define AFE_TDM_CON1_BCK_INV (0x1 << 1)
  108. #define AFE_TDM_CON1_EN (0x1 << 0)
  109. enum afe_tdm_ch_start {
  110. AFE_TDM_CH_START_O30_O31 = 0,
  111. AFE_TDM_CH_START_O32_O33,
  112. AFE_TDM_CH_START_O34_O35,
  113. AFE_TDM_CH_START_O36_O37,
  114. AFE_TDM_CH_ZERO,
  115. };
  116. static const unsigned int mtk_afe_backup_list[] = {
  117. AUDIO_TOP_CON0,
  118. AFE_CONN1,
  119. AFE_CONN2,
  120. AFE_CONN7,
  121. AFE_CONN8,
  122. AFE_DAC_CON1,
  123. AFE_DL1_BASE,
  124. AFE_DL1_END,
  125. AFE_VUL_BASE,
  126. AFE_VUL_END,
  127. AFE_HDMI_OUT_BASE,
  128. AFE_HDMI_OUT_END,
  129. AFE_HDMI_CONN0,
  130. AFE_DAC_CON0,
  131. };
  132. struct mtk_afe {
  133. /* address for ioremap audio hardware register */
  134. void __iomem *base_addr;
  135. struct device *dev;
  136. struct regmap *regmap;
  137. struct mtk_afe_memif memif[MTK_AFE_MEMIF_NUM];
  138. struct clk *clocks[MTK_CLK_NUM];
  139. unsigned int backup_regs[ARRAY_SIZE(mtk_afe_backup_list)];
  140. bool suspended;
  141. };
  142. static const struct snd_pcm_hardware mtk_afe_hardware = {
  143. .info = (SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED |
  144. SNDRV_PCM_INFO_MMAP_VALID),
  145. .buffer_bytes_max = 256 * 1024,
  146. .period_bytes_min = 512,
  147. .period_bytes_max = 128 * 1024,
  148. .periods_min = 2,
  149. .periods_max = 256,
  150. .fifo_size = 0,
  151. };
  152. static snd_pcm_uframes_t mtk_afe_pcm_pointer
  153. (struct snd_pcm_substream *substream)
  154. {
  155. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  156. struct mtk_afe *afe = snd_soc_platform_get_drvdata(rtd->platform);
  157. struct mtk_afe_memif *memif = &afe->memif[rtd->cpu_dai->id];
  158. return bytes_to_frames(substream->runtime, memif->hw_ptr);
  159. }
  160. static const struct snd_pcm_ops mtk_afe_pcm_ops = {
  161. .ioctl = snd_pcm_lib_ioctl,
  162. .pointer = mtk_afe_pcm_pointer,
  163. };
  164. static int mtk_afe_pcm_new(struct snd_soc_pcm_runtime *rtd)
  165. {
  166. size_t size;
  167. struct snd_card *card = rtd->card->snd_card;
  168. struct snd_pcm *pcm = rtd->pcm;
  169. size = mtk_afe_hardware.buffer_bytes_max;
  170. return snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV,
  171. card->dev, size, size);
  172. }
  173. static void mtk_afe_pcm_free(struct snd_pcm *pcm)
  174. {
  175. snd_pcm_lib_preallocate_free_for_all(pcm);
  176. }
  177. static const struct snd_soc_platform_driver mtk_afe_pcm_platform = {
  178. .ops = &mtk_afe_pcm_ops,
  179. .pcm_new = mtk_afe_pcm_new,
  180. .pcm_free = mtk_afe_pcm_free,
  181. };
  182. struct mtk_afe_rate {
  183. unsigned int rate;
  184. unsigned int regvalue;
  185. };
  186. static const struct mtk_afe_rate mtk_afe_i2s_rates[] = {
  187. { .rate = 8000, .regvalue = 0 },
  188. { .rate = 11025, .regvalue = 1 },
  189. { .rate = 12000, .regvalue = 2 },
  190. { .rate = 16000, .regvalue = 4 },
  191. { .rate = 22050, .regvalue = 5 },
  192. { .rate = 24000, .regvalue = 6 },
  193. { .rate = 32000, .regvalue = 8 },
  194. { .rate = 44100, .regvalue = 9 },
  195. { .rate = 48000, .regvalue = 10 },
  196. { .rate = 88000, .regvalue = 11 },
  197. { .rate = 96000, .regvalue = 12 },
  198. { .rate = 174000, .regvalue = 13 },
  199. { .rate = 192000, .regvalue = 14 },
  200. };
  201. static int mtk_afe_i2s_fs(unsigned int sample_rate)
  202. {
  203. int i;
  204. for (i = 0; i < ARRAY_SIZE(mtk_afe_i2s_rates); i++)
  205. if (mtk_afe_i2s_rates[i].rate == sample_rate)
  206. return mtk_afe_i2s_rates[i].regvalue;
  207. return -EINVAL;
  208. }
  209. static int mtk_afe_set_i2s(struct mtk_afe *afe, unsigned int rate)
  210. {
  211. unsigned int val;
  212. int fs = mtk_afe_i2s_fs(rate);
  213. if (fs < 0)
  214. return -EINVAL;
  215. /* from external ADC */
  216. regmap_update_bits(afe->regmap, AFE_ADDA2_TOP_CON0, 0x1, 0x1);
  217. /* set input */
  218. val = AFE_I2S_CON2_LOW_JITTER_CLK |
  219. AFE_I2S_CON2_RATE(fs) |
  220. AFE_I2S_CON2_FORMAT_I2S;
  221. regmap_update_bits(afe->regmap, AFE_I2S_CON2, ~AFE_I2S_CON2_EN, val);
  222. /* set output */
  223. val = AFE_I2S_CON1_LOW_JITTER_CLK |
  224. AFE_I2S_CON1_RATE(fs) |
  225. AFE_I2S_CON1_FORMAT_I2S;
  226. regmap_update_bits(afe->regmap, AFE_I2S_CON1, ~AFE_I2S_CON1_EN, val);
  227. return 0;
  228. }
  229. static void mtk_afe_set_i2s_enable(struct mtk_afe *afe, bool enable)
  230. {
  231. unsigned int val;
  232. regmap_read(afe->regmap, AFE_I2S_CON2, &val);
  233. if (!!(val & AFE_I2S_CON2_EN) == enable)
  234. return; /* must skip soft reset */
  235. /* I2S soft reset begin */
  236. regmap_update_bits(afe->regmap, AUDIO_TOP_CON1, 0x4, 0x4);
  237. /* input */
  238. regmap_update_bits(afe->regmap, AFE_I2S_CON2, 0x1, enable);
  239. /* output */
  240. regmap_update_bits(afe->regmap, AFE_I2S_CON1, 0x1, enable);
  241. /* I2S soft reset end */
  242. udelay(1);
  243. regmap_update_bits(afe->regmap, AUDIO_TOP_CON1, 0x4, 0);
  244. }
  245. static int mtk_afe_dais_enable_clks(struct mtk_afe *afe,
  246. struct clk *m_ck, struct clk *b_ck)
  247. {
  248. int ret;
  249. if (m_ck) {
  250. ret = clk_prepare_enable(m_ck);
  251. if (ret) {
  252. dev_err(afe->dev, "Failed to enable m_ck\n");
  253. return ret;
  254. }
  255. regmap_update_bits(afe->regmap, AUDIO_TOP_CON0,
  256. AUD_TCON0_PDN_22M | AUD_TCON0_PDN_24M, 0);
  257. }
  258. if (b_ck) {
  259. ret = clk_prepare_enable(b_ck);
  260. if (ret) {
  261. dev_err(afe->dev, "Failed to enable b_ck\n");
  262. return ret;
  263. }
  264. }
  265. return 0;
  266. }
  267. static int mtk_afe_dais_set_clks(struct mtk_afe *afe,
  268. struct clk *m_ck, unsigned int mck_rate,
  269. struct clk *b_ck, unsigned int bck_rate)
  270. {
  271. int ret;
  272. if (m_ck) {
  273. ret = clk_set_rate(m_ck, mck_rate);
  274. if (ret) {
  275. dev_err(afe->dev, "Failed to set m_ck rate\n");
  276. return ret;
  277. }
  278. }
  279. if (b_ck) {
  280. ret = clk_set_rate(b_ck, bck_rate);
  281. if (ret) {
  282. dev_err(afe->dev, "Failed to set b_ck rate\n");
  283. return ret;
  284. }
  285. }
  286. return 0;
  287. }
  288. static void mtk_afe_dais_disable_clks(struct mtk_afe *afe,
  289. struct clk *m_ck, struct clk *b_ck)
  290. {
  291. if (m_ck) {
  292. regmap_update_bits(afe->regmap, AUDIO_TOP_CON0,
  293. AUD_TCON0_PDN_22M | AUD_TCON0_PDN_24M,
  294. AUD_TCON0_PDN_22M | AUD_TCON0_PDN_24M);
  295. clk_disable_unprepare(m_ck);
  296. }
  297. if (b_ck)
  298. clk_disable_unprepare(b_ck);
  299. }
  300. static int mtk_afe_i2s_startup(struct snd_pcm_substream *substream,
  301. struct snd_soc_dai *dai)
  302. {
  303. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  304. struct mtk_afe *afe = snd_soc_platform_get_drvdata(rtd->platform);
  305. if (dai->active)
  306. return 0;
  307. mtk_afe_dais_enable_clks(afe, afe->clocks[MTK_CLK_I2S1_M], NULL);
  308. return 0;
  309. }
  310. static void mtk_afe_i2s_shutdown(struct snd_pcm_substream *substream,
  311. struct snd_soc_dai *dai)
  312. {
  313. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  314. struct mtk_afe *afe = snd_soc_platform_get_drvdata(rtd->platform);
  315. if (dai->active)
  316. return;
  317. mtk_afe_set_i2s_enable(afe, false);
  318. mtk_afe_dais_disable_clks(afe, afe->clocks[MTK_CLK_I2S1_M], NULL);
  319. /* disable AFE */
  320. regmap_update_bits(afe->regmap, AFE_DAC_CON0, 0x1, 0);
  321. }
  322. static int mtk_afe_i2s_prepare(struct snd_pcm_substream *substream,
  323. struct snd_soc_dai *dai)
  324. {
  325. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  326. struct snd_pcm_runtime * const runtime = substream->runtime;
  327. struct mtk_afe *afe = snd_soc_platform_get_drvdata(rtd->platform);
  328. int ret;
  329. mtk_afe_dais_set_clks(afe,
  330. afe->clocks[MTK_CLK_I2S1_M], runtime->rate * 256,
  331. NULL, 0);
  332. /* config I2S */
  333. ret = mtk_afe_set_i2s(afe, substream->runtime->rate);
  334. if (ret)
  335. return ret;
  336. mtk_afe_set_i2s_enable(afe, true);
  337. return 0;
  338. }
  339. static int mtk_afe_hdmi_startup(struct snd_pcm_substream *substream,
  340. struct snd_soc_dai *dai)
  341. {
  342. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  343. struct mtk_afe *afe = snd_soc_platform_get_drvdata(rtd->platform);
  344. if (dai->active)
  345. return 0;
  346. mtk_afe_dais_enable_clks(afe, afe->clocks[MTK_CLK_I2S3_M],
  347. afe->clocks[MTK_CLK_I2S3_B]);
  348. return 0;
  349. }
  350. static void mtk_afe_hdmi_shutdown(struct snd_pcm_substream *substream,
  351. struct snd_soc_dai *dai)
  352. {
  353. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  354. struct mtk_afe *afe = snd_soc_platform_get_drvdata(rtd->platform);
  355. if (dai->active)
  356. return;
  357. mtk_afe_dais_disable_clks(afe, afe->clocks[MTK_CLK_I2S3_M],
  358. afe->clocks[MTK_CLK_I2S3_B]);
  359. /* disable AFE */
  360. regmap_update_bits(afe->regmap, AFE_DAC_CON0, 0x1, 0);
  361. }
  362. static int mtk_afe_hdmi_prepare(struct snd_pcm_substream *substream,
  363. struct snd_soc_dai *dai)
  364. {
  365. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  366. struct snd_pcm_runtime * const runtime = substream->runtime;
  367. struct mtk_afe *afe = snd_soc_platform_get_drvdata(rtd->platform);
  368. unsigned int val;
  369. mtk_afe_dais_set_clks(afe,
  370. afe->clocks[MTK_CLK_I2S3_M], runtime->rate * 128,
  371. afe->clocks[MTK_CLK_I2S3_B],
  372. runtime->rate * runtime->channels * 32);
  373. val = AFE_TDM_CON1_BCK_INV |
  374. AFE_TDM_CON1_1_BCK_DELAY |
  375. AFE_TDM_CON1_MSB_ALIGNED | /* I2S mode */
  376. AFE_TDM_CON1_WLEN_32BIT |
  377. AFE_TDM_CON1_32_BCK_CYCLES |
  378. AFE_TDM_CON1_LRCK_WIDTH(32);
  379. regmap_update_bits(afe->regmap, AFE_TDM_CON1, ~AFE_TDM_CON1_EN, val);
  380. /* set tdm2 config */
  381. switch (runtime->channels) {
  382. case 1:
  383. case 2:
  384. val = AFE_TDM_CH_START_O30_O31;
  385. val |= (AFE_TDM_CH_ZERO << 4);
  386. val |= (AFE_TDM_CH_ZERO << 8);
  387. val |= (AFE_TDM_CH_ZERO << 12);
  388. break;
  389. case 3:
  390. case 4:
  391. val = AFE_TDM_CH_START_O30_O31;
  392. val |= (AFE_TDM_CH_START_O32_O33 << 4);
  393. val |= (AFE_TDM_CH_ZERO << 8);
  394. val |= (AFE_TDM_CH_ZERO << 12);
  395. break;
  396. case 5:
  397. case 6:
  398. val = AFE_TDM_CH_START_O30_O31;
  399. val |= (AFE_TDM_CH_START_O32_O33 << 4);
  400. val |= (AFE_TDM_CH_START_O34_O35 << 8);
  401. val |= (AFE_TDM_CH_ZERO << 12);
  402. break;
  403. case 7:
  404. case 8:
  405. val = AFE_TDM_CH_START_O30_O31;
  406. val |= (AFE_TDM_CH_START_O32_O33 << 4);
  407. val |= (AFE_TDM_CH_START_O34_O35 << 8);
  408. val |= (AFE_TDM_CH_START_O36_O37 << 12);
  409. break;
  410. default:
  411. val = 0;
  412. }
  413. regmap_update_bits(afe->regmap, AFE_TDM_CON2, 0x0000ffff, val);
  414. regmap_update_bits(afe->regmap, AFE_HDMI_OUT_CON0,
  415. 0x000000f0, runtime->channels << 4);
  416. return 0;
  417. }
  418. static int mtk_afe_hdmi_trigger(struct snd_pcm_substream *substream, int cmd,
  419. struct snd_soc_dai *dai)
  420. {
  421. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  422. struct mtk_afe *afe = snd_soc_platform_get_drvdata(rtd->platform);
  423. dev_info(afe->dev, "%s cmd=%d %s\n", __func__, cmd, dai->name);
  424. switch (cmd) {
  425. case SNDRV_PCM_TRIGGER_START:
  426. case SNDRV_PCM_TRIGGER_RESUME:
  427. regmap_update_bits(afe->regmap, AUDIO_TOP_CON0,
  428. AUD_TCON0_PDN_HDMI | AUD_TCON0_PDN_SPDF, 0);
  429. /* set connections: O30~O37: L/R/LS/RS/C/LFE/CH7/CH8 */
  430. regmap_write(afe->regmap, AFE_HDMI_CONN0,
  431. AFE_HDMI_CONN0_O30_I30 | AFE_HDMI_CONN0_O31_I31 |
  432. AFE_HDMI_CONN0_O32_I34 | AFE_HDMI_CONN0_O33_I35 |
  433. AFE_HDMI_CONN0_O34_I32 | AFE_HDMI_CONN0_O35_I33 |
  434. AFE_HDMI_CONN0_O36_I36 | AFE_HDMI_CONN0_O37_I37);
  435. /* enable Out control */
  436. regmap_update_bits(afe->regmap, AFE_HDMI_OUT_CON0, 0x1, 0x1);
  437. /* enable tdm */
  438. regmap_update_bits(afe->regmap, AFE_TDM_CON1, 0x1, 0x1);
  439. return 0;
  440. case SNDRV_PCM_TRIGGER_STOP:
  441. case SNDRV_PCM_TRIGGER_SUSPEND:
  442. /* disable tdm */
  443. regmap_update_bits(afe->regmap, AFE_TDM_CON1, 0x1, 0);
  444. /* disable Out control */
  445. regmap_update_bits(afe->regmap, AFE_HDMI_OUT_CON0, 0x1, 0);
  446. regmap_update_bits(afe->regmap, AUDIO_TOP_CON0,
  447. AUD_TCON0_PDN_HDMI | AUD_TCON0_PDN_SPDF,
  448. AUD_TCON0_PDN_HDMI | AUD_TCON0_PDN_SPDF);
  449. return 0;
  450. default:
  451. return -EINVAL;
  452. }
  453. }
  454. static int mtk_afe_dais_startup(struct snd_pcm_substream *substream,
  455. struct snd_soc_dai *dai)
  456. {
  457. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  458. struct mtk_afe *afe = snd_soc_platform_get_drvdata(rtd->platform);
  459. struct snd_pcm_runtime *runtime = substream->runtime;
  460. struct mtk_afe_memif *memif = &afe->memif[rtd->cpu_dai->id];
  461. int ret;
  462. memif->substream = substream;
  463. snd_soc_set_runtime_hwparams(substream, &mtk_afe_hardware);
  464. /*
  465. * Capture cannot use ping-pong buffer since hw_ptr at IRQ may be
  466. * smaller than period_size due to AFE's internal buffer.
  467. * This easily leads to overrun when avail_min is period_size.
  468. * One more period can hold the possible unread buffer.
  469. */
  470. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  471. ret = snd_pcm_hw_constraint_minmax(runtime,
  472. SNDRV_PCM_HW_PARAM_PERIODS,
  473. 3,
  474. mtk_afe_hardware.periods_max);
  475. if (ret < 0) {
  476. dev_err(afe->dev, "hw_constraint_minmax failed\n");
  477. return ret;
  478. }
  479. }
  480. ret = snd_pcm_hw_constraint_integer(runtime,
  481. SNDRV_PCM_HW_PARAM_PERIODS);
  482. if (ret < 0)
  483. dev_err(afe->dev, "snd_pcm_hw_constraint_integer failed\n");
  484. return ret;
  485. }
  486. static void mtk_afe_dais_shutdown(struct snd_pcm_substream *substream,
  487. struct snd_soc_dai *dai)
  488. {
  489. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  490. struct mtk_afe *afe = snd_soc_platform_get_drvdata(rtd->platform);
  491. struct mtk_afe_memif *memif = &afe->memif[rtd->cpu_dai->id];
  492. memif->substream = NULL;
  493. }
  494. static int mtk_afe_dais_hw_params(struct snd_pcm_substream *substream,
  495. struct snd_pcm_hw_params *params,
  496. struct snd_soc_dai *dai)
  497. {
  498. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  499. struct mtk_afe *afe = snd_soc_platform_get_drvdata(rtd->platform);
  500. struct mtk_afe_memif *memif = &afe->memif[rtd->cpu_dai->id];
  501. int ret;
  502. dev_dbg(afe->dev,
  503. "%s period = %u, rate= %u, channels=%u\n",
  504. __func__, params_period_size(params), params_rate(params),
  505. params_channels(params));
  506. ret = snd_pcm_lib_malloc_pages(substream, params_buffer_bytes(params));
  507. if (ret < 0)
  508. return ret;
  509. memif->phys_buf_addr = substream->runtime->dma_addr;
  510. memif->buffer_size = substream->runtime->dma_bytes;
  511. memif->hw_ptr = 0;
  512. /* start */
  513. regmap_write(afe->regmap,
  514. memif->data->reg_ofs_base, memif->phys_buf_addr);
  515. /* end */
  516. regmap_write(afe->regmap,
  517. memif->data->reg_ofs_base + AFE_BASE_END_OFFSET,
  518. memif->phys_buf_addr + memif->buffer_size - 1);
  519. /* set channel */
  520. if (memif->data->mono_shift >= 0) {
  521. unsigned int mono = (params_channels(params) == 1) ? 1 : 0;
  522. regmap_update_bits(afe->regmap, AFE_DAC_CON1,
  523. 1 << memif->data->mono_shift,
  524. mono << memif->data->mono_shift);
  525. }
  526. /* set rate */
  527. if (memif->data->fs_shift < 0)
  528. return 0;
  529. if (memif->data->id == MTK_AFE_MEMIF_DAI ||
  530. memif->data->id == MTK_AFE_MEMIF_MOD_DAI) {
  531. unsigned int val;
  532. switch (params_rate(params)) {
  533. case 8000:
  534. val = 0;
  535. break;
  536. case 16000:
  537. val = 1;
  538. break;
  539. case 32000:
  540. val = 2;
  541. break;
  542. default:
  543. return -EINVAL;
  544. }
  545. if (memif->data->id == MTK_AFE_MEMIF_DAI)
  546. regmap_update_bits(afe->regmap, AFE_DAC_CON0,
  547. 0x3 << memif->data->fs_shift,
  548. val << memif->data->fs_shift);
  549. else
  550. regmap_update_bits(afe->regmap, AFE_DAC_CON1,
  551. 0x3 << memif->data->fs_shift,
  552. val << memif->data->fs_shift);
  553. } else {
  554. int fs = mtk_afe_i2s_fs(params_rate(params));
  555. if (fs < 0)
  556. return -EINVAL;
  557. regmap_update_bits(afe->regmap, AFE_DAC_CON1,
  558. 0xf << memif->data->fs_shift,
  559. fs << memif->data->fs_shift);
  560. }
  561. return 0;
  562. }
  563. static int mtk_afe_dais_hw_free(struct snd_pcm_substream *substream,
  564. struct snd_soc_dai *dai)
  565. {
  566. return snd_pcm_lib_free_pages(substream);
  567. }
  568. static int mtk_afe_dais_prepare(struct snd_pcm_substream *substream,
  569. struct snd_soc_dai *dai)
  570. {
  571. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  572. struct mtk_afe *afe = snd_soc_platform_get_drvdata(rtd->platform);
  573. /* enable AFE */
  574. regmap_update_bits(afe->regmap, AFE_DAC_CON0, 0x1, 0x1);
  575. return 0;
  576. }
  577. static int mtk_afe_dais_trigger(struct snd_pcm_substream *substream, int cmd,
  578. struct snd_soc_dai *dai)
  579. {
  580. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  581. struct snd_pcm_runtime * const runtime = substream->runtime;
  582. struct mtk_afe *afe = snd_soc_platform_get_drvdata(rtd->platform);
  583. struct mtk_afe_memif *memif = &afe->memif[rtd->cpu_dai->id];
  584. unsigned int counter = runtime->period_size;
  585. dev_info(afe->dev, "%s %s cmd=%d\n", __func__, memif->data->name, cmd);
  586. switch (cmd) {
  587. case SNDRV_PCM_TRIGGER_START:
  588. case SNDRV_PCM_TRIGGER_RESUME:
  589. if (memif->data->enable_shift >= 0)
  590. regmap_update_bits(afe->regmap, AFE_DAC_CON0,
  591. 1 << memif->data->enable_shift,
  592. 1 << memif->data->enable_shift);
  593. /* set irq counter */
  594. regmap_update_bits(afe->regmap,
  595. memif->data->irq_reg_cnt,
  596. 0x3ffff << memif->data->irq_cnt_shift,
  597. counter << memif->data->irq_cnt_shift);
  598. /* set irq fs */
  599. if (memif->data->irq_fs_shift >= 0) {
  600. int fs = mtk_afe_i2s_fs(runtime->rate);
  601. if (fs < 0)
  602. return -EINVAL;
  603. regmap_update_bits(afe->regmap,
  604. AFE_IRQ_MCU_CON,
  605. 0xf << memif->data->irq_fs_shift,
  606. fs << memif->data->irq_fs_shift);
  607. }
  608. /* enable interrupt */
  609. regmap_update_bits(afe->regmap, AFE_IRQ_MCU_CON,
  610. 1 << memif->data->irq_en_shift,
  611. 1 << memif->data->irq_en_shift);
  612. return 0;
  613. case SNDRV_PCM_TRIGGER_STOP:
  614. case SNDRV_PCM_TRIGGER_SUSPEND:
  615. if (memif->data->enable_shift >= 0)
  616. regmap_update_bits(afe->regmap, AFE_DAC_CON0,
  617. 1 << memif->data->enable_shift, 0);
  618. /* disable interrupt */
  619. regmap_update_bits(afe->regmap, AFE_IRQ_MCU_CON,
  620. 1 << memif->data->irq_en_shift,
  621. 0 << memif->data->irq_en_shift);
  622. /* and clear pending IRQ */
  623. regmap_write(afe->regmap, AFE_IRQ_CLR,
  624. 1 << memif->data->irq_clr_shift);
  625. memif->hw_ptr = 0;
  626. return 0;
  627. default:
  628. return -EINVAL;
  629. }
  630. }
  631. /* FE DAIs */
  632. static const struct snd_soc_dai_ops mtk_afe_dai_ops = {
  633. .startup = mtk_afe_dais_startup,
  634. .shutdown = mtk_afe_dais_shutdown,
  635. .hw_params = mtk_afe_dais_hw_params,
  636. .hw_free = mtk_afe_dais_hw_free,
  637. .prepare = mtk_afe_dais_prepare,
  638. .trigger = mtk_afe_dais_trigger,
  639. };
  640. /* BE DAIs */
  641. static const struct snd_soc_dai_ops mtk_afe_i2s_ops = {
  642. .startup = mtk_afe_i2s_startup,
  643. .shutdown = mtk_afe_i2s_shutdown,
  644. .prepare = mtk_afe_i2s_prepare,
  645. };
  646. static const struct snd_soc_dai_ops mtk_afe_hdmi_ops = {
  647. .startup = mtk_afe_hdmi_startup,
  648. .shutdown = mtk_afe_hdmi_shutdown,
  649. .prepare = mtk_afe_hdmi_prepare,
  650. .trigger = mtk_afe_hdmi_trigger,
  651. };
  652. static int mtk_afe_runtime_suspend(struct device *dev);
  653. static int mtk_afe_runtime_resume(struct device *dev);
  654. static int mtk_afe_dai_suspend(struct snd_soc_dai *dai)
  655. {
  656. struct mtk_afe *afe = snd_soc_dai_get_drvdata(dai);
  657. int i;
  658. dev_dbg(afe->dev, "%s\n", __func__);
  659. if (pm_runtime_status_suspended(afe->dev) || afe->suspended)
  660. return 0;
  661. for (i = 0; i < ARRAY_SIZE(mtk_afe_backup_list); i++)
  662. regmap_read(afe->regmap, mtk_afe_backup_list[i],
  663. &afe->backup_regs[i]);
  664. afe->suspended = true;
  665. mtk_afe_runtime_suspend(afe->dev);
  666. return 0;
  667. }
  668. static int mtk_afe_dai_resume(struct snd_soc_dai *dai)
  669. {
  670. struct mtk_afe *afe = snd_soc_dai_get_drvdata(dai);
  671. int i = 0;
  672. dev_dbg(afe->dev, "%s\n", __func__);
  673. if (pm_runtime_status_suspended(afe->dev) || !afe->suspended)
  674. return 0;
  675. mtk_afe_runtime_resume(afe->dev);
  676. for (i = 0; i < ARRAY_SIZE(mtk_afe_backup_list); i++)
  677. regmap_write(afe->regmap, mtk_afe_backup_list[i],
  678. afe->backup_regs[i]);
  679. afe->suspended = false;
  680. return 0;
  681. }
  682. static struct snd_soc_dai_driver mtk_afe_pcm_dais[] = {
  683. /* FE DAIs: memory intefaces to CPU */
  684. {
  685. .name = "DL1", /* downlink 1 */
  686. .id = MTK_AFE_MEMIF_DL1,
  687. .suspend = mtk_afe_dai_suspend,
  688. .resume = mtk_afe_dai_resume,
  689. .playback = {
  690. .stream_name = "DL1",
  691. .channels_min = 1,
  692. .channels_max = 2,
  693. .rates = SNDRV_PCM_RATE_8000_48000,
  694. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  695. },
  696. .ops = &mtk_afe_dai_ops,
  697. }, {
  698. .name = "VUL", /* voice uplink */
  699. .id = MTK_AFE_MEMIF_VUL,
  700. .suspend = mtk_afe_dai_suspend,
  701. .resume = mtk_afe_dai_resume,
  702. .capture = {
  703. .stream_name = "VUL",
  704. .channels_min = 1,
  705. .channels_max = 2,
  706. .rates = SNDRV_PCM_RATE_8000_48000,
  707. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  708. },
  709. .ops = &mtk_afe_dai_ops,
  710. }, {
  711. /* BE DAIs */
  712. .name = "I2S",
  713. .id = MTK_AFE_IO_I2S,
  714. .playback = {
  715. .stream_name = "I2S Playback",
  716. .channels_min = 1,
  717. .channels_max = 2,
  718. .rates = SNDRV_PCM_RATE_8000_48000,
  719. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  720. },
  721. .capture = {
  722. .stream_name = "I2S Capture",
  723. .channels_min = 1,
  724. .channels_max = 2,
  725. .rates = SNDRV_PCM_RATE_8000_48000,
  726. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  727. },
  728. .ops = &mtk_afe_i2s_ops,
  729. .symmetric_rates = 1,
  730. },
  731. };
  732. static struct snd_soc_dai_driver mtk_afe_hdmi_dais[] = {
  733. /* FE DAIs */
  734. {
  735. .name = "HDMI",
  736. .id = MTK_AFE_MEMIF_HDMI,
  737. .suspend = mtk_afe_dai_suspend,
  738. .resume = mtk_afe_dai_resume,
  739. .playback = {
  740. .stream_name = "HDMI",
  741. .channels_min = 2,
  742. .channels_max = 8,
  743. .rates = SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  744. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  745. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  746. SNDRV_PCM_RATE_192000,
  747. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  748. },
  749. .ops = &mtk_afe_dai_ops,
  750. }, {
  751. /* BE DAIs */
  752. .name = "HDMIO",
  753. .id = MTK_AFE_IO_HDMI,
  754. .playback = {
  755. .stream_name = "HDMIO Playback",
  756. .channels_min = 2,
  757. .channels_max = 8,
  758. .rates = SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  759. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  760. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  761. SNDRV_PCM_RATE_192000,
  762. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  763. },
  764. .ops = &mtk_afe_hdmi_ops,
  765. },
  766. };
  767. static const struct snd_kcontrol_new mtk_afe_o03_mix[] = {
  768. SOC_DAPM_SINGLE_AUTODISABLE("I05 Switch", AFE_CONN1, 21, 1, 0),
  769. };
  770. static const struct snd_kcontrol_new mtk_afe_o04_mix[] = {
  771. SOC_DAPM_SINGLE_AUTODISABLE("I06 Switch", AFE_CONN2, 6, 1, 0),
  772. };
  773. static const struct snd_kcontrol_new mtk_afe_o09_mix[] = {
  774. SOC_DAPM_SINGLE_AUTODISABLE("I17 Switch", AFE_CONN7, 30, 1, 0),
  775. };
  776. static const struct snd_kcontrol_new mtk_afe_o10_mix[] = {
  777. SOC_DAPM_SINGLE_AUTODISABLE("I18 Switch", AFE_CONN8, 0, 1, 0),
  778. };
  779. static const struct snd_soc_dapm_widget mtk_afe_pcm_widgets[] = {
  780. /* inter-connections */
  781. SND_SOC_DAPM_MIXER("I05", SND_SOC_NOPM, 0, 0, NULL, 0),
  782. SND_SOC_DAPM_MIXER("I06", SND_SOC_NOPM, 0, 0, NULL, 0),
  783. SND_SOC_DAPM_MIXER("I17", SND_SOC_NOPM, 0, 0, NULL, 0),
  784. SND_SOC_DAPM_MIXER("I18", SND_SOC_NOPM, 0, 0, NULL, 0),
  785. SND_SOC_DAPM_MIXER("O03", SND_SOC_NOPM, 0, 0,
  786. mtk_afe_o03_mix, ARRAY_SIZE(mtk_afe_o03_mix)),
  787. SND_SOC_DAPM_MIXER("O04", SND_SOC_NOPM, 0, 0,
  788. mtk_afe_o04_mix, ARRAY_SIZE(mtk_afe_o04_mix)),
  789. SND_SOC_DAPM_MIXER("O09", SND_SOC_NOPM, 0, 0,
  790. mtk_afe_o09_mix, ARRAY_SIZE(mtk_afe_o09_mix)),
  791. SND_SOC_DAPM_MIXER("O10", SND_SOC_NOPM, 0, 0,
  792. mtk_afe_o10_mix, ARRAY_SIZE(mtk_afe_o10_mix)),
  793. };
  794. static const struct snd_soc_dapm_route mtk_afe_pcm_routes[] = {
  795. {"I05", NULL, "DL1"},
  796. {"I06", NULL, "DL1"},
  797. {"I2S Playback", NULL, "O03"},
  798. {"I2S Playback", NULL, "O04"},
  799. {"VUL", NULL, "O09"},
  800. {"VUL", NULL, "O10"},
  801. {"I17", NULL, "I2S Capture"},
  802. {"I18", NULL, "I2S Capture"},
  803. { "O03", "I05 Switch", "I05" },
  804. { "O04", "I06 Switch", "I06" },
  805. { "O09", "I17 Switch", "I17" },
  806. { "O10", "I18 Switch", "I18" },
  807. };
  808. static const struct snd_soc_dapm_route mtk_afe_hdmi_routes[] = {
  809. {"HDMIO Playback", NULL, "HDMI"},
  810. };
  811. static const struct snd_soc_component_driver mtk_afe_pcm_dai_component = {
  812. .name = "mtk-afe-pcm-dai",
  813. .dapm_widgets = mtk_afe_pcm_widgets,
  814. .num_dapm_widgets = ARRAY_SIZE(mtk_afe_pcm_widgets),
  815. .dapm_routes = mtk_afe_pcm_routes,
  816. .num_dapm_routes = ARRAY_SIZE(mtk_afe_pcm_routes),
  817. };
  818. static const struct snd_soc_component_driver mtk_afe_hdmi_dai_component = {
  819. .name = "mtk-afe-hdmi-dai",
  820. .dapm_routes = mtk_afe_hdmi_routes,
  821. .num_dapm_routes = ARRAY_SIZE(mtk_afe_hdmi_routes),
  822. };
  823. static const char *aud_clks[MTK_CLK_NUM] = {
  824. [MTK_CLK_INFRASYS_AUD] = "infra_sys_audio_clk",
  825. [MTK_CLK_TOP_PDN_AUD] = "top_pdn_audio",
  826. [MTK_CLK_TOP_PDN_AUD_BUS] = "top_pdn_aud_intbus",
  827. [MTK_CLK_I2S0_M] = "i2s0_m",
  828. [MTK_CLK_I2S1_M] = "i2s1_m",
  829. [MTK_CLK_I2S2_M] = "i2s2_m",
  830. [MTK_CLK_I2S3_M] = "i2s3_m",
  831. [MTK_CLK_I2S3_B] = "i2s3_b",
  832. [MTK_CLK_BCK0] = "bck0",
  833. [MTK_CLK_BCK1] = "bck1",
  834. };
  835. static const struct mtk_afe_memif_data memif_data[MTK_AFE_MEMIF_NUM] = {
  836. {
  837. .name = "DL1",
  838. .id = MTK_AFE_MEMIF_DL1,
  839. .reg_ofs_base = AFE_DL1_BASE,
  840. .reg_ofs_cur = AFE_DL1_CUR,
  841. .fs_shift = 0,
  842. .mono_shift = 21,
  843. .enable_shift = 1,
  844. .irq_reg_cnt = AFE_IRQ_CNT1,
  845. .irq_cnt_shift = 0,
  846. .irq_en_shift = 0,
  847. .irq_fs_shift = 4,
  848. .irq_clr_shift = 0,
  849. }, {
  850. .name = "DL2",
  851. .id = MTK_AFE_MEMIF_DL2,
  852. .reg_ofs_base = AFE_DL2_BASE,
  853. .reg_ofs_cur = AFE_DL2_CUR,
  854. .fs_shift = 4,
  855. .mono_shift = 22,
  856. .enable_shift = 2,
  857. .irq_reg_cnt = AFE_IRQ_CNT1,
  858. .irq_cnt_shift = 20,
  859. .irq_en_shift = 2,
  860. .irq_fs_shift = 16,
  861. .irq_clr_shift = 2,
  862. }, {
  863. .name = "VUL",
  864. .id = MTK_AFE_MEMIF_VUL,
  865. .reg_ofs_base = AFE_VUL_BASE,
  866. .reg_ofs_cur = AFE_VUL_CUR,
  867. .fs_shift = 16,
  868. .mono_shift = 27,
  869. .enable_shift = 3,
  870. .irq_reg_cnt = AFE_IRQ_CNT2,
  871. .irq_cnt_shift = 0,
  872. .irq_en_shift = 1,
  873. .irq_fs_shift = 8,
  874. .irq_clr_shift = 1,
  875. }, {
  876. .name = "DAI",
  877. .id = MTK_AFE_MEMIF_DAI,
  878. .reg_ofs_base = AFE_DAI_BASE,
  879. .reg_ofs_cur = AFE_DAI_CUR,
  880. .fs_shift = 24,
  881. .mono_shift = -1,
  882. .enable_shift = 4,
  883. .irq_reg_cnt = AFE_IRQ_CNT2,
  884. .irq_cnt_shift = 20,
  885. .irq_en_shift = 3,
  886. .irq_fs_shift = 20,
  887. .irq_clr_shift = 3,
  888. }, {
  889. .name = "AWB",
  890. .id = MTK_AFE_MEMIF_AWB,
  891. .reg_ofs_base = AFE_AWB_BASE,
  892. .reg_ofs_cur = AFE_AWB_CUR,
  893. .fs_shift = 12,
  894. .mono_shift = 24,
  895. .enable_shift = 6,
  896. .irq_reg_cnt = AFE_IRQ_CNT7,
  897. .irq_cnt_shift = 0,
  898. .irq_en_shift = 14,
  899. .irq_fs_shift = 24,
  900. .irq_clr_shift = 6,
  901. }, {
  902. .name = "MOD_DAI",
  903. .id = MTK_AFE_MEMIF_MOD_DAI,
  904. .reg_ofs_base = AFE_MOD_PCM_BASE,
  905. .reg_ofs_cur = AFE_MOD_PCM_CUR,
  906. .fs_shift = 30,
  907. .mono_shift = 30,
  908. .enable_shift = 7,
  909. .irq_reg_cnt = AFE_IRQ_CNT2,
  910. .irq_cnt_shift = 20,
  911. .irq_en_shift = 3,
  912. .irq_fs_shift = 20,
  913. .irq_clr_shift = 3,
  914. }, {
  915. .name = "HDMI",
  916. .id = MTK_AFE_MEMIF_HDMI,
  917. .reg_ofs_base = AFE_HDMI_OUT_BASE,
  918. .reg_ofs_cur = AFE_HDMI_OUT_CUR,
  919. .fs_shift = -1,
  920. .mono_shift = -1,
  921. .enable_shift = -1,
  922. .irq_reg_cnt = AFE_IRQ_CNT5,
  923. .irq_cnt_shift = 0,
  924. .irq_en_shift = 12,
  925. .irq_fs_shift = -1,
  926. .irq_clr_shift = 4,
  927. },
  928. };
  929. static const struct regmap_config mtk_afe_regmap_config = {
  930. .reg_bits = 32,
  931. .reg_stride = 4,
  932. .val_bits = 32,
  933. .max_register = AFE_ADDA2_TOP_CON0,
  934. .cache_type = REGCACHE_NONE,
  935. };
  936. static irqreturn_t mtk_afe_irq_handler(int irq, void *dev_id)
  937. {
  938. struct mtk_afe *afe = dev_id;
  939. unsigned int reg_value, hw_ptr;
  940. int i, ret;
  941. ret = regmap_read(afe->regmap, AFE_IRQ_STATUS, &reg_value);
  942. if (ret) {
  943. dev_err(afe->dev, "%s irq status err\n", __func__);
  944. reg_value = AFE_IRQ_STATUS_BITS;
  945. goto err_irq;
  946. }
  947. for (i = 0; i < MTK_AFE_MEMIF_NUM; i++) {
  948. struct mtk_afe_memif *memif = &afe->memif[i];
  949. if (!(reg_value & (1 << memif->data->irq_clr_shift)))
  950. continue;
  951. ret = regmap_read(afe->regmap, memif->data->reg_ofs_cur,
  952. &hw_ptr);
  953. if (ret || hw_ptr == 0) {
  954. dev_err(afe->dev, "%s hw_ptr err\n", __func__);
  955. hw_ptr = memif->phys_buf_addr;
  956. }
  957. memif->hw_ptr = hw_ptr - memif->phys_buf_addr;
  958. snd_pcm_period_elapsed(memif->substream);
  959. }
  960. err_irq:
  961. /* clear irq */
  962. regmap_write(afe->regmap, AFE_IRQ_CLR, reg_value & AFE_IRQ_STATUS_BITS);
  963. return IRQ_HANDLED;
  964. }
  965. static int mtk_afe_runtime_suspend(struct device *dev)
  966. {
  967. struct mtk_afe *afe = dev_get_drvdata(dev);
  968. /* disable AFE clk */
  969. regmap_update_bits(afe->regmap, AUDIO_TOP_CON0,
  970. AUD_TCON0_PDN_AFE, AUD_TCON0_PDN_AFE);
  971. clk_disable_unprepare(afe->clocks[MTK_CLK_BCK0]);
  972. clk_disable_unprepare(afe->clocks[MTK_CLK_BCK1]);
  973. clk_disable_unprepare(afe->clocks[MTK_CLK_TOP_PDN_AUD]);
  974. clk_disable_unprepare(afe->clocks[MTK_CLK_TOP_PDN_AUD_BUS]);
  975. clk_disable_unprepare(afe->clocks[MTK_CLK_INFRASYS_AUD]);
  976. return 0;
  977. }
  978. static int mtk_afe_runtime_resume(struct device *dev)
  979. {
  980. struct mtk_afe *afe = dev_get_drvdata(dev);
  981. int ret;
  982. ret = clk_prepare_enable(afe->clocks[MTK_CLK_INFRASYS_AUD]);
  983. if (ret)
  984. return ret;
  985. ret = clk_prepare_enable(afe->clocks[MTK_CLK_TOP_PDN_AUD_BUS]);
  986. if (ret)
  987. goto err_infra;
  988. ret = clk_prepare_enable(afe->clocks[MTK_CLK_TOP_PDN_AUD]);
  989. if (ret)
  990. goto err_top_aud_bus;
  991. ret = clk_prepare_enable(afe->clocks[MTK_CLK_BCK0]);
  992. if (ret)
  993. goto err_top_aud;
  994. ret = clk_prepare_enable(afe->clocks[MTK_CLK_BCK1]);
  995. if (ret)
  996. goto err_bck0;
  997. /* enable AFE clk */
  998. regmap_update_bits(afe->regmap, AUDIO_TOP_CON0, AUD_TCON0_PDN_AFE, 0);
  999. /* set O3/O4 16bits */
  1000. regmap_update_bits(afe->regmap, AFE_CONN_24BIT,
  1001. AFE_CONN_24BIT_O03 | AFE_CONN_24BIT_O04, 0);
  1002. /* unmask all IRQs */
  1003. regmap_update_bits(afe->regmap, AFE_IRQ_MCU_EN, 0xff, 0xff);
  1004. return 0;
  1005. err_bck0:
  1006. clk_disable_unprepare(afe->clocks[MTK_CLK_BCK0]);
  1007. err_top_aud:
  1008. clk_disable_unprepare(afe->clocks[MTK_CLK_TOP_PDN_AUD]);
  1009. err_top_aud_bus:
  1010. clk_disable_unprepare(afe->clocks[MTK_CLK_TOP_PDN_AUD_BUS]);
  1011. err_infra:
  1012. clk_disable_unprepare(afe->clocks[MTK_CLK_INFRASYS_AUD]);
  1013. return ret;
  1014. }
  1015. static int mtk_afe_init_audio_clk(struct mtk_afe *afe)
  1016. {
  1017. size_t i;
  1018. for (i = 0; i < ARRAY_SIZE(aud_clks); i++) {
  1019. afe->clocks[i] = devm_clk_get(afe->dev, aud_clks[i]);
  1020. if (IS_ERR(afe->clocks[i])) {
  1021. dev_err(afe->dev, "%s devm_clk_get %s fail\n",
  1022. __func__, aud_clks[i]);
  1023. return PTR_ERR(afe->clocks[i]);
  1024. }
  1025. }
  1026. clk_set_rate(afe->clocks[MTK_CLK_BCK0], 22579200); /* 22M */
  1027. clk_set_rate(afe->clocks[MTK_CLK_BCK1], 24576000); /* 24M */
  1028. return 0;
  1029. }
  1030. static int mtk_afe_pcm_dev_probe(struct platform_device *pdev)
  1031. {
  1032. int ret, i;
  1033. unsigned int irq_id;
  1034. struct mtk_afe *afe;
  1035. struct resource *res;
  1036. afe = devm_kzalloc(&pdev->dev, sizeof(*afe), GFP_KERNEL);
  1037. if (!afe)
  1038. return -ENOMEM;
  1039. afe->dev = &pdev->dev;
  1040. irq_id = platform_get_irq(pdev, 0);
  1041. if (!irq_id) {
  1042. dev_err(afe->dev, "np %s no irq\n", afe->dev->of_node->name);
  1043. return -ENXIO;
  1044. }
  1045. ret = devm_request_irq(afe->dev, irq_id, mtk_afe_irq_handler,
  1046. 0, "Afe_ISR_Handle", (void *)afe);
  1047. if (ret) {
  1048. dev_err(afe->dev, "could not request_irq\n");
  1049. return ret;
  1050. }
  1051. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1052. afe->base_addr = devm_ioremap_resource(&pdev->dev, res);
  1053. if (IS_ERR(afe->base_addr))
  1054. return PTR_ERR(afe->base_addr);
  1055. afe->regmap = devm_regmap_init_mmio(&pdev->dev, afe->base_addr,
  1056. &mtk_afe_regmap_config);
  1057. if (IS_ERR(afe->regmap))
  1058. return PTR_ERR(afe->regmap);
  1059. /* initial audio related clock */
  1060. ret = mtk_afe_init_audio_clk(afe);
  1061. if (ret) {
  1062. dev_err(afe->dev, "mtk_afe_init_audio_clk fail\n");
  1063. return ret;
  1064. }
  1065. for (i = 0; i < MTK_AFE_MEMIF_NUM; i++)
  1066. afe->memif[i].data = &memif_data[i];
  1067. platform_set_drvdata(pdev, afe);
  1068. pm_runtime_enable(&pdev->dev);
  1069. if (!pm_runtime_enabled(&pdev->dev)) {
  1070. ret = mtk_afe_runtime_resume(&pdev->dev);
  1071. if (ret)
  1072. goto err_pm_disable;
  1073. }
  1074. ret = snd_soc_register_platform(&pdev->dev, &mtk_afe_pcm_platform);
  1075. if (ret)
  1076. goto err_pm_disable;
  1077. ret = snd_soc_register_component(&pdev->dev,
  1078. &mtk_afe_pcm_dai_component,
  1079. mtk_afe_pcm_dais,
  1080. ARRAY_SIZE(mtk_afe_pcm_dais));
  1081. if (ret)
  1082. goto err_platform;
  1083. ret = snd_soc_register_component(&pdev->dev,
  1084. &mtk_afe_hdmi_dai_component,
  1085. mtk_afe_hdmi_dais,
  1086. ARRAY_SIZE(mtk_afe_hdmi_dais));
  1087. if (ret)
  1088. goto err_comp;
  1089. dev_info(&pdev->dev, "MTK AFE driver initialized.\n");
  1090. return 0;
  1091. err_comp:
  1092. snd_soc_unregister_component(&pdev->dev);
  1093. err_platform:
  1094. snd_soc_unregister_platform(&pdev->dev);
  1095. err_pm_disable:
  1096. pm_runtime_disable(&pdev->dev);
  1097. return ret;
  1098. }
  1099. static int mtk_afe_pcm_dev_remove(struct platform_device *pdev)
  1100. {
  1101. pm_runtime_disable(&pdev->dev);
  1102. if (!pm_runtime_status_suspended(&pdev->dev))
  1103. mtk_afe_runtime_suspend(&pdev->dev);
  1104. snd_soc_unregister_component(&pdev->dev);
  1105. snd_soc_unregister_platform(&pdev->dev);
  1106. return 0;
  1107. }
  1108. static const struct of_device_id mtk_afe_pcm_dt_match[] = {
  1109. { .compatible = "mediatek,mt8173-afe-pcm", },
  1110. { }
  1111. };
  1112. MODULE_DEVICE_TABLE(of, mtk_afe_pcm_dt_match);
  1113. static const struct dev_pm_ops mtk_afe_pm_ops = {
  1114. SET_RUNTIME_PM_OPS(mtk_afe_runtime_suspend, mtk_afe_runtime_resume,
  1115. NULL)
  1116. };
  1117. static struct platform_driver mtk_afe_pcm_driver = {
  1118. .driver = {
  1119. .name = "mtk-afe-pcm",
  1120. .of_match_table = mtk_afe_pcm_dt_match,
  1121. .pm = &mtk_afe_pm_ops,
  1122. },
  1123. .probe = mtk_afe_pcm_dev_probe,
  1124. .remove = mtk_afe_pcm_dev_remove,
  1125. };
  1126. module_platform_driver(mtk_afe_pcm_driver);
  1127. MODULE_DESCRIPTION("Mediatek ALSA SoC AFE platform driver");
  1128. MODULE_AUTHOR("Koro Chen <koro.chen@mediatek.com>");
  1129. MODULE_LICENSE("GPL v2");