omap-mcpdm.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568
  1. /*
  2. * omap-mcpdm.c -- OMAP ALSA SoC DAI driver using McPDM port
  3. *
  4. * Copyright (C) 2009 - 2011 Texas Instruments
  5. *
  6. * Author: Misael Lopez Cruz <misael.lopez@ti.com>
  7. * Contact: Jorge Eduardo Candelaria <x0107209@ti.com>
  8. * Margarita Olaya <magi.olaya@ti.com>
  9. * Peter Ujfalusi <peter.ujfalusi@ti.com>
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License
  13. * version 2 as published by the Free Software Foundation.
  14. *
  15. * This program is distributed in the hope that it will be useful, but
  16. * WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  18. * General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  23. * 02110-1301 USA
  24. *
  25. */
  26. #include <linux/init.h>
  27. #include <linux/module.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/err.h>
  31. #include <linux/io.h>
  32. #include <linux/irq.h>
  33. #include <linux/slab.h>
  34. #include <linux/pm_runtime.h>
  35. #include <linux/of_device.h>
  36. #include <sound/core.h>
  37. #include <sound/pcm.h>
  38. #include <sound/pcm_params.h>
  39. #include <sound/soc.h>
  40. #include <sound/dmaengine_pcm.h>
  41. #include <sound/omap-pcm.h>
  42. #include "omap-mcpdm.h"
  43. struct mcpdm_link_config {
  44. u32 link_mask; /* channel mask for the direction */
  45. u32 threshold; /* FIFO threshold */
  46. };
  47. struct omap_mcpdm {
  48. struct device *dev;
  49. unsigned long phys_base;
  50. void __iomem *io_base;
  51. int irq;
  52. struct pm_qos_request pm_qos_req;
  53. int latency[2];
  54. struct mutex mutex;
  55. /* Playback/Capture configuration */
  56. struct mcpdm_link_config config[2];
  57. /* McPDM dn offsets for rx1, and 2 channels */
  58. u32 dn_rx_offset;
  59. /* McPDM needs to be restarted due to runtime reconfiguration */
  60. bool restart;
  61. struct snd_dmaengine_dai_dma_data dma_data[2];
  62. };
  63. /*
  64. * Stream DMA parameters
  65. */
  66. static inline void omap_mcpdm_write(struct omap_mcpdm *mcpdm, u16 reg, u32 val)
  67. {
  68. writel_relaxed(val, mcpdm->io_base + reg);
  69. }
  70. static inline int omap_mcpdm_read(struct omap_mcpdm *mcpdm, u16 reg)
  71. {
  72. return readl_relaxed(mcpdm->io_base + reg);
  73. }
  74. #ifdef DEBUG
  75. static void omap_mcpdm_reg_dump(struct omap_mcpdm *mcpdm)
  76. {
  77. dev_dbg(mcpdm->dev, "***********************\n");
  78. dev_dbg(mcpdm->dev, "IRQSTATUS_RAW: 0x%04x\n",
  79. omap_mcpdm_read(mcpdm, MCPDM_REG_IRQSTATUS_RAW));
  80. dev_dbg(mcpdm->dev, "IRQSTATUS: 0x%04x\n",
  81. omap_mcpdm_read(mcpdm, MCPDM_REG_IRQSTATUS));
  82. dev_dbg(mcpdm->dev, "IRQENABLE_SET: 0x%04x\n",
  83. omap_mcpdm_read(mcpdm, MCPDM_REG_IRQENABLE_SET));
  84. dev_dbg(mcpdm->dev, "IRQENABLE_CLR: 0x%04x\n",
  85. omap_mcpdm_read(mcpdm, MCPDM_REG_IRQENABLE_CLR));
  86. dev_dbg(mcpdm->dev, "IRQWAKE_EN: 0x%04x\n",
  87. omap_mcpdm_read(mcpdm, MCPDM_REG_IRQWAKE_EN));
  88. dev_dbg(mcpdm->dev, "DMAENABLE_SET: 0x%04x\n",
  89. omap_mcpdm_read(mcpdm, MCPDM_REG_DMAENABLE_SET));
  90. dev_dbg(mcpdm->dev, "DMAENABLE_CLR: 0x%04x\n",
  91. omap_mcpdm_read(mcpdm, MCPDM_REG_DMAENABLE_CLR));
  92. dev_dbg(mcpdm->dev, "DMAWAKEEN: 0x%04x\n",
  93. omap_mcpdm_read(mcpdm, MCPDM_REG_DMAWAKEEN));
  94. dev_dbg(mcpdm->dev, "CTRL: 0x%04x\n",
  95. omap_mcpdm_read(mcpdm, MCPDM_REG_CTRL));
  96. dev_dbg(mcpdm->dev, "DN_DATA: 0x%04x\n",
  97. omap_mcpdm_read(mcpdm, MCPDM_REG_DN_DATA));
  98. dev_dbg(mcpdm->dev, "UP_DATA: 0x%04x\n",
  99. omap_mcpdm_read(mcpdm, MCPDM_REG_UP_DATA));
  100. dev_dbg(mcpdm->dev, "FIFO_CTRL_DN: 0x%04x\n",
  101. omap_mcpdm_read(mcpdm, MCPDM_REG_FIFO_CTRL_DN));
  102. dev_dbg(mcpdm->dev, "FIFO_CTRL_UP: 0x%04x\n",
  103. omap_mcpdm_read(mcpdm, MCPDM_REG_FIFO_CTRL_UP));
  104. dev_dbg(mcpdm->dev, "***********************\n");
  105. }
  106. #else
  107. static void omap_mcpdm_reg_dump(struct omap_mcpdm *mcpdm) {}
  108. #endif
  109. /*
  110. * Enables the transfer through the PDM interface to/from the Phoenix
  111. * codec by enabling the corresponding UP or DN channels.
  112. */
  113. static void omap_mcpdm_start(struct omap_mcpdm *mcpdm)
  114. {
  115. u32 ctrl = omap_mcpdm_read(mcpdm, MCPDM_REG_CTRL);
  116. u32 link_mask = mcpdm->config[0].link_mask | mcpdm->config[1].link_mask;
  117. ctrl |= (MCPDM_SW_DN_RST | MCPDM_SW_UP_RST);
  118. omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, ctrl);
  119. ctrl |= link_mask;
  120. omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, ctrl);
  121. ctrl &= ~(MCPDM_SW_DN_RST | MCPDM_SW_UP_RST);
  122. omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, ctrl);
  123. }
  124. /*
  125. * Disables the transfer through the PDM interface to/from the Phoenix
  126. * codec by disabling the corresponding UP or DN channels.
  127. */
  128. static void omap_mcpdm_stop(struct omap_mcpdm *mcpdm)
  129. {
  130. u32 ctrl = omap_mcpdm_read(mcpdm, MCPDM_REG_CTRL);
  131. u32 link_mask = MCPDM_PDM_DN_MASK | MCPDM_PDM_UP_MASK;
  132. ctrl |= (MCPDM_SW_DN_RST | MCPDM_SW_UP_RST);
  133. omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, ctrl);
  134. ctrl &= ~(link_mask);
  135. omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, ctrl);
  136. ctrl &= ~(MCPDM_SW_DN_RST | MCPDM_SW_UP_RST);
  137. omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, ctrl);
  138. }
  139. /*
  140. * Is the physical McPDM interface active.
  141. */
  142. static inline int omap_mcpdm_active(struct omap_mcpdm *mcpdm)
  143. {
  144. return omap_mcpdm_read(mcpdm, MCPDM_REG_CTRL) &
  145. (MCPDM_PDM_DN_MASK | MCPDM_PDM_UP_MASK);
  146. }
  147. /*
  148. * Configures McPDM uplink, and downlink for audio.
  149. * This function should be called before omap_mcpdm_start.
  150. */
  151. static void omap_mcpdm_open_streams(struct omap_mcpdm *mcpdm)
  152. {
  153. omap_mcpdm_write(mcpdm, MCPDM_REG_IRQENABLE_SET,
  154. MCPDM_DN_IRQ_EMPTY | MCPDM_DN_IRQ_FULL |
  155. MCPDM_UP_IRQ_EMPTY | MCPDM_UP_IRQ_FULL);
  156. /* Enable DN RX1/2 offset cancellation feature, if configured */
  157. if (mcpdm->dn_rx_offset) {
  158. u32 dn_offset = mcpdm->dn_rx_offset;
  159. omap_mcpdm_write(mcpdm, MCPDM_REG_DN_OFFSET, dn_offset);
  160. dn_offset |= (MCPDM_DN_OFST_RX1_EN | MCPDM_DN_OFST_RX2_EN);
  161. omap_mcpdm_write(mcpdm, MCPDM_REG_DN_OFFSET, dn_offset);
  162. }
  163. omap_mcpdm_write(mcpdm, MCPDM_REG_FIFO_CTRL_DN,
  164. mcpdm->config[SNDRV_PCM_STREAM_PLAYBACK].threshold);
  165. omap_mcpdm_write(mcpdm, MCPDM_REG_FIFO_CTRL_UP,
  166. mcpdm->config[SNDRV_PCM_STREAM_CAPTURE].threshold);
  167. omap_mcpdm_write(mcpdm, MCPDM_REG_DMAENABLE_SET,
  168. MCPDM_DMA_DN_ENABLE | MCPDM_DMA_UP_ENABLE);
  169. }
  170. /*
  171. * Cleans McPDM uplink, and downlink configuration.
  172. * This function should be called when the stream is closed.
  173. */
  174. static void omap_mcpdm_close_streams(struct omap_mcpdm *mcpdm)
  175. {
  176. /* Disable irq request generation for downlink */
  177. omap_mcpdm_write(mcpdm, MCPDM_REG_IRQENABLE_CLR,
  178. MCPDM_DN_IRQ_EMPTY | MCPDM_DN_IRQ_FULL);
  179. /* Disable DMA request generation for downlink */
  180. omap_mcpdm_write(mcpdm, MCPDM_REG_DMAENABLE_CLR, MCPDM_DMA_DN_ENABLE);
  181. /* Disable irq request generation for uplink */
  182. omap_mcpdm_write(mcpdm, MCPDM_REG_IRQENABLE_CLR,
  183. MCPDM_UP_IRQ_EMPTY | MCPDM_UP_IRQ_FULL);
  184. /* Disable DMA request generation for uplink */
  185. omap_mcpdm_write(mcpdm, MCPDM_REG_DMAENABLE_CLR, MCPDM_DMA_UP_ENABLE);
  186. /* Disable RX1/2 offset cancellation */
  187. if (mcpdm->dn_rx_offset)
  188. omap_mcpdm_write(mcpdm, MCPDM_REG_DN_OFFSET, 0);
  189. }
  190. static irqreturn_t omap_mcpdm_irq_handler(int irq, void *dev_id)
  191. {
  192. struct omap_mcpdm *mcpdm = dev_id;
  193. int irq_status;
  194. irq_status = omap_mcpdm_read(mcpdm, MCPDM_REG_IRQSTATUS);
  195. /* Acknowledge irq event */
  196. omap_mcpdm_write(mcpdm, MCPDM_REG_IRQSTATUS, irq_status);
  197. if (irq_status & MCPDM_DN_IRQ_FULL)
  198. dev_dbg(mcpdm->dev, "DN (playback) FIFO Full\n");
  199. if (irq_status & MCPDM_DN_IRQ_EMPTY)
  200. dev_dbg(mcpdm->dev, "DN (playback) FIFO Empty\n");
  201. if (irq_status & MCPDM_DN_IRQ)
  202. dev_dbg(mcpdm->dev, "DN (playback) write request\n");
  203. if (irq_status & MCPDM_UP_IRQ_FULL)
  204. dev_dbg(mcpdm->dev, "UP (capture) FIFO Full\n");
  205. if (irq_status & MCPDM_UP_IRQ_EMPTY)
  206. dev_dbg(mcpdm->dev, "UP (capture) FIFO Empty\n");
  207. if (irq_status & MCPDM_UP_IRQ)
  208. dev_dbg(mcpdm->dev, "UP (capture) write request\n");
  209. return IRQ_HANDLED;
  210. }
  211. static int omap_mcpdm_dai_startup(struct snd_pcm_substream *substream,
  212. struct snd_soc_dai *dai)
  213. {
  214. struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(dai);
  215. mutex_lock(&mcpdm->mutex);
  216. if (!dai->active) {
  217. u32 ctrl = omap_mcpdm_read(mcpdm, MCPDM_REG_CTRL);
  218. omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, ctrl | MCPDM_WD_EN);
  219. omap_mcpdm_open_streams(mcpdm);
  220. }
  221. mutex_unlock(&mcpdm->mutex);
  222. return 0;
  223. }
  224. static void omap_mcpdm_dai_shutdown(struct snd_pcm_substream *substream,
  225. struct snd_soc_dai *dai)
  226. {
  227. struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(dai);
  228. int tx = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  229. int stream1 = tx ? SNDRV_PCM_STREAM_PLAYBACK : SNDRV_PCM_STREAM_CAPTURE;
  230. int stream2 = tx ? SNDRV_PCM_STREAM_CAPTURE : SNDRV_PCM_STREAM_PLAYBACK;
  231. mutex_lock(&mcpdm->mutex);
  232. if (!dai->active) {
  233. if (omap_mcpdm_active(mcpdm)) {
  234. omap_mcpdm_stop(mcpdm);
  235. omap_mcpdm_close_streams(mcpdm);
  236. mcpdm->config[0].link_mask = 0;
  237. mcpdm->config[1].link_mask = 0;
  238. }
  239. }
  240. if (mcpdm->latency[stream2])
  241. pm_qos_update_request(&mcpdm->pm_qos_req,
  242. mcpdm->latency[stream2]);
  243. else if (mcpdm->latency[stream1])
  244. pm_qos_remove_request(&mcpdm->pm_qos_req);
  245. mcpdm->latency[stream1] = 0;
  246. mutex_unlock(&mcpdm->mutex);
  247. }
  248. static int omap_mcpdm_dai_hw_params(struct snd_pcm_substream *substream,
  249. struct snd_pcm_hw_params *params,
  250. struct snd_soc_dai *dai)
  251. {
  252. struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(dai);
  253. int stream = substream->stream;
  254. struct snd_dmaengine_dai_dma_data *dma_data;
  255. u32 threshold;
  256. int channels, latency;
  257. int link_mask = 0;
  258. channels = params_channels(params);
  259. switch (channels) {
  260. case 5:
  261. if (stream == SNDRV_PCM_STREAM_CAPTURE)
  262. /* up to 3 channels for capture */
  263. return -EINVAL;
  264. link_mask |= 1 << 4;
  265. case 4:
  266. if (stream == SNDRV_PCM_STREAM_CAPTURE)
  267. /* up to 3 channels for capture */
  268. return -EINVAL;
  269. link_mask |= 1 << 3;
  270. case 3:
  271. link_mask |= 1 << 2;
  272. case 2:
  273. link_mask |= 1 << 1;
  274. case 1:
  275. link_mask |= 1 << 0;
  276. break;
  277. default:
  278. /* unsupported number of channels */
  279. return -EINVAL;
  280. }
  281. dma_data = snd_soc_dai_get_dma_data(dai, substream);
  282. threshold = mcpdm->config[stream].threshold;
  283. /* Configure McPDM channels, and DMA packet size */
  284. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  285. link_mask <<= 3;
  286. /* If capture is not running assume a stereo stream to come */
  287. if (!mcpdm->config[!stream].link_mask)
  288. mcpdm->config[!stream].link_mask = 0x3;
  289. dma_data->maxburst =
  290. (MCPDM_DN_THRES_MAX - threshold) * channels;
  291. latency = threshold;
  292. } else {
  293. /* If playback is not running assume a stereo stream to come */
  294. if (!mcpdm->config[!stream].link_mask)
  295. mcpdm->config[!stream].link_mask = (0x3 << 3);
  296. dma_data->maxburst = threshold * channels;
  297. latency = (MCPDM_DN_THRES_MAX - threshold);
  298. }
  299. /*
  300. * The DMA must act to a DMA request within latency time (usec) to avoid
  301. * under/overflow
  302. */
  303. mcpdm->latency[stream] = latency * USEC_PER_SEC / params_rate(params);
  304. if (!mcpdm->latency[stream])
  305. mcpdm->latency[stream] = 10;
  306. /* Check if we need to restart McPDM with this stream */
  307. if (mcpdm->config[stream].link_mask &&
  308. mcpdm->config[stream].link_mask != link_mask)
  309. mcpdm->restart = true;
  310. mcpdm->config[stream].link_mask = link_mask;
  311. return 0;
  312. }
  313. static int omap_mcpdm_prepare(struct snd_pcm_substream *substream,
  314. struct snd_soc_dai *dai)
  315. {
  316. struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(dai);
  317. struct pm_qos_request *pm_qos_req = &mcpdm->pm_qos_req;
  318. int tx = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  319. int stream1 = tx ? SNDRV_PCM_STREAM_PLAYBACK : SNDRV_PCM_STREAM_CAPTURE;
  320. int stream2 = tx ? SNDRV_PCM_STREAM_CAPTURE : SNDRV_PCM_STREAM_PLAYBACK;
  321. int latency = mcpdm->latency[stream2];
  322. /* Prevent omap hardware from hitting off between FIFO fills */
  323. if (!latency || mcpdm->latency[stream1] < latency)
  324. latency = mcpdm->latency[stream1];
  325. if (pm_qos_request_active(pm_qos_req))
  326. pm_qos_update_request(pm_qos_req, latency);
  327. else if (latency)
  328. pm_qos_add_request(pm_qos_req, PM_QOS_CPU_DMA_LATENCY, latency);
  329. if (!omap_mcpdm_active(mcpdm)) {
  330. omap_mcpdm_start(mcpdm);
  331. omap_mcpdm_reg_dump(mcpdm);
  332. } else if (mcpdm->restart) {
  333. omap_mcpdm_stop(mcpdm);
  334. omap_mcpdm_start(mcpdm);
  335. mcpdm->restart = false;
  336. omap_mcpdm_reg_dump(mcpdm);
  337. }
  338. return 0;
  339. }
  340. static const struct snd_soc_dai_ops omap_mcpdm_dai_ops = {
  341. .startup = omap_mcpdm_dai_startup,
  342. .shutdown = omap_mcpdm_dai_shutdown,
  343. .hw_params = omap_mcpdm_dai_hw_params,
  344. .prepare = omap_mcpdm_prepare,
  345. };
  346. static int omap_mcpdm_probe(struct snd_soc_dai *dai)
  347. {
  348. struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(dai);
  349. int ret;
  350. pm_runtime_enable(mcpdm->dev);
  351. /* Disable lines while request is ongoing */
  352. pm_runtime_get_sync(mcpdm->dev);
  353. omap_mcpdm_write(mcpdm, MCPDM_REG_CTRL, 0x00);
  354. ret = request_irq(mcpdm->irq, omap_mcpdm_irq_handler, 0, "McPDM",
  355. (void *)mcpdm);
  356. pm_runtime_put_sync(mcpdm->dev);
  357. if (ret) {
  358. dev_err(mcpdm->dev, "Request for IRQ failed\n");
  359. pm_runtime_disable(mcpdm->dev);
  360. }
  361. /* Configure McPDM threshold values */
  362. mcpdm->config[SNDRV_PCM_STREAM_PLAYBACK].threshold = 2;
  363. mcpdm->config[SNDRV_PCM_STREAM_CAPTURE].threshold =
  364. MCPDM_UP_THRES_MAX - 3;
  365. snd_soc_dai_init_dma_data(dai,
  366. &mcpdm->dma_data[SNDRV_PCM_STREAM_PLAYBACK],
  367. &mcpdm->dma_data[SNDRV_PCM_STREAM_CAPTURE]);
  368. return ret;
  369. }
  370. static int omap_mcpdm_remove(struct snd_soc_dai *dai)
  371. {
  372. struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(dai);
  373. free_irq(mcpdm->irq, (void *)mcpdm);
  374. pm_runtime_disable(mcpdm->dev);
  375. if (pm_qos_request_active(&mcpdm->pm_qos_req))
  376. pm_qos_remove_request(&mcpdm->pm_qos_req);
  377. return 0;
  378. }
  379. #define OMAP_MCPDM_RATES (SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000)
  380. #define OMAP_MCPDM_FORMATS SNDRV_PCM_FMTBIT_S32_LE
  381. static struct snd_soc_dai_driver omap_mcpdm_dai = {
  382. .probe = omap_mcpdm_probe,
  383. .remove = omap_mcpdm_remove,
  384. .probe_order = SND_SOC_COMP_ORDER_LATE,
  385. .remove_order = SND_SOC_COMP_ORDER_EARLY,
  386. .playback = {
  387. .channels_min = 1,
  388. .channels_max = 5,
  389. .rates = OMAP_MCPDM_RATES,
  390. .formats = OMAP_MCPDM_FORMATS,
  391. .sig_bits = 24,
  392. },
  393. .capture = {
  394. .channels_min = 1,
  395. .channels_max = 3,
  396. .rates = OMAP_MCPDM_RATES,
  397. .formats = OMAP_MCPDM_FORMATS,
  398. .sig_bits = 24,
  399. },
  400. .ops = &omap_mcpdm_dai_ops,
  401. };
  402. static const struct snd_soc_component_driver omap_mcpdm_component = {
  403. .name = "omap-mcpdm",
  404. };
  405. void omap_mcpdm_configure_dn_offsets(struct snd_soc_pcm_runtime *rtd,
  406. u8 rx1, u8 rx2)
  407. {
  408. struct omap_mcpdm *mcpdm = snd_soc_dai_get_drvdata(rtd->cpu_dai);
  409. mcpdm->dn_rx_offset = MCPDM_DNOFST_RX1(rx1) | MCPDM_DNOFST_RX2(rx2);
  410. }
  411. EXPORT_SYMBOL_GPL(omap_mcpdm_configure_dn_offsets);
  412. static int asoc_mcpdm_probe(struct platform_device *pdev)
  413. {
  414. struct omap_mcpdm *mcpdm;
  415. struct resource *res;
  416. int ret;
  417. mcpdm = devm_kzalloc(&pdev->dev, sizeof(struct omap_mcpdm), GFP_KERNEL);
  418. if (!mcpdm)
  419. return -ENOMEM;
  420. platform_set_drvdata(pdev, mcpdm);
  421. mutex_init(&mcpdm->mutex);
  422. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dma");
  423. if (res == NULL)
  424. return -ENOMEM;
  425. mcpdm->dma_data[0].addr = res->start + MCPDM_REG_DN_DATA;
  426. mcpdm->dma_data[1].addr = res->start + MCPDM_REG_UP_DATA;
  427. mcpdm->dma_data[0].filter_data = "dn_link";
  428. mcpdm->dma_data[1].filter_data = "up_link";
  429. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
  430. mcpdm->io_base = devm_ioremap_resource(&pdev->dev, res);
  431. if (IS_ERR(mcpdm->io_base))
  432. return PTR_ERR(mcpdm->io_base);
  433. mcpdm->irq = platform_get_irq(pdev, 0);
  434. if (mcpdm->irq < 0)
  435. return mcpdm->irq;
  436. mcpdm->dev = &pdev->dev;
  437. ret = devm_snd_soc_register_component(&pdev->dev,
  438. &omap_mcpdm_component,
  439. &omap_mcpdm_dai, 1);
  440. if (ret)
  441. return ret;
  442. return omap_pcm_platform_register(&pdev->dev);
  443. }
  444. static const struct of_device_id omap_mcpdm_of_match[] = {
  445. { .compatible = "ti,omap4-mcpdm", },
  446. { }
  447. };
  448. MODULE_DEVICE_TABLE(of, omap_mcpdm_of_match);
  449. static struct platform_driver asoc_mcpdm_driver = {
  450. .driver = {
  451. .name = "omap-mcpdm",
  452. .of_match_table = omap_mcpdm_of_match,
  453. },
  454. .probe = asoc_mcpdm_probe,
  455. };
  456. module_platform_driver(asoc_mcpdm_driver);
  457. MODULE_ALIAS("platform:omap-mcpdm");
  458. MODULE_AUTHOR("Misael Lopez Cruz <misael.lopez@ti.com>");
  459. MODULE_DESCRIPTION("OMAP PDM SoC Interface");
  460. MODULE_LICENSE("GPL");