tegra20_spdif.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470
  1. /*
  2. * tegra20_spdif.h - Definitions for Tegra20 SPDIF driver
  3. *
  4. * Author: Stephen Warren <swarren@nvidia.com>
  5. * Copyright (C) 2011 - NVIDIA, Inc.
  6. *
  7. * Based on code copyright/by:
  8. * Copyright (c) 2008-2009, NVIDIA Corporation
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License
  12. * version 2 as published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but
  15. * WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  17. * General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  22. * 02110-1301 USA
  23. *
  24. */
  25. #ifndef __TEGRA20_SPDIF_H__
  26. #define __TEGRA20_SPDIF_H__
  27. #include "tegra_pcm.h"
  28. /* Offsets from TEGRA20_SPDIF_BASE */
  29. #define TEGRA20_SPDIF_CTRL 0x0
  30. #define TEGRA20_SPDIF_STATUS 0x4
  31. #define TEGRA20_SPDIF_STROBE_CTRL 0x8
  32. #define TEGRA20_SPDIF_DATA_FIFO_CSR 0x0C
  33. #define TEGRA20_SPDIF_DATA_OUT 0x40
  34. #define TEGRA20_SPDIF_DATA_IN 0x80
  35. #define TEGRA20_SPDIF_CH_STA_RX_A 0x100
  36. #define TEGRA20_SPDIF_CH_STA_RX_B 0x104
  37. #define TEGRA20_SPDIF_CH_STA_RX_C 0x108
  38. #define TEGRA20_SPDIF_CH_STA_RX_D 0x10C
  39. #define TEGRA20_SPDIF_CH_STA_RX_E 0x110
  40. #define TEGRA20_SPDIF_CH_STA_RX_F 0x114
  41. #define TEGRA20_SPDIF_CH_STA_TX_A 0x140
  42. #define TEGRA20_SPDIF_CH_STA_TX_B 0x144
  43. #define TEGRA20_SPDIF_CH_STA_TX_C 0x148
  44. #define TEGRA20_SPDIF_CH_STA_TX_D 0x14C
  45. #define TEGRA20_SPDIF_CH_STA_TX_E 0x150
  46. #define TEGRA20_SPDIF_CH_STA_TX_F 0x154
  47. #define TEGRA20_SPDIF_USR_STA_RX_A 0x180
  48. #define TEGRA20_SPDIF_USR_DAT_TX_A 0x1C0
  49. /* Fields in TEGRA20_SPDIF_CTRL */
  50. /* Start capturing from 0=right, 1=left channel */
  51. #define TEGRA20_SPDIF_CTRL_CAP_LC (1 << 30)
  52. /* SPDIF receiver(RX) enable */
  53. #define TEGRA20_SPDIF_CTRL_RX_EN (1 << 29)
  54. /* SPDIF Transmitter(TX) enable */
  55. #define TEGRA20_SPDIF_CTRL_TX_EN (1 << 28)
  56. /* Transmit Channel status */
  57. #define TEGRA20_SPDIF_CTRL_TC_EN (1 << 27)
  58. /* Transmit user Data */
  59. #define TEGRA20_SPDIF_CTRL_TU_EN (1 << 26)
  60. /* Interrupt on transmit error */
  61. #define TEGRA20_SPDIF_CTRL_IE_TXE (1 << 25)
  62. /* Interrupt on receive error */
  63. #define TEGRA20_SPDIF_CTRL_IE_RXE (1 << 24)
  64. /* Interrupt on invalid preamble */
  65. #define TEGRA20_SPDIF_CTRL_IE_P (1 << 23)
  66. /* Interrupt on "B" preamble */
  67. #define TEGRA20_SPDIF_CTRL_IE_B (1 << 22)
  68. /* Interrupt when block of channel status received */
  69. #define TEGRA20_SPDIF_CTRL_IE_C (1 << 21)
  70. /* Interrupt when a valid information unit (IU) is received */
  71. #define TEGRA20_SPDIF_CTRL_IE_U (1 << 20)
  72. /* Interrupt when RX user FIFO attention level is reached */
  73. #define TEGRA20_SPDIF_CTRL_QE_RU (1 << 19)
  74. /* Interrupt when TX user FIFO attention level is reached */
  75. #define TEGRA20_SPDIF_CTRL_QE_TU (1 << 18)
  76. /* Interrupt when RX data FIFO attention level is reached */
  77. #define TEGRA20_SPDIF_CTRL_QE_RX (1 << 17)
  78. /* Interrupt when TX data FIFO attention level is reached */
  79. #define TEGRA20_SPDIF_CTRL_QE_TX (1 << 16)
  80. /* Loopback test mode enable */
  81. #define TEGRA20_SPDIF_CTRL_LBK_EN (1 << 15)
  82. /*
  83. * Pack data mode:
  84. * 0 = Single data (16 bit needs to be padded to match the
  85. * interface data bit size).
  86. * 1 = Packeted left/right channel data into a single word.
  87. */
  88. #define TEGRA20_SPDIF_CTRL_PACK (1 << 14)
  89. /*
  90. * 00 = 16bit data
  91. * 01 = 20bit data
  92. * 10 = 24bit data
  93. * 11 = raw data
  94. */
  95. #define TEGRA20_SPDIF_BIT_MODE_16BIT 0
  96. #define TEGRA20_SPDIF_BIT_MODE_20BIT 1
  97. #define TEGRA20_SPDIF_BIT_MODE_24BIT 2
  98. #define TEGRA20_SPDIF_BIT_MODE_RAW 3
  99. #define TEGRA20_SPDIF_CTRL_BIT_MODE_SHIFT 12
  100. #define TEGRA20_SPDIF_CTRL_BIT_MODE_MASK (3 << TEGRA20_SPDIF_CTRL_BIT_MODE_SHIFT)
  101. #define TEGRA20_SPDIF_CTRL_BIT_MODE_16BIT (TEGRA20_SPDIF_BIT_MODE_16BIT << TEGRA20_SPDIF_CTRL_BIT_MODE_SHIFT)
  102. #define TEGRA20_SPDIF_CTRL_BIT_MODE_20BIT (TEGRA20_SPDIF_BIT_MODE_20BIT << TEGRA20_SPDIF_CTRL_BIT_MODE_SHIFT)
  103. #define TEGRA20_SPDIF_CTRL_BIT_MODE_24BIT (TEGRA20_SPDIF_BIT_MODE_24BIT << TEGRA20_SPDIF_CTRL_BIT_MODE_SHIFT)
  104. #define TEGRA20_SPDIF_CTRL_BIT_MODE_RAW (TEGRA20_SPDIF_BIT_MODE_RAW << TEGRA20_SPDIF_CTRL_BIT_MODE_SHIFT)
  105. /* Fields in TEGRA20_SPDIF_STATUS */
  106. /*
  107. * Note: IS_P, IS_B, IS_C, and IS_U are sticky bits. Software must
  108. * write a 1 to the corresponding bit location to clear the status.
  109. */
  110. /*
  111. * Receiver(RX) shifter is busy receiving data.
  112. * This bit is asserted when the receiver first locked onto the
  113. * preamble of the data stream after RX_EN is asserted. This bit is
  114. * deasserted when either,
  115. * (a) the end of a frame is reached after RX_EN is deeasserted, or
  116. * (b) the SPDIF data stream becomes inactive.
  117. */
  118. #define TEGRA20_SPDIF_STATUS_RX_BSY (1 << 29)
  119. /*
  120. * Transmitter(TX) shifter is busy transmitting data.
  121. * This bit is asserted when TX_EN is asserted.
  122. * This bit is deasserted when the end of a frame is reached after
  123. * TX_EN is deasserted.
  124. */
  125. #define TEGRA20_SPDIF_STATUS_TX_BSY (1 << 28)
  126. /*
  127. * TX is busy shifting out channel status.
  128. * This bit is asserted when both TX_EN and TC_EN are asserted and
  129. * data from CH_STA_TX_A register is loaded into the internal shifter.
  130. * This bit is deasserted when either,
  131. * (a) the end of a frame is reached after TX_EN is deasserted, or
  132. * (b) CH_STA_TX_F register is loaded into the internal shifter.
  133. */
  134. #define TEGRA20_SPDIF_STATUS_TC_BSY (1 << 27)
  135. /*
  136. * TX User data FIFO busy.
  137. * This bit is asserted when TX_EN and TXU_EN are asserted and
  138. * there's data in the TX user FIFO. This bit is deassert when either,
  139. * (a) the end of a frame is reached after TX_EN is deasserted, or
  140. * (b) there's no data left in the TX user FIFO.
  141. */
  142. #define TEGRA20_SPDIF_STATUS_TU_BSY (1 << 26)
  143. /* TX FIFO Underrun error status */
  144. #define TEGRA20_SPDIF_STATUS_TX_ERR (1 << 25)
  145. /* RX FIFO Overrun error status */
  146. #define TEGRA20_SPDIF_STATUS_RX_ERR (1 << 24)
  147. /* Preamble status: 0=Preamble OK, 1=bad/missing preamble */
  148. #define TEGRA20_SPDIF_STATUS_IS_P (1 << 23)
  149. /* B-preamble detection status: 0=not detected, 1=B-preamble detected */
  150. #define TEGRA20_SPDIF_STATUS_IS_B (1 << 22)
  151. /*
  152. * RX channel block data receive status:
  153. * 0=entire block not recieved yet.
  154. * 1=received entire block of channel status,
  155. */
  156. #define TEGRA20_SPDIF_STATUS_IS_C (1 << 21)
  157. /* RX User Data Valid flag: 1=valid IU detected, 0 = no IU detected. */
  158. #define TEGRA20_SPDIF_STATUS_IS_U (1 << 20)
  159. /*
  160. * RX User FIFO Status:
  161. * 1=attention level reached, 0=attention level not reached.
  162. */
  163. #define TEGRA20_SPDIF_STATUS_QS_RU (1 << 19)
  164. /*
  165. * TX User FIFO Status:
  166. * 1=attention level reached, 0=attention level not reached.
  167. */
  168. #define TEGRA20_SPDIF_STATUS_QS_TU (1 << 18)
  169. /*
  170. * RX Data FIFO Status:
  171. * 1=attention level reached, 0=attention level not reached.
  172. */
  173. #define TEGRA20_SPDIF_STATUS_QS_RX (1 << 17)
  174. /*
  175. * TX Data FIFO Status:
  176. * 1=attention level reached, 0=attention level not reached.
  177. */
  178. #define TEGRA20_SPDIF_STATUS_QS_TX (1 << 16)
  179. /* Fields in TEGRA20_SPDIF_STROBE_CTRL */
  180. /*
  181. * Indicates the approximate number of detected SPDIFIN clocks within a
  182. * bi-phase period.
  183. */
  184. #define TEGRA20_SPDIF_STROBE_CTRL_PERIOD_SHIFT 16
  185. #define TEGRA20_SPDIF_STROBE_CTRL_PERIOD_MASK (0xff << TEGRA20_SPDIF_STROBE_CTRL_PERIOD_SHIFT)
  186. /* Data strobe mode: 0=Auto-locked 1=Manual locked */
  187. #define TEGRA20_SPDIF_STROBE_CTRL_STROBE (1 << 15)
  188. /*
  189. * Manual data strobe time within the bi-phase clock period (in terms of
  190. * the number of over-sampling clocks).
  191. */
  192. #define TEGRA20_SPDIF_STROBE_CTRL_DATA_STROBES_SHIFT 8
  193. #define TEGRA20_SPDIF_STROBE_CTRL_DATA_STROBES_MASK (0x1f << TEGRA20_SPDIF_STROBE_CTRL_DATA_STROBES_SHIFT)
  194. /*
  195. * Manual SPDIFIN bi-phase clock period (in terms of the number of
  196. * over-sampling clocks).
  197. */
  198. #define TEGRA20_SPDIF_STROBE_CTRL_CLOCK_PERIOD_SHIFT 0
  199. #define TEGRA20_SPDIF_STROBE_CTRL_CLOCK_PERIOD_MASK (0x3f << TEGRA20_SPDIF_STROBE_CTRL_CLOCK_PERIOD_SHIFT)
  200. /* Fields in SPDIF_DATA_FIFO_CSR */
  201. /* Clear Receiver User FIFO (RX USR.FIFO) */
  202. #define TEGRA20_SPDIF_DATA_FIFO_CSR_RU_CLR (1 << 31)
  203. #define TEGRA20_SPDIF_FIFO_ATN_LVL_U_ONE_SLOT 0
  204. #define TEGRA20_SPDIF_FIFO_ATN_LVL_U_TWO_SLOTS 1
  205. #define TEGRA20_SPDIF_FIFO_ATN_LVL_U_THREE_SLOTS 2
  206. #define TEGRA20_SPDIF_FIFO_ATN_LVL_U_FOUR_SLOTS 3
  207. /* RU FIFO attention level */
  208. #define TEGRA20_SPDIF_DATA_FIFO_CSR_RU_ATN_LVL_SHIFT 29
  209. #define TEGRA20_SPDIF_DATA_FIFO_CSR_RU_ATN_LVL_MASK \
  210. (0x3 << TEGRA20_SPDIF_DATA_FIFO_CSR_RU_ATN_LVL_SHIFT)
  211. #define TEGRA20_SPDIF_DATA_FIFO_CSR_RU_ATN_LVL_RU1_WORD_FULL \
  212. (TEGRA20_SPDIF_FIFO_ATN_LVL_U_ONE_SLOT << TEGRA20_SPDIF_DATA_FIFO_CSR_RU_ATN_LVL_SHIFT)
  213. #define TEGRA20_SPDIF_DATA_FIFO_CSR_RU_ATN_LVL_RU2_WORD_FULL \
  214. (TEGRA20_SPDIF_FIFO_ATN_LVL_U_TWO_SLOTS << TEGRA20_SPDIF_DATA_FIFO_CSR_RU_ATN_LVL_SHIFT)
  215. #define TEGRA20_SPDIF_DATA_FIFO_CSR_RU_ATN_LVL_RU3_WORD_FULL \
  216. (TEGRA20_SPDIF_FIFO_ATN_LVL_U_THREE_SLOTS << TEGRA20_SPDIF_DATA_FIFO_CSR_RU_ATN_LVL_SHIFT)
  217. #define TEGRA20_SPDIF_DATA_FIFO_CSR_RU_ATN_LVL_RU4_WORD_FULL \
  218. (TEGRA20_SPDIF_FIFO_ATN_LVL_U_FOUR_SLOTS << TEGRA20_SPDIF_DATA_FIFO_CSR_RU_ATN_LVL_SHIFT)
  219. /* Number of RX USR.FIFO levels with valid data. */
  220. #define TEGRA20_SPDIF_DATA_FIFO_CSR_RU_FULL_COUNT_SHIFT 24
  221. #define TEGRA20_SPDIF_DATA_FIFO_CSR_RU_FULL_COUNT_MASK (0x1f << TEGRA20_SPDIF_DATA_FIFO_CSR_RU_FULL_COUNT_SHIFT)
  222. /* Clear Transmitter User FIFO (TX USR.FIFO) */
  223. #define TEGRA20_SPDIF_DATA_FIFO_CSR_TU_CLR (1 << 23)
  224. /* TU FIFO attention level */
  225. #define TEGRA20_SPDIF_DATA_FIFO_CSR_TU_ATN_LVL_SHIFT 21
  226. #define TEGRA20_SPDIF_DATA_FIFO_CSR_TU_ATN_LVL_MASK \
  227. (0x3 << TEGRA20_SPDIF_DATA_FIFO_CSR_TU_ATN_LVL_SHIFT)
  228. #define TEGRA20_SPDIF_DATA_FIFO_CSR_TU_ATN_LVL_TU1_WORD_FULL \
  229. (TEGRA20_SPDIF_FIFO_ATN_LVL_U_ONE_SLOT << TEGRA20_SPDIF_DATA_FIFO_CSR_TU_ATN_LVL_SHIFT)
  230. #define TEGRA20_SPDIF_DATA_FIFO_CSR_TU_ATN_LVL_TU2_WORD_FULL \
  231. (TEGRA20_SPDIF_FIFO_ATN_LVL_U_TWO_SLOTS << TEGRA20_SPDIF_DATA_FIFO_CSR_TU_ATN_LVL_SHIFT)
  232. #define TEGRA20_SPDIF_DATA_FIFO_CSR_TU_ATN_LVL_TU3_WORD_FULL \
  233. (TEGRA20_SPDIF_FIFO_ATN_LVL_U_THREE_SLOTS << TEGRA20_SPDIF_DATA_FIFO_CSR_TU_ATN_LVL_SHIFT)
  234. #define TEGRA20_SPDIF_DATA_FIFO_CSR_TU_ATN_LVL_TU4_WORD_FULL \
  235. (TEGRA20_SPDIF_FIFO_ATN_LVL_U_FOUR_SLOTS << TEGRA20_SPDIF_DATA_FIFO_CSR_TU_ATN_LVL_SHIFT)
  236. /* Number of TX USR.FIFO levels that could be filled. */
  237. #define TEGRA20_SPDIF_DATA_FIFO_CSR_TU_EMPTY_COUNT_SHIFT 16
  238. #define TEGRA20_SPDIF_DATA_FIFO_CSR_TU_EMPTY_COUNT_MASK (0x1f << SPDIF_DATA_FIFO_CSR_TU_EMPTY_COUNT_SHIFT)
  239. /* Clear Receiver Data FIFO (RX DATA.FIFO) */
  240. #define TEGRA20_SPDIF_DATA_FIFO_CSR_RX_CLR (1 << 15)
  241. #define TEGRA20_SPDIF_FIFO_ATN_LVL_D_ONE_SLOT 0
  242. #define TEGRA20_SPDIF_FIFO_ATN_LVL_D_FOUR_SLOTS 1
  243. #define TEGRA20_SPDIF_FIFO_ATN_LVL_D_EIGHT_SLOTS 2
  244. #define TEGRA20_SPDIF_FIFO_ATN_LVL_D_TWELVE_SLOTS 3
  245. /* RU FIFO attention level */
  246. #define TEGRA20_SPDIF_DATA_FIFO_CSR_RX_ATN_LVL_SHIFT 13
  247. #define TEGRA20_SPDIF_DATA_FIFO_CSR_RX_ATN_LVL_MASK \
  248. (0x3 << TEGRA20_SPDIF_DATA_FIFO_CSR_RX_ATN_LVL_SHIFT)
  249. #define TEGRA20_SPDIF_DATA_FIFO_CSR_RX_ATN_LVL_RU1_WORD_FULL \
  250. (TEGRA20_SPDIF_FIFO_ATN_LVL_D_ONE_SLOT << TEGRA20_SPDIF_DATA_FIFO_CSR_RX_ATN_LVL_SHIFT)
  251. #define TEGRA20_SPDIF_DATA_FIFO_CSR_RX_ATN_LVL_RU4_WORD_FULL \
  252. (TEGRA20_SPDIF_FIFO_ATN_LVL_D_FOUR_SLOTS << TEGRA20_SPDIF_DATA_FIFO_CSR_RX_ATN_LVL_SHIFT)
  253. #define TEGRA20_SPDIF_DATA_FIFO_CSR_RX_ATN_LVL_RU8_WORD_FULL \
  254. (TEGRA20_SPDIF_FIFO_ATN_LVL_D_EIGHT_SLOTS << TEGRA20_SPDIF_DATA_FIFO_CSR_RX_ATN_LVL_SHIFT)
  255. #define TEGRA20_SPDIF_DATA_FIFO_CSR_RX_ATN_LVL_RU12_WORD_FULL \
  256. (TEGRA20_SPDIF_FIFO_ATN_LVL_D_TWELVE_SLOTS << TEGRA20_SPDIF_DATA_FIFO_CSR_RX_ATN_LVL_SHIFT)
  257. /* Number of RX DATA.FIFO levels with valid data. */
  258. #define TEGRA20_SPDIF_DATA_FIFO_CSR_RX_FULL_COUNT_SHIFT 8
  259. #define TEGRA20_SPDIF_DATA_FIFO_CSR_RX_FULL_COUNT_MASK (0x1f << TEGRA20_SPDIF_DATA_FIFO_CSR_RX_FULL_COUNT_SHIFT)
  260. /* Clear Transmitter Data FIFO (TX DATA.FIFO) */
  261. #define TEGRA20_SPDIF_DATA_FIFO_CSR_TX_CLR (1 << 7)
  262. /* TU FIFO attention level */
  263. #define TEGRA20_SPDIF_DATA_FIFO_CSR_TX_ATN_LVL_SHIFT 5
  264. #define TEGRA20_SPDIF_DATA_FIFO_CSR_TX_ATN_LVL_MASK \
  265. (0x3 << TEGRA20_SPDIF_DATA_FIFO_CSR_TX_ATN_LVL_SHIFT)
  266. #define TEGRA20_SPDIF_DATA_FIFO_CSR_TX_ATN_LVL_TU1_WORD_FULL \
  267. (TEGRA20_SPDIF_FIFO_ATN_LVL_D_ONE_SLOT << TEGRA20_SPDIF_DATA_FIFO_CSR_TX_ATN_LVL_SHIFT)
  268. #define TEGRA20_SPDIF_DATA_FIFO_CSR_TX_ATN_LVL_TU4_WORD_FULL \
  269. (TEGRA20_SPDIF_FIFO_ATN_LVL_D_FOUR_SLOTS << TEGRA20_SPDIF_DATA_FIFO_CSR_TX_ATN_LVL_SHIFT)
  270. #define TEGRA20_SPDIF_DATA_FIFO_CSR_TX_ATN_LVL_TU8_WORD_FULL \
  271. (TEGRA20_SPDIF_FIFO_ATN_LVL_D_EIGHT_SLOTS << TEGRA20_SPDIF_DATA_FIFO_CSR_TX_ATN_LVL_SHIFT)
  272. #define TEGRA20_SPDIF_DATA_FIFO_CSR_TX_ATN_LVL_TU12_WORD_FULL \
  273. (TEGRA20_SPDIF_FIFO_ATN_LVL_D_TWELVE_SLOTS << TEGRA20_SPDIF_DATA_FIFO_CSR_TX_ATN_LVL_SHIFT)
  274. /* Number of TX DATA.FIFO levels that could be filled. */
  275. #define TEGRA20_SPDIF_DATA_FIFO_CSR_TX_EMPTY_COUNT_SHIFT 0
  276. #define TEGRA20_SPDIF_DATA_FIFO_CSR_TX_EMPTY_COUNT_MASK (0x1f << SPDIF_DATA_FIFO_CSR_TX_EMPTY_COUNT_SHIFT)
  277. /* Fields in TEGRA20_SPDIF_DATA_OUT */
  278. /*
  279. * This register has 5 different formats:
  280. * 16-bit (BIT_MODE=00, PACK=0)
  281. * 20-bit (BIT_MODE=01, PACK=0)
  282. * 24-bit (BIT_MODE=10, PACK=0)
  283. * raw (BIT_MODE=11, PACK=0)
  284. * 16-bit packed (BIT_MODE=00, PACK=1)
  285. */
  286. #define TEGRA20_SPDIF_DATA_OUT_DATA_16_SHIFT 0
  287. #define TEGRA20_SPDIF_DATA_OUT_DATA_16_MASK (0xffff << TEGRA20_SPDIF_DATA_OUT_DATA_16_SHIFT)
  288. #define TEGRA20_SPDIF_DATA_OUT_DATA_20_SHIFT 0
  289. #define TEGRA20_SPDIF_DATA_OUT_DATA_20_MASK (0xfffff << TEGRA20_SPDIF_DATA_OUT_DATA_20_SHIFT)
  290. #define TEGRA20_SPDIF_DATA_OUT_DATA_24_SHIFT 0
  291. #define TEGRA20_SPDIF_DATA_OUT_DATA_24_MASK (0xffffff << TEGRA20_SPDIF_DATA_OUT_DATA_24_SHIFT)
  292. #define TEGRA20_SPDIF_DATA_OUT_DATA_RAW_P (1 << 31)
  293. #define TEGRA20_SPDIF_DATA_OUT_DATA_RAW_C (1 << 30)
  294. #define TEGRA20_SPDIF_DATA_OUT_DATA_RAW_U (1 << 29)
  295. #define TEGRA20_SPDIF_DATA_OUT_DATA_RAW_V (1 << 28)
  296. #define TEGRA20_SPDIF_DATA_OUT_DATA_RAW_DATA_SHIFT 8
  297. #define TEGRA20_SPDIF_DATA_OUT_DATA_RAW_DATA_MASK (0xfffff << TEGRA20_SPDIF_DATA_OUT_DATA_RAW_DATA_SHIFT)
  298. #define TEGRA20_SPDIF_DATA_OUT_DATA_RAW_AUX_SHIFT 4
  299. #define TEGRA20_SPDIF_DATA_OUT_DATA_RAW_AUX_MASK (0xf << TEGRA20_SPDIF_DATA_OUT_DATA_RAW_AUX_SHIFT)
  300. #define TEGRA20_SPDIF_DATA_OUT_DATA_RAW_PREAMBLE_SHIFT 0
  301. #define TEGRA20_SPDIF_DATA_OUT_DATA_RAW_PREAMBLE_MASK (0xf << TEGRA20_SPDIF_DATA_OUT_DATA_RAW_PREAMBLE_SHIFT)
  302. #define TEGRA20_SPDIF_DATA_OUT_DATA_16_PACKED_RIGHT_SHIFT 16
  303. #define TEGRA20_SPDIF_DATA_OUT_DATA_16_PACKED_RIGHT_MASK (0xffff << TEGRA20_SPDIF_DATA_OUT_DATA_16_PACKED_RIGHT_SHIFT)
  304. #define TEGRA20_SPDIF_DATA_OUT_DATA_16_PACKED_LEFT_SHIFT 0
  305. #define TEGRA20_SPDIF_DATA_OUT_DATA_16_PACKED_LEFT_MASK (0xffff << TEGRA20_SPDIF_DATA_OUT_DATA_16_PACKED_LEFT_SHIFT)
  306. /* Fields in TEGRA20_SPDIF_DATA_IN */
  307. /*
  308. * This register has 5 different formats:
  309. * 16-bit (BIT_MODE=00, PACK=0)
  310. * 20-bit (BIT_MODE=01, PACK=0)
  311. * 24-bit (BIT_MODE=10, PACK=0)
  312. * raw (BIT_MODE=11, PACK=0)
  313. * 16-bit packed (BIT_MODE=00, PACK=1)
  314. *
  315. * Bits 31:24 are common to all modes except 16-bit packed
  316. */
  317. #define TEGRA20_SPDIF_DATA_IN_DATA_P (1 << 31)
  318. #define TEGRA20_SPDIF_DATA_IN_DATA_C (1 << 30)
  319. #define TEGRA20_SPDIF_DATA_IN_DATA_U (1 << 29)
  320. #define TEGRA20_SPDIF_DATA_IN_DATA_V (1 << 28)
  321. #define TEGRA20_SPDIF_DATA_IN_DATA_PREAMBLE_SHIFT 24
  322. #define TEGRA20_SPDIF_DATA_IN_DATA_PREAMBLE_MASK (0xf << TEGRA20_SPDIF_DATA_IN_DATA_PREAMBLE_SHIFT)
  323. #define TEGRA20_SPDIF_DATA_IN_DATA_16_SHIFT 0
  324. #define TEGRA20_SPDIF_DATA_IN_DATA_16_MASK (0xffff << TEGRA20_SPDIF_DATA_IN_DATA_16_SHIFT)
  325. #define TEGRA20_SPDIF_DATA_IN_DATA_20_SHIFT 0
  326. #define TEGRA20_SPDIF_DATA_IN_DATA_20_MASK (0xfffff << TEGRA20_SPDIF_DATA_IN_DATA_20_SHIFT)
  327. #define TEGRA20_SPDIF_DATA_IN_DATA_24_SHIFT 0
  328. #define TEGRA20_SPDIF_DATA_IN_DATA_24_MASK (0xffffff << TEGRA20_SPDIF_DATA_IN_DATA_24_SHIFT)
  329. #define TEGRA20_SPDIF_DATA_IN_DATA_RAW_DATA_SHIFT 8
  330. #define TEGRA20_SPDIF_DATA_IN_DATA_RAW_DATA_MASK (0xfffff << TEGRA20_SPDIF_DATA_IN_DATA_RAW_DATA_SHIFT)
  331. #define TEGRA20_SPDIF_DATA_IN_DATA_RAW_AUX_SHIFT 4
  332. #define TEGRA20_SPDIF_DATA_IN_DATA_RAW_AUX_MASK (0xf << TEGRA20_SPDIF_DATA_IN_DATA_RAW_AUX_SHIFT)
  333. #define TEGRA20_SPDIF_DATA_IN_DATA_RAW_PREAMBLE_SHIFT 0
  334. #define TEGRA20_SPDIF_DATA_IN_DATA_RAW_PREAMBLE_MASK (0xf << TEGRA20_SPDIF_DATA_IN_DATA_RAW_PREAMBLE_SHIFT)
  335. #define TEGRA20_SPDIF_DATA_IN_DATA_16_PACKED_RIGHT_SHIFT 16
  336. #define TEGRA20_SPDIF_DATA_IN_DATA_16_PACKED_RIGHT_MASK (0xffff << TEGRA20_SPDIF_DATA_IN_DATA_16_PACKED_RIGHT_SHIFT)
  337. #define TEGRA20_SPDIF_DATA_IN_DATA_16_PACKED_LEFT_SHIFT 0
  338. #define TEGRA20_SPDIF_DATA_IN_DATA_16_PACKED_LEFT_MASK (0xffff << TEGRA20_SPDIF_DATA_IN_DATA_16_PACKED_LEFT_SHIFT)
  339. /* Fields in TEGRA20_SPDIF_CH_STA_RX_A */
  340. /* Fields in TEGRA20_SPDIF_CH_STA_RX_B */
  341. /* Fields in TEGRA20_SPDIF_CH_STA_RX_C */
  342. /* Fields in TEGRA20_SPDIF_CH_STA_RX_D */
  343. /* Fields in TEGRA20_SPDIF_CH_STA_RX_E */
  344. /* Fields in TEGRA20_SPDIF_CH_STA_RX_F */
  345. /*
  346. * The 6-word receive channel data page buffer holds a block (192 frames) of
  347. * channel status information. The order of receive is from LSB to MSB
  348. * bit, and from CH_STA_RX_A to CH_STA_RX_F then back to CH_STA_RX_A.
  349. */
  350. /* Fields in TEGRA20_SPDIF_CH_STA_TX_A */
  351. /* Fields in TEGRA20_SPDIF_CH_STA_TX_B */
  352. /* Fields in TEGRA20_SPDIF_CH_STA_TX_C */
  353. /* Fields in TEGRA20_SPDIF_CH_STA_TX_D */
  354. /* Fields in TEGRA20_SPDIF_CH_STA_TX_E */
  355. /* Fields in TEGRA20_SPDIF_CH_STA_TX_F */
  356. /*
  357. * The 6-word transmit channel data page buffer holds a block (192 frames) of
  358. * channel status information. The order of transmission is from LSB to MSB
  359. * bit, and from CH_STA_TX_A to CH_STA_TX_F then back to CH_STA_TX_A.
  360. */
  361. /* Fields in TEGRA20_SPDIF_USR_STA_RX_A */
  362. /*
  363. * This 4-word deep FIFO receives user FIFO field information. The order of
  364. * receive is from LSB to MSB bit.
  365. */
  366. /* Fields in TEGRA20_SPDIF_USR_DAT_TX_A */
  367. /*
  368. * This 4-word deep FIFO transmits user FIFO field information. The order of
  369. * transmission is from LSB to MSB bit.
  370. */
  371. struct tegra20_spdif {
  372. struct clk *clk_spdif_out;
  373. struct snd_dmaengine_dai_dma_data capture_dma_data;
  374. struct snd_dmaengine_dai_dma_data playback_dma_data;
  375. struct regmap *regmap;
  376. };
  377. #endif