tegra30_i2s.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251
  1. /*
  2. * tegra30_i2s.h - Definitions for Tegra30 I2S driver
  3. *
  4. * Copyright (c) 2011,2012, NVIDIA CORPORATION. All rights reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #ifndef __TEGRA30_I2S_H__
  19. #define __TEGRA30_I2S_H__
  20. #include "tegra_pcm.h"
  21. /* Register offsets from TEGRA30_I2S*_BASE */
  22. #define TEGRA30_I2S_CTRL 0x0
  23. #define TEGRA30_I2S_TIMING 0x4
  24. #define TEGRA30_I2S_OFFSET 0x08
  25. #define TEGRA30_I2S_CH_CTRL 0x0c
  26. #define TEGRA30_I2S_SLOT_CTRL 0x10
  27. #define TEGRA30_I2S_CIF_RX_CTRL 0x14
  28. #define TEGRA30_I2S_CIF_TX_CTRL 0x18
  29. #define TEGRA30_I2S_FLOWCTL 0x1c
  30. #define TEGRA30_I2S_TX_STEP 0x20
  31. #define TEGRA30_I2S_FLOW_STATUS 0x24
  32. #define TEGRA30_I2S_FLOW_TOTAL 0x28
  33. #define TEGRA30_I2S_FLOW_OVER 0x2c
  34. #define TEGRA30_I2S_FLOW_UNDER 0x30
  35. #define TEGRA30_I2S_LCOEF_1_4_0 0x34
  36. #define TEGRA30_I2S_LCOEF_1_4_1 0x38
  37. #define TEGRA30_I2S_LCOEF_1_4_2 0x3c
  38. #define TEGRA30_I2S_LCOEF_1_4_3 0x40
  39. #define TEGRA30_I2S_LCOEF_1_4_4 0x44
  40. #define TEGRA30_I2S_LCOEF_1_4_5 0x48
  41. #define TEGRA30_I2S_LCOEF_2_4_0 0x4c
  42. #define TEGRA30_I2S_LCOEF_2_4_1 0x50
  43. #define TEGRA30_I2S_LCOEF_2_4_2 0x54
  44. /* Fields in TEGRA30_I2S_CTRL */
  45. #define TEGRA30_I2S_CTRL_XFER_EN_TX (1 << 31)
  46. #define TEGRA30_I2S_CTRL_XFER_EN_RX (1 << 30)
  47. #define TEGRA30_I2S_CTRL_CG_EN (1 << 29)
  48. #define TEGRA30_I2S_CTRL_SOFT_RESET (1 << 28)
  49. #define TEGRA30_I2S_CTRL_TX_FLOWCTL_EN (1 << 27)
  50. #define TEGRA30_I2S_CTRL_OBS_SEL_SHIFT 24
  51. #define TEGRA30_I2S_CTRL_OBS_SEL_MASK (7 << TEGRA30_I2S_CTRL_OBS_SEL_SHIFT)
  52. #define TEGRA30_I2S_FRAME_FORMAT_LRCK 0
  53. #define TEGRA30_I2S_FRAME_FORMAT_FSYNC 1
  54. #define TEGRA30_I2S_CTRL_FRAME_FORMAT_SHIFT 12
  55. #define TEGRA30_I2S_CTRL_FRAME_FORMAT_MASK (7 << TEGRA30_I2S_CTRL_FRAME_FORMAT_SHIFT)
  56. #define TEGRA30_I2S_CTRL_FRAME_FORMAT_LRCK (TEGRA30_I2S_FRAME_FORMAT_LRCK << TEGRA30_I2S_CTRL_FRAME_FORMAT_SHIFT)
  57. #define TEGRA30_I2S_CTRL_FRAME_FORMAT_FSYNC (TEGRA30_I2S_FRAME_FORMAT_FSYNC << TEGRA30_I2S_CTRL_FRAME_FORMAT_SHIFT)
  58. #define TEGRA30_I2S_CTRL_MASTER_ENABLE (1 << 10)
  59. #define TEGRA30_I2S_LRCK_LEFT_LOW 0
  60. #define TEGRA30_I2S_LRCK_RIGHT_LOW 1
  61. #define TEGRA30_I2S_CTRL_LRCK_SHIFT 9
  62. #define TEGRA30_I2S_CTRL_LRCK_MASK (1 << TEGRA30_I2S_CTRL_LRCK_SHIFT)
  63. #define TEGRA30_I2S_CTRL_LRCK_L_LOW (TEGRA30_I2S_LRCK_LEFT_LOW << TEGRA30_I2S_CTRL_LRCK_SHIFT)
  64. #define TEGRA30_I2S_CTRL_LRCK_R_LOW (TEGRA30_I2S_LRCK_RIGHT_LOW << TEGRA30_I2S_CTRL_LRCK_SHIFT)
  65. #define TEGRA30_I2S_CTRL_LPBK_ENABLE (1 << 8)
  66. #define TEGRA30_I2S_BIT_CODE_LINEAR 0
  67. #define TEGRA30_I2S_BIT_CODE_ULAW 1
  68. #define TEGRA30_I2S_BIT_CODE_ALAW 2
  69. #define TEGRA30_I2S_CTRL_BIT_CODE_SHIFT 4
  70. #define TEGRA30_I2S_CTRL_BIT_CODE_MASK (3 << TEGRA30_I2S_CTRL_BIT_CODE_SHIFT)
  71. #define TEGRA30_I2S_CTRL_BIT_CODE_LINEAR (TEGRA30_I2S_BIT_CODE_LINEAR << TEGRA30_I2S_CTRL_BIT_CODE_SHIFT)
  72. #define TEGRA30_I2S_CTRL_BIT_CODE_ULAW (TEGRA30_I2S_BIT_CODE_ULAW << TEGRA30_I2S_CTRL_BIT_CODE_SHIFT)
  73. #define TEGRA30_I2S_CTRL_BIT_CODE_ALAW (TEGRA30_I2S_BIT_CODE_ALAW << TEGRA30_I2S_CTRL_BIT_CODE_SHIFT)
  74. #define TEGRA30_I2S_BITS_8 1
  75. #define TEGRA30_I2S_BITS_12 2
  76. #define TEGRA30_I2S_BITS_16 3
  77. #define TEGRA30_I2S_BITS_20 4
  78. #define TEGRA30_I2S_BITS_24 5
  79. #define TEGRA30_I2S_BITS_28 6
  80. #define TEGRA30_I2S_BITS_32 7
  81. /* Sample container size; see {RX,TX}_MASK field in CH_CTRL below */
  82. #define TEGRA30_I2S_CTRL_BIT_SIZE_SHIFT 0
  83. #define TEGRA30_I2S_CTRL_BIT_SIZE_MASK (7 << TEGRA30_I2S_CTRL_BIT_SIZE_SHIFT)
  84. #define TEGRA30_I2S_CTRL_BIT_SIZE_8 (TEGRA30_I2S_BITS_8 << TEGRA30_I2S_CTRL_BIT_SIZE_SHIFT)
  85. #define TEGRA30_I2S_CTRL_BIT_SIZE_12 (TEGRA30_I2S_BITS_12 << TEGRA30_I2S_CTRL_BIT_SIZE_SHIFT)
  86. #define TEGRA30_I2S_CTRL_BIT_SIZE_16 (TEGRA30_I2S_BITS_16 << TEGRA30_I2S_CTRL_BIT_SIZE_SHIFT)
  87. #define TEGRA30_I2S_CTRL_BIT_SIZE_20 (TEGRA30_I2S_BITS_20 << TEGRA30_I2S_CTRL_BIT_SIZE_SHIFT)
  88. #define TEGRA30_I2S_CTRL_BIT_SIZE_24 (TEGRA30_I2S_BITS_24 << TEGRA30_I2S_CTRL_BIT_SIZE_SHIFT)
  89. #define TEGRA30_I2S_CTRL_BIT_SIZE_28 (TEGRA30_I2S_BITS_28 << TEGRA30_I2S_CTRL_BIT_SIZE_SHIFT)
  90. #define TEGRA30_I2S_CTRL_BIT_SIZE_32 (TEGRA30_I2S_BITS_32 << TEGRA30_I2S_CTRL_BIT_SIZE_SHIFT)
  91. /* Fields in TEGRA30_I2S_TIMING */
  92. #define TEGRA30_I2S_TIMING_NON_SYM_ENABLE (1 << 12)
  93. #define TEGRA30_I2S_TIMING_CHANNEL_BIT_COUNT_SHIFT 0
  94. #define TEGRA30_I2S_TIMING_CHANNEL_BIT_COUNT_MASK_US 0x7ff
  95. #define TEGRA30_I2S_TIMING_CHANNEL_BIT_COUNT_MASK (TEGRA30_I2S_TIMING_CHANNEL_BIT_COUNT_MASK_US << TEGRA30_I2S_TIMING_CHANNEL_BIT_COUNT_SHIFT)
  96. /* Fields in TEGRA30_I2S_OFFSET */
  97. #define TEGRA30_I2S_OFFSET_RX_DATA_OFFSET_SHIFT 16
  98. #define TEGRA30_I2S_OFFSET_RX_DATA_OFFSET_MASK_US 0x7ff
  99. #define TEGRA30_I2S_OFFSET_RX_DATA_OFFSET_MASK (TEGRA30_I2S_OFFSET_RX_DATA_OFFSET_MASK_US << TEGRA30_I2S_OFFSET_RX_DATA_OFFSET_SHIFT)
  100. #define TEGRA30_I2S_OFFSET_TX_DATA_OFFSET_SHIFT 0
  101. #define TEGRA30_I2S_OFFSET_TX_DATA_OFFSET_MASK_US 0x7ff
  102. #define TEGRA30_I2S_OFFSET_TX_DATA_OFFSET_MASK (TEGRA30_I2S_OFFSET_TX_DATA_OFFSET_MASK_US << TEGRA30_I2S_OFFSET_TX_DATA_OFFSET_SHIFT)
  103. /* Fields in TEGRA30_I2S_CH_CTRL */
  104. /* (FSYNC width - 1) in bit clocks */
  105. #define TEGRA30_I2S_CH_CTRL_FSYNC_WIDTH_SHIFT 24
  106. #define TEGRA30_I2S_CH_CTRL_FSYNC_WIDTH_MASK_US 0xff
  107. #define TEGRA30_I2S_CH_CTRL_FSYNC_WIDTH_MASK (TEGRA30_I2S_CH_CTRL_FSYNC_WIDTH_MASK_US << TEGRA30_I2S_CH_CTRL_FSYNC_WIDTH_SHIFT)
  108. #define TEGRA30_I2S_HIGHZ_NO 0
  109. #define TEGRA30_I2S_HIGHZ_YES 1
  110. #define TEGRA30_I2S_HIGHZ_ON_HALF_BIT_CLK 2
  111. #define TEGRA30_I2S_CH_CTRL_HIGHZ_CTRL_SHIFT 12
  112. #define TEGRA30_I2S_CH_CTRL_HIGHZ_CTRL_MASK (3 << TEGRA30_I2S_CH_CTRL_HIGHZ_CTRL_SHIFT)
  113. #define TEGRA30_I2S_CH_CTRL_HIGHZ_CTRL_NO (TEGRA30_I2S_HIGHZ_NO << TEGRA30_I2S_CH_CTRL_HIGHZ_CTRL_SHIFT)
  114. #define TEGRA30_I2S_CH_CTRL_HIGHZ_CTRL_YES (TEGRA30_I2S_HIGHZ_YES << TEGRA30_I2S_CH_CTRL_HIGHZ_CTRL_SHIFT)
  115. #define TEGRA30_I2S_CH_CTRL_HIGHZ_CTRL_ON_HALF_BIT_CLK (TEGRA30_I2S_HIGHZ_ON_HALF_BIT_CLK << TEGRA30_I2S_CH_CTRL_HIGHZ_CTRL_SHIFT)
  116. #define TEGRA30_I2S_MSB_FIRST 0
  117. #define TEGRA30_I2S_LSB_FIRST 1
  118. #define TEGRA30_I2S_CH_CTRL_RX_BIT_ORDER_SHIFT 10
  119. #define TEGRA30_I2S_CH_CTRL_RX_BIT_ORDER_MASK (1 << TEGRA30_I2S_CH_CTRL_RX_BIT_ORDER_SHIFT)
  120. #define TEGRA30_I2S_CH_CTRL_RX_BIT_ORDER_MSB_FIRST (TEGRA30_I2S_MSB_FIRST << TEGRA30_I2S_CH_CTRL_RX_BIT_ORDER_SHIFT)
  121. #define TEGRA30_I2S_CH_CTRL_RX_BIT_ORDER_LSB_FIRST (TEGRA30_I2S_LSB_FIRST << TEGRA30_I2S_CH_CTRL_RX_BIT_ORDER_SHIFT)
  122. #define TEGRA30_I2S_CH_CTRL_TX_BIT_ORDER_SHIFT 9
  123. #define TEGRA30_I2S_CH_CTRL_TX_BIT_ORDER_MASK (1 << TEGRA30_I2S_CH_CTRL_TX_BIT_ORDER_SHIFT)
  124. #define TEGRA30_I2S_CH_CTRL_TX_BIT_ORDER_MSB_FIRST (TEGRA30_I2S_MSB_FIRST << TEGRA30_I2S_CH_CTRL_TX_BIT_ORDER_SHIFT)
  125. #define TEGRA30_I2S_CH_CTRL_TX_BIT_ORDER_LSB_FIRST (TEGRA30_I2S_LSB_FIRST << TEGRA30_I2S_CH_CTRL_TX_BIT_ORDER_SHIFT)
  126. #define TEGRA30_I2S_POS_EDGE 0
  127. #define TEGRA30_I2S_NEG_EDGE 1
  128. #define TEGRA30_I2S_CH_CTRL_EGDE_CTRL_SHIFT 8
  129. #define TEGRA30_I2S_CH_CTRL_EGDE_CTRL_MASK (1 << TEGRA30_I2S_CH_CTRL_EGDE_CTRL_SHIFT)
  130. #define TEGRA30_I2S_CH_CTRL_EGDE_CTRL_POS_EDGE (TEGRA30_I2S_POS_EDGE << TEGRA30_I2S_CH_CTRL_EGDE_CTRL_SHIFT)
  131. #define TEGRA30_I2S_CH_CTRL_EGDE_CTRL_NEG_EDGE (TEGRA30_I2S_NEG_EDGE << TEGRA30_I2S_CH_CTRL_EGDE_CTRL_SHIFT)
  132. /* Sample size is # bits from BIT_SIZE minus this field */
  133. #define TEGRA30_I2S_CH_CTRL_RX_MASK_BITS_SHIFT 4
  134. #define TEGRA30_I2S_CH_CTRL_RX_MASK_BITS_MASK_US 7
  135. #define TEGRA30_I2S_CH_CTRL_RX_MASK_BITS_MASK (TEGRA30_I2S_CH_CTRL_RX_MASK_BITS_MASK_US << TEGRA30_I2S_CH_CTRL_RX_MASK_BITS_SHIFT)
  136. #define TEGRA30_I2S_CH_CTRL_TX_MASK_BITS_SHIFT 0
  137. #define TEGRA30_I2S_CH_CTRL_TX_MASK_BITS_MASK_US 7
  138. #define TEGRA30_I2S_CH_CTRL_TX_MASK_BITS_MASK (TEGRA30_I2S_CH_CTRL_TX_MASK_BITS_MASK_US << TEGRA30_I2S_CH_CTRL_TX_MASK_BITS_SHIFT)
  139. /* Fields in TEGRA30_I2S_SLOT_CTRL */
  140. /* Number of slots in frame, minus 1 */
  141. #define TEGRA30_I2S_SLOT_CTRL_TOTAL_SLOTS_SHIFT 16
  142. #define TEGRA30_I2S_SLOT_CTRL_TOTAL_SLOTS_MASK_US 7
  143. #define TEGRA30_I2S_SLOT_CTRL_TOTAL_SLOTS_MASK (TEGRA30_I2S_SLOT_CTRL_TOTAL_SLOT_MASK_US << TEGRA30_I2S_SLOT_CTRL_TOTAL_SLOT_SHIFT)
  144. /* TDM mode slot enable bitmask */
  145. #define TEGRA30_I2S_SLOT_CTRL_RX_SLOT_ENABLES_SHIFT 8
  146. #define TEGRA30_I2S_SLOT_CTRL_RX_SLOT_ENABLES_MASK (0xff << TEGRA30_I2S_SLOT_CTRL_RX_SLOT_ENABLES_SHIFT)
  147. #define TEGRA30_I2S_SLOT_CTRL_TX_SLOT_ENABLES_SHIFT 0
  148. #define TEGRA30_I2S_SLOT_CTRL_TX_SLOT_ENABLES_MASK (0xff << TEGRA30_I2S_SLOT_CTRL_TX_SLOT_ENABLES_SHIFT)
  149. /* Fields in TEGRA30_I2S_CIF_RX_CTRL */
  150. /* Uses field from TEGRA30_AUDIOCIF_CTRL_* in tegra30_ahub.h */
  151. /* Fields in TEGRA30_I2S_CIF_TX_CTRL */
  152. /* Uses field from TEGRA30_AUDIOCIF_CTRL_* in tegra30_ahub.h */
  153. /* Fields in TEGRA30_I2S_FLOWCTL */
  154. #define TEGRA30_I2S_FILTER_LINEAR 0
  155. #define TEGRA30_I2S_FILTER_QUAD 1
  156. #define TEGRA30_I2S_FLOWCTL_FILTER_SHIFT 31
  157. #define TEGRA30_I2S_FLOWCTL_FILTER_MASK (1 << TEGRA30_I2S_FLOWCTL_FILTER_SHIFT)
  158. #define TEGRA30_I2S_FLOWCTL_FILTER_LINEAR (TEGRA30_I2S_FILTER_LINEAR << TEGRA30_I2S_FLOWCTL_FILTER_SHIFT)
  159. #define TEGRA30_I2S_FLOWCTL_FILTER_QUAD (TEGRA30_I2S_FILTER_QUAD << TEGRA30_I2S_FLOWCTL_FILTER_SHIFT)
  160. /* Fields in TEGRA30_I2S_TX_STEP */
  161. #define TEGRA30_I2S_TX_STEP_SHIFT 0
  162. #define TEGRA30_I2S_TX_STEP_MASK_US 0xffff
  163. #define TEGRA30_I2S_TX_STEP_MASK (TEGRA30_I2S_TX_STEP_MASK_US << TEGRA30_I2S_TX_STEP_SHIFT)
  164. /* Fields in TEGRA30_I2S_FLOW_STATUS */
  165. #define TEGRA30_I2S_FLOW_STATUS_UNDERFLOW (1 << 31)
  166. #define TEGRA30_I2S_FLOW_STATUS_OVERFLOW (1 << 30)
  167. #define TEGRA30_I2S_FLOW_STATUS_MONITOR_INT_EN (1 << 4)
  168. #define TEGRA30_I2S_FLOW_STATUS_COUNTER_CLR (1 << 3)
  169. #define TEGRA30_I2S_FLOW_STATUS_MONITOR_CLR (1 << 2)
  170. #define TEGRA30_I2S_FLOW_STATUS_COUNTER_EN (1 << 1)
  171. #define TEGRA30_I2S_FLOW_STATUS_MONITOR_EN (1 << 0)
  172. /*
  173. * There are no fields in TEGRA30_I2S_FLOW_TOTAL, TEGRA30_I2S_FLOW_OVER,
  174. * TEGRA30_I2S_FLOW_UNDER; they are counters taking the whole register.
  175. */
  176. /* Fields in TEGRA30_I2S_LCOEF_* */
  177. #define TEGRA30_I2S_LCOEF_COEF_SHIFT 0
  178. #define TEGRA30_I2S_LCOEF_COEF_MASK_US 0xffff
  179. #define TEGRA30_I2S_LCOEF_COEF_MASK (TEGRA30_I2S_LCOEF_COEF_MASK_US << TEGRA30_I2S_LCOEF_COEF_SHIFT)
  180. struct tegra30_i2s_soc_data {
  181. void (*set_audio_cif)(struct regmap *regmap,
  182. unsigned int reg,
  183. struct tegra30_ahub_cif_conf *conf);
  184. };
  185. struct tegra30_i2s {
  186. const struct tegra30_i2s_soc_data *soc_data;
  187. struct snd_soc_dai_driver dai;
  188. int cif_id;
  189. struct clk *clk_i2s;
  190. enum tegra30_ahub_txcif capture_i2s_cif;
  191. enum tegra30_ahub_rxcif capture_fifo_cif;
  192. char capture_dma_chan[8];
  193. struct snd_dmaengine_dai_dma_data capture_dma_data;
  194. enum tegra30_ahub_rxcif playback_i2s_cif;
  195. enum tegra30_ahub_txcif playback_fifo_cif;
  196. char playback_dma_chan[8];
  197. struct snd_dmaengine_dai_dma_data playback_dma_data;
  198. struct regmap *regmap;
  199. struct snd_dmaengine_pcm_config dma_config;
  200. };
  201. #endif