zx296702-i2s.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436
  1. /*
  2. * Copyright (C) 2015 Linaro
  3. *
  4. * Author: Jun Nie <jun.nie@linaro.org>
  5. *
  6. * License terms: GNU General Public License (GPL) version 2
  7. */
  8. #include <linux/clk.h>
  9. #include <linux/device.h>
  10. #include <linux/init.h>
  11. #include <linux/io.h>
  12. #include <linux/kernel.h>
  13. #include <linux/module.h>
  14. #include <sound/pcm.h>
  15. #include <sound/pcm_params.h>
  16. #include <sound/soc.h>
  17. #include <sound/soc-dai.h>
  18. #include <sound/core.h>
  19. #include <sound/dmaengine_pcm.h>
  20. #include <sound/initval.h>
  21. #include <sound/pcm.h>
  22. #include <sound/pcm_params.h>
  23. #include <sound/soc.h>
  24. #define ZX_I2S_PROCESS_CTRL 0x04
  25. #define ZX_I2S_TIMING_CTRL 0x08
  26. #define ZX_I2S_FIFO_CTRL 0x0C
  27. #define ZX_I2S_FIFO_STATUS 0x10
  28. #define ZX_I2S_INT_EN 0x14
  29. #define ZX_I2S_INT_STATUS 0x18
  30. #define ZX_I2S_DATA 0x1C
  31. #define ZX_I2S_FRAME_CNTR 0x20
  32. #define I2S_DEAGULT_FIFO_THRES (0x10)
  33. #define I2S_MAX_FIFO_THRES (0x20)
  34. #define ZX_I2S_PROCESS_TX_EN (1 << 0)
  35. #define ZX_I2S_PROCESS_TX_DIS (0 << 0)
  36. #define ZX_I2S_PROCESS_RX_EN (1 << 1)
  37. #define ZX_I2S_PROCESS_RX_DIS (0 << 1)
  38. #define ZX_I2S_PROCESS_I2S_EN (1 << 2)
  39. #define ZX_I2S_PROCESS_I2S_DIS (0 << 2)
  40. #define ZX_I2S_TIMING_MAST (1 << 0)
  41. #define ZX_I2S_TIMING_SLAVE (0 << 0)
  42. #define ZX_I2S_TIMING_MS_MASK (1 << 0)
  43. #define ZX_I2S_TIMING_LOOP (1 << 1)
  44. #define ZX_I2S_TIMING_NOR (0 << 1)
  45. #define ZX_I2S_TIMING_LOOP_MASK (1 << 1)
  46. #define ZX_I2S_TIMING_PTNR (1 << 2)
  47. #define ZX_I2S_TIMING_NTPR (0 << 2)
  48. #define ZX_I2S_TIMING_PHASE_MASK (1 << 2)
  49. #define ZX_I2S_TIMING_TDM (1 << 3)
  50. #define ZX_I2S_TIMING_I2S (0 << 3)
  51. #define ZX_I2S_TIMING_TIMING_MASK (1 << 3)
  52. #define ZX_I2S_TIMING_LONG_SYNC (1 << 4)
  53. #define ZX_I2S_TIMING_SHORT_SYNC (0 << 4)
  54. #define ZX_I2S_TIMING_SYNC_MASK (1 << 4)
  55. #define ZX_I2S_TIMING_TEAK_EN (1 << 5)
  56. #define ZX_I2S_TIMING_TEAK_DIS (0 << 5)
  57. #define ZX_I2S_TIMING_TEAK_MASK (1 << 5)
  58. #define ZX_I2S_TIMING_STD_I2S (0 << 6)
  59. #define ZX_I2S_TIMING_MSB_JUSTIF (1 << 6)
  60. #define ZX_I2S_TIMING_LSB_JUSTIF (2 << 6)
  61. #define ZX_I2S_TIMING_ALIGN_MASK (3 << 6)
  62. #define ZX_I2S_TIMING_CHN_MASK (7 << 8)
  63. #define ZX_I2S_TIMING_CHN(x) ((x - 1) << 8)
  64. #define ZX_I2S_TIMING_LANE_MASK (3 << 11)
  65. #define ZX_I2S_TIMING_LANE(x) ((x - 1) << 11)
  66. #define ZX_I2S_TIMING_TSCFG_MASK (7 << 13)
  67. #define ZX_I2S_TIMING_TSCFG(x) (x << 13)
  68. #define ZX_I2S_TIMING_TS_WIDTH_MASK (0x1f << 16)
  69. #define ZX_I2S_TIMING_TS_WIDTH(x) ((x - 1) << 16)
  70. #define ZX_I2S_TIMING_DATA_SIZE_MASK (0x1f << 21)
  71. #define ZX_I2S_TIMING_DATA_SIZE(x) ((x - 1) << 21)
  72. #define ZX_I2S_TIMING_CFG_ERR_MASK (1 << 31)
  73. #define ZX_I2S_FIFO_CTRL_TX_RST (1 << 0)
  74. #define ZX_I2S_FIFO_CTRL_TX_RST_MASK (1 << 0)
  75. #define ZX_I2S_FIFO_CTRL_RX_RST (1 << 1)
  76. #define ZX_I2S_FIFO_CTRL_RX_RST_MASK (1 << 1)
  77. #define ZX_I2S_FIFO_CTRL_TX_DMA_EN (1 << 4)
  78. #define ZX_I2S_FIFO_CTRL_TX_DMA_DIS (0 << 4)
  79. #define ZX_I2S_FIFO_CTRL_TX_DMA_MASK (1 << 4)
  80. #define ZX_I2S_FIFO_CTRL_RX_DMA_EN (1 << 5)
  81. #define ZX_I2S_FIFO_CTRL_RX_DMA_DIS (0 << 5)
  82. #define ZX_I2S_FIFO_CTRL_RX_DMA_MASK (1 << 5)
  83. #define ZX_I2S_FIFO_CTRL_TX_THRES_MASK (0x1F << 8)
  84. #define ZX_I2S_FIFO_CTRL_RX_THRES_MASK (0x1F << 16)
  85. #define CLK_RAT (32 * 4)
  86. struct zx_i2s_info {
  87. struct snd_dmaengine_dai_dma_data dma_playback;
  88. struct snd_dmaengine_dai_dma_data dma_capture;
  89. struct clk *dai_clk;
  90. void __iomem *reg_base;
  91. int master;
  92. resource_size_t mapbase;
  93. };
  94. static void zx_i2s_tx_en(void __iomem *base, bool on)
  95. {
  96. unsigned long val;
  97. val = readl_relaxed(base + ZX_I2S_PROCESS_CTRL);
  98. if (on)
  99. val |= ZX_I2S_PROCESS_TX_EN | ZX_I2S_PROCESS_I2S_EN;
  100. else
  101. val &= ~(ZX_I2S_PROCESS_TX_EN | ZX_I2S_PROCESS_I2S_EN);
  102. writel_relaxed(val, base + ZX_I2S_PROCESS_CTRL);
  103. }
  104. static void zx_i2s_rx_en(void __iomem *base, bool on)
  105. {
  106. unsigned long val;
  107. val = readl_relaxed(base + ZX_I2S_PROCESS_CTRL);
  108. if (on)
  109. val |= ZX_I2S_PROCESS_RX_EN | ZX_I2S_PROCESS_I2S_EN;
  110. else
  111. val &= ~(ZX_I2S_PROCESS_RX_EN | ZX_I2S_PROCESS_I2S_EN);
  112. writel_relaxed(val, base + ZX_I2S_PROCESS_CTRL);
  113. }
  114. static void zx_i2s_tx_dma_en(void __iomem *base, bool on)
  115. {
  116. unsigned long val;
  117. val = readl_relaxed(base + ZX_I2S_FIFO_CTRL);
  118. val |= ZX_I2S_FIFO_CTRL_TX_RST | (I2S_DEAGULT_FIFO_THRES << 8);
  119. if (on)
  120. val |= ZX_I2S_FIFO_CTRL_TX_DMA_EN;
  121. else
  122. val &= ~ZX_I2S_FIFO_CTRL_TX_DMA_EN;
  123. writel_relaxed(val, base + ZX_I2S_FIFO_CTRL);
  124. }
  125. static void zx_i2s_rx_dma_en(void __iomem *base, bool on)
  126. {
  127. unsigned long val;
  128. val = readl_relaxed(base + ZX_I2S_FIFO_CTRL);
  129. val |= ZX_I2S_FIFO_CTRL_RX_RST | (I2S_DEAGULT_FIFO_THRES << 16);
  130. if (on)
  131. val |= ZX_I2S_FIFO_CTRL_RX_DMA_EN;
  132. else
  133. val &= ~ZX_I2S_FIFO_CTRL_RX_DMA_EN;
  134. writel_relaxed(val, base + ZX_I2S_FIFO_CTRL);
  135. }
  136. #define ZX_I2S_RATES \
  137. (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 | SNDRV_PCM_RATE_16000 | \
  138. SNDRV_PCM_RATE_22050 | SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 | \
  139. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000| \
  140. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_192000)
  141. #define ZX_I2S_FMTBIT \
  142. (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE | \
  143. SNDRV_PCM_FMTBIT_S32_LE)
  144. static int zx_i2s_dai_probe(struct snd_soc_dai *dai)
  145. {
  146. struct zx_i2s_info *zx_i2s = dev_get_drvdata(dai->dev);
  147. snd_soc_dai_set_drvdata(dai, zx_i2s);
  148. zx_i2s->dma_playback.addr = zx_i2s->mapbase + ZX_I2S_DATA;
  149. zx_i2s->dma_playback.maxburst = 16;
  150. zx_i2s->dma_capture.addr = zx_i2s->mapbase + ZX_I2S_DATA;
  151. zx_i2s->dma_capture.maxburst = 16;
  152. snd_soc_dai_init_dma_data(dai, &zx_i2s->dma_playback,
  153. &zx_i2s->dma_capture);
  154. return 0;
  155. }
  156. static int zx_i2s_set_fmt(struct snd_soc_dai *cpu_dai, unsigned int fmt)
  157. {
  158. struct zx_i2s_info *i2s = snd_soc_dai_get_drvdata(cpu_dai);
  159. unsigned long val;
  160. val = readl_relaxed(i2s->reg_base + ZX_I2S_TIMING_CTRL);
  161. val &= ~(ZX_I2S_TIMING_TIMING_MASK | ZX_I2S_TIMING_ALIGN_MASK |
  162. ZX_I2S_TIMING_TEAK_MASK | ZX_I2S_TIMING_SYNC_MASK |
  163. ZX_I2S_TIMING_MS_MASK);
  164. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  165. case SND_SOC_DAIFMT_I2S:
  166. val |= (ZX_I2S_TIMING_I2S | ZX_I2S_TIMING_STD_I2S);
  167. break;
  168. case SND_SOC_DAIFMT_LEFT_J:
  169. val |= (ZX_I2S_TIMING_I2S | ZX_I2S_TIMING_MSB_JUSTIF);
  170. break;
  171. case SND_SOC_DAIFMT_RIGHT_J:
  172. val |= (ZX_I2S_TIMING_I2S | ZX_I2S_TIMING_LSB_JUSTIF);
  173. break;
  174. default:
  175. dev_err(cpu_dai->dev, "Unknown i2s timeing\n");
  176. return -EINVAL;
  177. }
  178. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  179. case SND_SOC_DAIFMT_CBM_CFM:
  180. i2s->master = 1;
  181. val |= ZX_I2S_TIMING_MAST;
  182. break;
  183. case SND_SOC_DAIFMT_CBS_CFS:
  184. i2s->master = 0;
  185. val |= ZX_I2S_TIMING_SLAVE;
  186. break;
  187. default:
  188. dev_err(cpu_dai->dev, "Unknown master/slave format\n");
  189. return -EINVAL;
  190. }
  191. writel_relaxed(val, i2s->reg_base + ZX_I2S_TIMING_CTRL);
  192. return 0;
  193. }
  194. static int zx_i2s_hw_params(struct snd_pcm_substream *substream,
  195. struct snd_pcm_hw_params *params,
  196. struct snd_soc_dai *socdai)
  197. {
  198. struct zx_i2s_info *i2s = snd_soc_dai_get_drvdata(socdai);
  199. struct snd_dmaengine_dai_dma_data *dma_data;
  200. unsigned int lane, ch_num, len, ret = 0;
  201. unsigned long val, format;
  202. unsigned long chn_cfg;
  203. dma_data = snd_soc_dai_get_dma_data(socdai, substream);
  204. dma_data->addr_width = params_width(params) >> 3;
  205. val = readl_relaxed(i2s->reg_base + ZX_I2S_TIMING_CTRL);
  206. val &= ~(ZX_I2S_TIMING_TS_WIDTH_MASK | ZX_I2S_TIMING_DATA_SIZE_MASK |
  207. ZX_I2S_TIMING_LANE_MASK | ZX_I2S_TIMING_CHN_MASK |
  208. ZX_I2S_TIMING_TSCFG_MASK);
  209. switch (params_format(params)) {
  210. case SNDRV_PCM_FORMAT_S16_LE:
  211. format = 0;
  212. len = 16;
  213. break;
  214. case SNDRV_PCM_FORMAT_S24_LE:
  215. format = 1;
  216. len = 24;
  217. break;
  218. case SNDRV_PCM_FORMAT_S32_LE:
  219. format = 2;
  220. len = 32;
  221. break;
  222. default:
  223. dev_err(socdai->dev, "Unknown data format\n");
  224. return -EINVAL;
  225. }
  226. val |= ZX_I2S_TIMING_TS_WIDTH(len) | ZX_I2S_TIMING_DATA_SIZE(len);
  227. ch_num = params_channels(params);
  228. switch (ch_num) {
  229. case 1:
  230. lane = 1;
  231. chn_cfg = 2;
  232. break;
  233. case 2:
  234. case 4:
  235. case 6:
  236. case 8:
  237. lane = ch_num / 2;
  238. chn_cfg = 3;
  239. break;
  240. default:
  241. dev_err(socdai->dev, "Not support channel num %d\n", ch_num);
  242. return -EINVAL;
  243. }
  244. val |= ZX_I2S_TIMING_LANE(lane);
  245. val |= ZX_I2S_TIMING_TSCFG(chn_cfg);
  246. val |= ZX_I2S_TIMING_CHN(ch_num);
  247. writel_relaxed(val, i2s->reg_base + ZX_I2S_TIMING_CTRL);
  248. if (i2s->master)
  249. ret = clk_set_rate(i2s->dai_clk,
  250. params_rate(params) * ch_num * CLK_RAT);
  251. return ret;
  252. }
  253. static int zx_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
  254. struct snd_soc_dai *dai)
  255. {
  256. struct zx_i2s_info *zx_i2s = dev_get_drvdata(dai->dev);
  257. int capture = (substream->stream == SNDRV_PCM_STREAM_CAPTURE);
  258. int ret = 0;
  259. switch (cmd) {
  260. case SNDRV_PCM_TRIGGER_START:
  261. if (capture)
  262. zx_i2s_rx_dma_en(zx_i2s->reg_base, true);
  263. else
  264. zx_i2s_tx_dma_en(zx_i2s->reg_base, true);
  265. /* fall thru */
  266. case SNDRV_PCM_TRIGGER_RESUME:
  267. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  268. if (capture)
  269. zx_i2s_rx_en(zx_i2s->reg_base, true);
  270. else
  271. zx_i2s_tx_en(zx_i2s->reg_base, true);
  272. break;
  273. case SNDRV_PCM_TRIGGER_STOP:
  274. if (capture)
  275. zx_i2s_rx_dma_en(zx_i2s->reg_base, false);
  276. else
  277. zx_i2s_tx_dma_en(zx_i2s->reg_base, false);
  278. /* fall thru */
  279. case SNDRV_PCM_TRIGGER_SUSPEND:
  280. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  281. if (capture)
  282. zx_i2s_rx_en(zx_i2s->reg_base, false);
  283. else
  284. zx_i2s_tx_en(zx_i2s->reg_base, false);
  285. break;
  286. default:
  287. ret = -EINVAL;
  288. break;
  289. }
  290. return ret;
  291. }
  292. static int zx_i2s_startup(struct snd_pcm_substream *substream,
  293. struct snd_soc_dai *dai)
  294. {
  295. struct zx_i2s_info *zx_i2s = dev_get_drvdata(dai->dev);
  296. return clk_prepare_enable(zx_i2s->dai_clk);
  297. }
  298. static void zx_i2s_shutdown(struct snd_pcm_substream *substream,
  299. struct snd_soc_dai *dai)
  300. {
  301. struct zx_i2s_info *zx_i2s = dev_get_drvdata(dai->dev);
  302. clk_disable_unprepare(zx_i2s->dai_clk);
  303. }
  304. static struct snd_soc_dai_ops zx_i2s_dai_ops = {
  305. .trigger = zx_i2s_trigger,
  306. .hw_params = zx_i2s_hw_params,
  307. .set_fmt = zx_i2s_set_fmt,
  308. .startup = zx_i2s_startup,
  309. .shutdown = zx_i2s_shutdown,
  310. };
  311. static const struct snd_soc_component_driver zx_i2s_component = {
  312. .name = "zx-i2s",
  313. };
  314. static struct snd_soc_dai_driver zx_i2s_dai = {
  315. .name = "zx-i2s-dai",
  316. .id = 0,
  317. .probe = zx_i2s_dai_probe,
  318. .playback = {
  319. .channels_min = 1,
  320. .channels_max = 8,
  321. .rates = ZX_I2S_RATES,
  322. .formats = ZX_I2S_FMTBIT,
  323. },
  324. .capture = {
  325. .channels_min = 1,
  326. .channels_max = 2,
  327. .rates = ZX_I2S_RATES,
  328. .formats = ZX_I2S_FMTBIT,
  329. },
  330. .ops = &zx_i2s_dai_ops,
  331. };
  332. static int zx_i2s_probe(struct platform_device *pdev)
  333. {
  334. struct resource *res;
  335. struct zx_i2s_info *zx_i2s;
  336. int ret;
  337. zx_i2s = devm_kzalloc(&pdev->dev, sizeof(*zx_i2s), GFP_KERNEL);
  338. if (!zx_i2s)
  339. return -ENOMEM;
  340. zx_i2s->dai_clk = devm_clk_get(&pdev->dev, "tx");
  341. if (IS_ERR(zx_i2s->dai_clk)) {
  342. dev_err(&pdev->dev, "Fail to get clk\n");
  343. return PTR_ERR(zx_i2s->dai_clk);
  344. }
  345. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  346. zx_i2s->mapbase = res->start;
  347. zx_i2s->reg_base = devm_ioremap_resource(&pdev->dev, res);
  348. if (IS_ERR(zx_i2s->reg_base)) {
  349. dev_err(&pdev->dev, "ioremap failed!\n");
  350. return PTR_ERR(zx_i2s->reg_base);
  351. }
  352. writel_relaxed(0, zx_i2s->reg_base + ZX_I2S_FIFO_CTRL);
  353. platform_set_drvdata(pdev, zx_i2s);
  354. ret = devm_snd_soc_register_component(&pdev->dev, &zx_i2s_component,
  355. &zx_i2s_dai, 1);
  356. if (ret) {
  357. dev_err(&pdev->dev, "Register DAI failed: %d\n", ret);
  358. return ret;
  359. }
  360. ret = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, 0);
  361. if (ret)
  362. dev_err(&pdev->dev, "Register platform PCM failed: %d\n", ret);
  363. return ret;
  364. }
  365. static const struct of_device_id zx_i2s_dt_ids[] = {
  366. { .compatible = "zte,zx296702-i2s", },
  367. {}
  368. };
  369. MODULE_DEVICE_TABLE(of, zx_i2s_dt_ids);
  370. static struct platform_driver i2s_driver = {
  371. .probe = zx_i2s_probe,
  372. .driver = {
  373. .name = "zx-i2s",
  374. .of_match_table = zx_i2s_dt_ids,
  375. },
  376. };
  377. module_platform_driver(i2s_driver);
  378. MODULE_AUTHOR("Jun Nie <jun.nie@linaro.org>");
  379. MODULE_DESCRIPTION("ZTE I2S SoC DAI");
  380. MODULE_LICENSE("GPL");